VOH405.h 15.8 KB
Newer Older
S
stroese 已提交
1 2 3 4
/*
 * (C) Copyright 2001-2003
 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
 *
5
 * SPDX-License-Identifier:	GPL-2.0+
S
stroese 已提交
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20
 */

/*
 * board/config.h - configuration options, board specific
 */

#ifndef __CONFIG_H
#define __CONFIG_H

/*
 * High Level Configuration Options
 * (easy to change)
 */

#define CONFIG_405EP		1	/* This is a PPC405 CPU		*/
21 22
#define CONFIG_4xx		1	/* ...member of PPC4xx family	*/
#define CONFIG_VOH405		1	/* ...on a VOH405 board		*/
S
stroese 已提交
23

24 25
#define	CONFIG_SYS_TEXT_BASE	0xFFF80000

26 27
#define CONFIG_BOARD_EARLY_INIT_F 1	/* call board_early_init_f()	*/
#define CONFIG_MISC_INIT_R	1	/* call misc_init_r()		*/
S
stroese 已提交
28

S
stroese 已提交
29
#define CONFIG_SYS_CLK_FREQ     33333400 /* external frequency to pll   */
S
stroese 已提交
30 31 32 33 34

#define CONFIG_BAUDRATE		9600
#define CONFIG_BOOTDELAY	3	/* autoboot after 3 seconds	*/

#undef	CONFIG_BOOTARGS
S
stroese 已提交
35 36 37 38
#undef	CONFIG_BOOTCOMMAND

#define CONFIG_PREBOOT                  /* enable preboot variable      */

39
#define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change	*/
S
stroese 已提交
40

41 42
#undef  CONFIG_HAS_ETH1

43
#define CONFIG_PPC4xx_EMAC
S
stroese 已提交
44
#define CONFIG_MII		1	/* MII PHY management		*/
45
#define CONFIG_PHY_ADDR		0	/* PHY address			*/
S
stroese 已提交
46
#define CONFIG_LXT971_NO_SLEEP  1       /* disable sleep mode in LXT971 */
47
#define CONFIG_RESET_PHY_R      1       /* use reset_phy() to disable phy sleep mode */
S
stroese 已提交
48 49

#define CONFIG_PHY_CLK_FREQ	EMAC_STACR_CLK_66MHZ /* 66 MHz OPB clock*/
S
stroese 已提交
50

51

52 53 54 55 56 57 58 59 60
/*
 * BOOTP options
 */
#define CONFIG_BOOTP_BOOTFILESIZE
#define CONFIG_BOOTP_BOOTPATH
#define CONFIG_BOOTP_GATEWAY
#define CONFIG_BOOTP_HOSTNAME


61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78
/*
 * Command line configuration.
 */
#include <config_cmd_default.h>

#define CONFIG_CMD_DHCP
#define CONFIG_CMD_PCI
#define CONFIG_CMD_IRQ
#define CONFIG_CMD_IDE
#define CONFIG_CMD_FAT
#define CONFIG_CMD_ELF
#define CONFIG_CMD_NAND
#define CONFIG_CMD_DATE
#define CONFIG_CMD_I2C
#define CONFIG_CMD_MII
#define CONFIG_CMD_PING
#define CONFIG_CMD_EEPROM

S
stroese 已提交
79 80 81 82

#define CONFIG_MAC_PARTITION
#define CONFIG_DOS_PARTITION

S
stroese 已提交
83 84
#define CONFIG_SUPPORT_VFAT

85
#undef	CONFIG_WATCHDOG			/* watchdog disabled		*/
S
stroese 已提交
86

87
#define CONFIG_RTC_MC146818		/* DS1685 is MC146818 compatible*/
88
#define CONFIG_SYS_RTC_REG_BASE_ADDR	 0xF0000500 /* RTC Base Address		*/
S
stroese 已提交
89

90
#define CONFIG_SDRAM_BANK0	1	/* init onboard SDRAM bank 0	*/
S
stroese 已提交
91 92 93 94

/*
 * Miscellaneous configurable options
 */
95
#define CONFIG_SYS_LONGHELP			/* undef to save memory		*/
S
stroese 已提交
96

97
#undef	CONFIG_SYS_HUSH_PARSER			/* use "hush" command parser	*/
S
stroese 已提交
98

99
#if defined(CONFIG_CMD_KGDB)
100
#define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size	*/
S
stroese 已提交
101
#else
102
#define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size	*/
S
stroese 已提交
103
#endif
104 105 106
#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
#define CONFIG_SYS_MAXARGS	16		/* max number of command args	*/
#define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size	*/
S
stroese 已提交
107

108
#define CONFIG_SYS_DEVICE_NULLDEV	1	/* include nulldev device	*/
S
stroese 已提交
109

110
#define CONFIG_SYS_CONSOLE_INFO_QUIET	1	/* don't print console @ startup*/
S
stroese 已提交
111

S
stroese 已提交
112 113
#define CONFIG_AUTO_COMPLETE	1       /* add autocompletion support   */

114 115
#define CONFIG_SYS_MEMTEST_START	0x0400000	/* memtest works on	*/
#define CONFIG_SYS_MEMTEST_END		0x0C00000	/* 4 ... 12 MB in DRAM	*/
S
stroese 已提交
116

117 118 119 120 121 122
#define CONFIG_CONS_INDEX	2	/* Use UART1			*/
#define CONFIG_SYS_NS16550
#define CONFIG_SYS_NS16550_SERIAL
#define CONFIG_SYS_NS16550_REG_SIZE	1
#define CONFIG_SYS_NS16550_CLK		get_serial_clock()

123 124
#undef  CONFIG_SYS_EXT_SERIAL_CLOCK           /* no external serial clock used */
#define CONFIG_SYS_BASE_BAUD       691200
S
stroese 已提交
125 126

/* The following table includes the supported baudrates */
127
#define CONFIG_SYS_BAUDRATE_TABLE	\
S
stroese 已提交
128 129 130
	{ 300, 600, 1200, 2400, 4800, 9600, 19200, 38400,     \
	 57600, 115200, 230400, 460800, 921600 }

131 132
#define CONFIG_SYS_LOAD_ADDR	0x100000	/* default load address */
#define CONFIG_SYS_EXTBDINFO	1		/* To use extended board_into (bd_t) */
S
stroese 已提交
133

134
#define CONFIG_SYS_HZ		1000		/* decrementer freq: 1 ms ticks */
S
stroese 已提交
135 136 137

#define CONFIG_ZERO_BOOTDELAY_CHECK	/* check for keypress on bootdelay==0 */

138
#define CONFIG_VERSION_VARIABLE 1	/* include version env variable */
S
stroese 已提交
139

140
#define CONFIG_SYS_RX_ETH_BUFFER	16	/* use 16 rx buffer on 405 emac */
S
stroese 已提交
141 142 143 144 145

/*-----------------------------------------------------------------------
 * NAND-FLASH stuff
 *-----------------------------------------------------------------------
 */
146 147
#define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE }
#define CONFIG_SYS_MAX_NAND_DEVICE	1         /* Max number of NAND devices */
148 149
#define NAND_BIG_DELAY_US	25

150 151 152 153
#define CONFIG_SYS_NAND_CE             (0x80000000 >> 1)   /* our CE is GPIO1  */
#define CONFIG_SYS_NAND_RDY            (0x80000000 >> 4)   /* our RDY is GPIO4 */
#define CONFIG_SYS_NAND_CLE            (0x80000000 >> 2)   /* our CLE is GPIO2 */
#define CONFIG_SYS_NAND_ALE            (0x80000000 >> 3)   /* our ALE is GPIO3 */
S
stroese 已提交
154

155 156
#define CONFIG_SYS_NAND_SKIP_BAD_DOT_I 1       /* ".i" read skips bad blocks   */
#define CONFIG_SYS_NAND_QUIET          1
S
stroese 已提交
157

S
stroese 已提交
158 159 160 161
/*-----------------------------------------------------------------------
 * PCI stuff
 *-----------------------------------------------------------------------
 */
S
stroese 已提交
162 163 164 165 166
#define PCI_HOST_ADAPTER 0              /* configure as pci adapter     */
#define PCI_HOST_FORCE  1               /* configure as pci host        */
#define PCI_HOST_AUTO   2               /* detected via arbiter enable  */

#define CONFIG_PCI			/* include pci support	        */
167
#define CONFIG_PCI_INDIRECT_BRIDGE	/* indirect PCI bridge support */
S
stroese 已提交
168 169 170 171 172 173 174 175
#define CONFIG_PCI_HOST	PCI_HOST_HOST   /* select pci host function     */
#define CONFIG_PCI_PNP			/* do pci plug-and-play         */
					/* resource configuration       */

#define CONFIG_PCI_SCAN_SHOW            /* print pci devices @ startup  */

#define CONFIG_PCI_CONFIG_HOST_BRIDGE 1 /* don't skip host bridge config*/

176 177 178 179 180 181 182 183 184
#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE  /* PCI Vendor ID: esd gmbh      */
#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0405  /* PCI Device ID: CPCI-405      */
#define CONFIG_SYS_PCI_CLASSCODE       0x0b20  /* PCI Class Code: Processor/PPC*/
#define CONFIG_SYS_PCI_PTM1LA  0x00000000      /* point to sdram               */
#define CONFIG_SYS_PCI_PTM1MS  0xfc000001      /* 64MB, enable hard-wired to 1 */
#define CONFIG_SYS_PCI_PTM1PCI 0x00000000      /* Host: use this pci address   */
#define CONFIG_SYS_PCI_PTM2LA  0xffc00000      /* point to flash               */
#define CONFIG_SYS_PCI_PTM2MS  0xffc00001      /* 4MB, enable                  */
#define CONFIG_SYS_PCI_PTM2PCI 0x04000000      /* Host: use this pci address   */
S
stroese 已提交
185 186 187 188 189

/*-----------------------------------------------------------------------
 * IDE/ATA stuff
 *-----------------------------------------------------------------------
 */
190 191
#undef	CONFIG_IDE_8xx_DIRECT		    /* no pcmcia interface required */
#undef	CONFIG_IDE_LED			/* no led for ide supported	*/
S
stroese 已提交
192 193
#define CONFIG_IDE_RESET	1	/* reset for ide supported	*/

194 195
#define CONFIG_SYS_IDE_MAXBUS		2		/* max. 2 IDE busses	*/
#define CONFIG_SYS_IDE_MAXDEVICE	(CONFIG_SYS_IDE_MAXBUS*2) /* max. 2 drives per IDE bus */
S
stroese 已提交
196

197 198 199
#define CONFIG_SYS_ATA_BASE_ADDR	0xF0100000
#define CONFIG_SYS_ATA_IDE0_OFFSET	0x0000
#define CONFIG_SYS_ATA_IDE1_OFFSET	0x0010
S
stroese 已提交
200

201 202 203
#define CONFIG_SYS_ATA_DATA_OFFSET	0x0000	/* Offset for data I/O			*/
#define CONFIG_SYS_ATA_REG_OFFSET	0x0000	/* Offset for normal register accesses	*/
#define CONFIG_SYS_ATA_ALT_OFFSET	0x0000	/* Offset for alternate registers	*/
S
stroese 已提交
204 205 206 207 208 209

/*
 * For booting Linux, the board info and command line data
 * have to be in the first 8 MB of memory, since this is
 * the maximum mapped by the Linux kernel during initialization.
 */
210
#define CONFIG_SYS_BOOTMAPSZ		(8 << 20)	/* Initial Memory map for Linux */
S
stroese 已提交
211 212 213 214 215
/*-----------------------------------------------------------------------
 * FLASH organization
 */
#define FLASH_BASE0_PRELIM	0xFFC00000	/* FLASH bank #0	*/

216 217
#define CONFIG_SYS_MAX_FLASH_BANKS	1	/* max number of memory banks		*/
#define CONFIG_SYS_MAX_FLASH_SECT	256	/* max number of sectors on one chip	*/
S
stroese 已提交
218

219 220
#define CONFIG_SYS_FLASH_ERASE_TOUT	120000	/* Timeout for Flash Erase (in ms)	*/
#define CONFIG_SYS_FLASH_WRITE_TOUT	1000	/* Timeout for Flash Write (in ms)	*/
S
stroese 已提交
221

222 223 224
#define CONFIG_SYS_FLASH_WORD_SIZE	unsigned short	/* flash word size (width)	*/
#define CONFIG_SYS_FLASH_ADDR0		0x5555	/* 1st address for flash config cycles	*/
#define CONFIG_SYS_FLASH_ADDR1		0x2AAA	/* 2nd address for flash config cycles	*/
S
stroese 已提交
225 226 227 228
/*
 * The following defines are added for buggy IOP480 byte interface.
 * All other boards should use the standard values (CPCI405 etc.)
 */
229 230 231
#define CONFIG_SYS_FLASH_READ0		0x0000	/* 0 is standard			*/
#define CONFIG_SYS_FLASH_READ1		0x0001	/* 1 is standard			*/
#define CONFIG_SYS_FLASH_READ2		0x0002	/* 2 is standard			*/
S
stroese 已提交
232

233
#define CONFIG_SYS_FLASH_EMPTY_INFO		/* print 'E' for empty sector on flinfo */
S
stroese 已提交
234 235 236 237

/*-----------------------------------------------------------------------
 * Start addresses for the final memory configuration
 * (Set up by the startup code)
238
 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
S
stroese 已提交
239
 */
240 241
#define CONFIG_SYS_SDRAM_BASE		0x00000000
#define CONFIG_SYS_FLASH_BASE		0xFFF80000
242
#define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE
243 244 245 246 247
#define CONFIG_SYS_MONITOR_LEN		(512 * 1024)	/* Reserve 512 kB for Monitor	*/
#define CONFIG_SYS_MALLOC_LEN		(2 * 1024*1024)	/* Reserve 2 MB for malloc()	*/

#if (CONFIG_SYS_MONITOR_BASE < FLASH_BASE0_PRELIM)
# define CONFIG_SYS_RAMBOOT		1
S
stroese 已提交
248
#else
249
# undef CONFIG_SYS_RAMBOOT
S
stroese 已提交
250 251 252 253 254
#endif

/*-----------------------------------------------------------------------
 * Environment Variable setup
 */
255
#define CONFIG_ENV_IS_IN_EEPROM	1	/* use EEPROM for environment vars */
256 257
#define CONFIG_ENV_OFFSET		0x100	/* environment starts at the beginning of the EEPROM */
#define CONFIG_ENV_SIZE		0x700	/* 2048 bytes may be used for env vars*/
S
stroese 已提交
258 259
				   /* total size of a CAT24WC16 is 2048 bytes */

260 261
#define CONFIG_SYS_NVRAM_BASE_ADDR	0xF0000500		/* NVRAM base address	*/
#define CONFIG_SYS_NVRAM_SIZE		242			/* NVRAM size		*/
S
stroese 已提交
262 263 264 265

/*-----------------------------------------------------------------------
 * I2C EEPROM (CAT24WC16) for environment
 */
266 267 268 269 270
#define CONFIG_SYS_I2C
#define CONFIG_SYS_I2C_PPC4XX
#define CONFIG_SYS_I2C_PPC4XX_CH0
#define CONFIG_SYS_I2C_PPC4XX_SPEED_0		100000
#define CONFIG_SYS_I2C_PPC4XX_SLAVE_0		0x7F
S
stroese 已提交
271

272 273
#define CONFIG_SYS_I2C_EEPROM_ADDR	0x50	/* EEPROM CAT24WC08		*/
#define CONFIG_SYS_EEPROM_WREN         1
274

S
stroese 已提交
275
/* CAT24WC32/64... */
276
#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2	/* Bytes of address		*/
277
/* mask of address bits that overflow into the "EEPROM chip address"	*/
278 279
#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW	0x01
#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5	/* The Catalyst CAT24WC32 has	*/
S
stroese 已提交
280
					/* 32 byte page write mode using*/
281
					/* last 5 bits of the address	*/
282
#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS	10   /* and takes up to 10 msec */
S
stroese 已提交
283 284 285 286 287

/*-----------------------------------------------------------------------
 * External Bus Controller (EBC) Setup
 */

288 289 290 291 292
#define CAN_BA		0xF0000000	    /* CAN Base Address			*/
#define DUART0_BA	0xF0000400	    /* DUART Base Address		*/
#define DUART1_BA	0xF0000408	    /* DUART Base Address		*/
#define RTC_BA		0xF0000500	    /* RTC Base Address			*/
#define VGA_BA		0xF1000000	    /* Epson VGA Base Address		*/
293
#define CONFIG_SYS_NAND_BASE	0xF4000000	    /* NAND FLASH Base Address		*/
S
stroese 已提交
294

295
/* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization			*/
296 297 298
#define CONFIG_SYS_EBC_PB0AP		0x92015480
/*#define CONFIG_SYS_EBC_PB0AP		  0x08055880  /XXX* TWT=16,CSN=1,OEN=1,WBN=1,WBF=1,TH=4,SOR=1 */
#define CONFIG_SYS_EBC_PB0CR		0xFFC5A000  /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
S
stroese 已提交
299

300
/* Memory Bank 1 (Flash Bank 1, NAND-FLASH) initialization			*/
301 302
#define CONFIG_SYS_EBC_PB1AP		0x92015480
#define CONFIG_SYS_EBC_PB1CR		0xF4018000  /* BAS=0xF40,BS=1MB,BU=R/W,BW=8bit	*/
S
stroese 已提交
303

304
/* Memory Bank 2 (8 Bit Peripheral: CAN, UART, RTC) initialization		*/
305 306
#define CONFIG_SYS_EBC_PB2AP		0x010053C0  /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
#define CONFIG_SYS_EBC_PB2CR		0xF0018000  /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit	*/
S
stroese 已提交
307

308
/* Memory Bank 3 (16 Bit Peripheral: FPGA internal, dig. IO) initialization	*/
309 310
#define CONFIG_SYS_EBC_PB3AP		0x010053C0  /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
#define CONFIG_SYS_EBC_PB3CR		0xF011A000  /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
S
stroese 已提交
311

312
/* Memory Bank 4 (Epson VGA) initialization					*/
313 314
#define CONFIG_SYS_EBC_PB4AP	0x03805380   /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=0 */
#define CONFIG_SYS_EBC_PB4CR	VGA_BA | 0x7A000    /* BAS=0xF10,BS=8MB,BU=R/W,BW=16bit */
S
stroese 已提交
315

S
stroese 已提交
316 317 318 319
/*-----------------------------------------------------------------------
 * LCD Setup
 */

320 321 322 323
#define CONFIG_SYS_LCD_BIG_MEM         0xF1200000  /* Epson S1D13806 Mem Base Address  */
#define CONFIG_SYS_LCD_BIG_REG         0xF1000000  /* Epson S1D13806 Reg Base Address  */
#define CONFIG_SYS_LCD_SMALL_MEM       0xF1400000  /* Epson S1D13704 Mem Base Address  */
#define CONFIG_SYS_LCD_SMALL_REG       0xF140FFE0  /* Epson S1D13704 Reg Base Address  */
S
stroese 已提交
324

325
#define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE (1 << 20)
S
stroese 已提交
326

S
stroese 已提交
327 328 329 330
/*-----------------------------------------------------------------------
 * FPGA stuff
 */

331
#define CONFIG_SYS_FPGA_BASE_ADDR 0xF0100100	    /* FPGA internal Base Address	*/
S
stroese 已提交
332 333

/* FPGA internal regs */
334
#define CONFIG_SYS_FPGA_CTRL		0x000
S
stroese 已提交
335 336

/* FPGA Control Reg */
337 338 339
#define CONFIG_SYS_FPGA_CTRL_CF_RESET	0x0001
#define CONFIG_SYS_FPGA_CTRL_WDI	0x0002
#define CONFIG_SYS_FPGA_CTRL_PS2_RESET 0x0020
S
stroese 已提交
340

341 342
#define CONFIG_SYS_FPGA_SPARTAN2	1	    /* using Xilinx Spartan 2 now    */
#define CONFIG_SYS_FPGA_MAX_SIZE	128*1024    /* 128kByte is enough for XC2S50E*/
S
stroese 已提交
343 344

/* FPGA program pin configuration */
345 346 347 348 349
#define CONFIG_SYS_FPGA_PRG		0x04000000  /* FPGA program pin (ppc output) */
#define CONFIG_SYS_FPGA_CLK		0x02000000  /* FPGA clk pin (ppc output)     */
#define CONFIG_SYS_FPGA_DATA		0x01000000  /* FPGA data pin (ppc output)    */
#define CONFIG_SYS_FPGA_INIT		0x00010000  /* FPGA init pin (ppc input)     */
#define CONFIG_SYS_FPGA_DONE		0x00008000  /* FPGA done pin (ppc input)     */
S
stroese 已提交
350 351 352 353 354

/*-----------------------------------------------------------------------
 * Definitions for initial stack pointer and data area (in data cache)
 */
/* use on chip memory ( OCM ) for temperary stack until sdram is tested */
355
#define CONFIG_SYS_TEMP_STACK_OCM	  1
S
stroese 已提交
356 357

/* On Chip Memory location */
358 359 360
#define CONFIG_SYS_OCM_DATA_ADDR	0xF8000000
#define CONFIG_SYS_OCM_DATA_SIZE	0x1000
#define CONFIG_SYS_INIT_RAM_ADDR	CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM		*/
361
#define CONFIG_SYS_INIT_RAM_SIZE	CONFIG_SYS_OCM_DATA_SIZE /* Size of used area in RAM	*/
S
stroese 已提交
362

363
#define CONFIG_SYS_GBL_DATA_OFFSET    (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
364
#define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
S
stroese 已提交
365 366 367 368

/*-----------------------------------------------------------------------
 * Definitions for GPIO setup (PPC405EP specific)
 *
369 370
 * GPIO0[0]	- External Bus Controller BLAST output
 * GPIO0[1-9]	- Instruction trace outputs -> GPIO
S
stroese 已提交
371 372 373 374 375
 * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
 * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO
 * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
 * GPIO0[24-27] - UART0 control signal inputs/outputs
 * GPIO0[28-29] - UART1 data signal input/output
S
stroese 已提交
376
 * GPIO0[30-31] - EMAC0 and EMAC1 reject packet inputs -> GPIO
S
stroese 已提交
377
 */
378 379 380 381
#define CONFIG_SYS_GPIO0_OSRL		0x00000550
#define CONFIG_SYS_GPIO0_OSRH		0x00000110
#define CONFIG_SYS_GPIO0_ISR1L		0x00000000
#define CONFIG_SYS_GPIO0_ISR1H		0x15555440
382
#define CONFIG_SYS_GPIO0_TSRL		0x00000000
383
#define CONFIG_SYS_GPIO0_TSRH		0x00000000
384 385 386 387 388 389 390 391
#define CONFIG_SYS_GPIO0_TCR		0x777E0017

#define CONFIG_SYS_DUART_RST		(0x80000000 >> 14)
#define CONFIG_SYS_LCD_ENDIAN		(0x80000000 >> 7)
#define CONFIG_SYS_IIC_ON		(0x80000000 >> 8)
#define CONFIG_SYS_LCD0_RST		(0x80000000 >> 30)
#define CONFIG_SYS_LCD1_RST		(0x80000000 >> 31)
#define CONFIG_SYS_EEPROM_WP		(0x80000000 >> 0)
S
stroese 已提交
392 393 394 395 396 397

/*
 * Default speed selection (cpu_plb_opb_ebc) in mhz.
 * This value will be set if iic boot eprom is disabled.
 */
#if 1
398 399
#define PLLMR0_DEFAULT	 PLLMR0_266_133_66_33
#define PLLMR1_DEFAULT	 PLLMR1_266_133_66_33
S
stroese 已提交
400 401
#endif
#if 0
402 403
#define PLLMR0_DEFAULT	 PLLMR0_200_100_50_33
#define PLLMR1_DEFAULT	 PLLMR1_200_100_50_33
S
stroese 已提交
404 405
#endif
#if 0
406 407
#define PLLMR0_DEFAULT	 PLLMR0_133_66_66_33
#define PLLMR1_DEFAULT	 PLLMR1_133_66_66_33
S
stroese 已提交
408 409 410
#endif

#endif	/* __CONFIG_H */