MPC8266ADS.h 19.4 KB
Newer Older
W
wdenk 已提交
1 2 3 4 5 6 7 8 9
/*
 * (C) Copyright 2001
 * Stuart Hughes <stuarth@lineo.com>
 * This file is based on similar values for other boards found in other
 * U-Boot config files, and some that I found in the mpc8260ads manual.
 *
 * Note: my board is a PILOT rev.
 * Note: the mpc8260ads doesn't come with a proper Ethernet MAC address.
 *
10
 * SPDX-License-Identifier:	GPL-2.0+
W
wdenk 已提交
11 12 13
 */

/*
W
wdenk 已提交
14 15 16 17
 * Config header file for a MPC8266ADS Pilot 16M Ram Simm, 8Mbytes Flash Simm
 */

/* !!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!
18
   !!								      !!
W
wdenk 已提交
19
   !!  This configuration requires JP3 to be in position 1-2 to work  !!
20
   !!  To make it work for the default, the CONFIG_SYS_TEXT_BASE define in	      !!
W
wdenk 已提交
21 22
   !!  board/mpc8266ads/config.mk must be changed from 0xfe000000 to  !!
   !!  0xfff00000						      !!
23
   !!  The CONFIG_SYS_HRCW_MASTER define below must also be changed to match !!
24
   !!								      !!
W
wdenk 已提交
25
   !!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!
W
wdenk 已提交
26 27 28 29 30 31 32 33 34 35
 */

#ifndef __CONFIG_H
#define __CONFIG_H

/*
 * High Level Configuration Options
 * (easy to change)
 */

36 37
#define CONFIG_MPC8260		1	/* This is an MPC8260 CPU	*/
#define CONFIG_MPC8266ADS	1	/* ...on motorola ADS board	*/
38
#define CONFIG_CPM2		1	/* Has a CPM2 */
W
wdenk 已提交
39

40 41
#define	CONFIG_SYS_TEXT_BASE	0xfe000000

42
#define CONFIG_BOARD_EARLY_INIT_F 1	/* Call board_early_init_f	*/
43
#define CONFIG_RESET_PHY_R	1	/* Call reset_phy()		*/
W
wdenk 已提交
44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72

/* allow serial and ethaddr to be overwritten */
#define CONFIG_ENV_OVERWRITE

/*
 * select serial console configuration
 *
 * if either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
 * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
 * for SCC).
 *
 * if CONFIG_CONS_NONE is defined, then the serial console routines must
 * defined elsewhere (for example, on the cogent platform, there are serial
 * ports on the motherboard which are used for the serial console - see
 * cogent/cma101/serial.[ch]).
 */
#undef	CONFIG_CONS_ON_SMC		/* define if console on SMC */
#define CONFIG_CONS_ON_SCC		/* define if console on SCC */
#undef	CONFIG_CONS_NONE		/* define if console on something else */
#define CONFIG_CONS_INDEX	1	/* which serial channel for console */

/*
 * select ethernet configuration
 *
 * if either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected, then
 * CONFIG_ETHER_INDEX must be set to the channel number (1-4 for SCC, 1-3
 * for FCC)
 *
 * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be
73
 * defined elsewhere (as for the console), or CONFIG_CMD_NET must be unset.
W
wdenk 已提交
74 75 76 77 78
 */
#undef	CONFIG_ETHER_ON_SCC		/* define if ether on SCC   */
#define CONFIG_ETHER_ON_FCC		/* define if ether on FCC   */
#undef	CONFIG_ETHER_NONE		/* define if ether on something else */
#define CONFIG_ETHER_INDEX	2	/* which channel for ether  */
W
wdenk 已提交
79 80 81 82 83 84
#define CONFIG_MII			/* MII PHY management		*/
#define CONFIG_BITBANGMII		/* bit-bang MII PHY management	*/
/*
 * Port pins used for bit-banged MII communictions (if applicable).
 */
#define MDIO_PORT	2	/* Port C */
85 86 87 88
#define MDIO_DECLARE	volatile ioport_t *iop = ioport_addr ( \
				(immap_t *) CONFIG_SYS_IMMR, MDIO_PORT )
#define MDC_DECLARE	MDIO_DECLARE

W
wdenk 已提交
89 90 91 92 93 94 95 96 97 98 99
#define MDIO_ACTIVE	(iop->pdir |=  0x00400000)
#define MDIO_TRISTATE	(iop->pdir &= ~0x00400000)
#define MDIO_READ	((iop->pdat &  0x00400000) != 0)

#define MDIO(bit)	if(bit) iop->pdat |=  0x00400000; \
			else	iop->pdat &= ~0x00400000

#define MDC(bit)	if(bit) iop->pdat |=  0x00200000; \
			else	iop->pdat &= ~0x00200000

#define MIIDELAY	udelay(1)
W
wdenk 已提交
100 101 102 103 104 105 106 107 108

#if (CONFIG_ETHER_INDEX == 2)

/*
 * - Rx-CLK is CLK13
 * - Tx-CLK is CLK14
 * - Select bus for bd/buffers (see 28-13)
 * - Half duplex
 */
109 110
# define CONFIG_SYS_CMXFCR_MASK2	(CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
# define CONFIG_SYS_CMXFCR_VALUE2	(CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
111 112
# define CONFIG_SYS_CPMFCR_RAMTYPE	0
# define CONFIG_SYS_FCC_PSMR		(FCC_PSMR_FDE | FCC_PSMR_LPB)
W
wdenk 已提交
113 114 115 116 117

#endif	/* CONFIG_ETHER_INDEX */

/* other options */
#define CONFIG_HARD_I2C		1	/* To enable I2C support	*/
118 119 120
#define CONFIG_SYS_I2C_SPEED		400000	/* I2C speed and slave address	*/
#define CONFIG_SYS_I2C_SLAVE		0x7F
#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
W
wdenk 已提交
121

W
wdenk 已提交
122 123
/* PCI */
#define CONFIG_PCI
124
#define CONFIG_PCI_INDIRECT_BRIDGE
W
wdenk 已提交
125 126 127 128
#define CONFIG_PCI_PNP
#define CONFIG_PCI_BOOTDELAY 0
#undef CONFIG_PCI_SCAN_SHOW

W
wdenk 已提交
129 130 131 132
/*-----------------------------------------------------------------------
 * Definitions for Serial Presence Detect EEPROM address
 * (to get SDRAM settings)
 */
133
#define SPD_EEPROM_ADDRESS	0x50
W
wdenk 已提交
134

W
wdenk 已提交
135
#define CONFIG_8260_CLKIN	66000000	/* in Hz */
W
wdenk 已提交
136 137
#define CONFIG_BAUDRATE		115200

138 139 140
/*
 * Command line configuration.
 */
141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160
#include <config_cmd_default.h>

/* Commands we want, that are not part of default set */
#define CONFIG_CMD_ASKENV	/* ask for env variable		*/
#define CONFIG_CMD_CACHE	/* icache, dcache		*/
#define CONFIG_CMD_DHCP		/* DHCP Support			*/
#define CONFIG_CMD_DIAG		/* Diagnostics			*/
#define CONFIG_CMD_IMMAP	/* IMMR dump support		*/
#define CONFIG_CMD_IRQ		/* irqinfo			*/
#define CONFIG_CMD_MII		/* MII support			*/
#define CONFIG_CMD_PCI		/* pciinfo			*/
#define CONFIG_CMD_PING		/* ping support			*/
#define CONFIG_CMD_PORTIO	/* Port I/O			*/
#define CONFIG_CMD_REGINFO	/* Register dump		*/
#define CONFIG_CMD_SAVES	/* save S record dump		*/
#define CONFIG_CMD_SDRAM	/* SDRAM DIMM SPD info printout */

/* Commands from default set we don't need */
#undef CONFIG_CMD_FPGA		/* FPGA configuration Support	*/
#undef CONFIG_CMD_SETGETDCR	/* DCR support on 4xx		*/
W
wdenk 已提交
161

W
wdenk 已提交
162 163 164
/* Define a command string that is automatically executed when no character
 * is read on the console interface withing "Boot Delay" after reset.
 */
165 166
#undef	CONFIG_BOOT_ROOT_INITRD		/* Use ram disk for the root file system */
#define CONFIG_BOOT_ROOT_NFS		/* Use a NFS mounted root file system */
W
wdenk 已提交
167

168
#ifdef CONFIG_BOOT_ROOT_INITRD
W
wdenk 已提交
169 170 171 172 173
#define CONFIG_BOOTCOMMAND \
	"version;" \
	"echo;" \
	"bootp;" \
	"setenv bootargs root=/dev/ram0 rw " \
174
	"ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off;" \
W
wdenk 已提交
175 176 177
	"bootm"
#endif /* CONFIG_BOOT_ROOT_INITRD */

178
#ifdef CONFIG_BOOT_ROOT_NFS
W
wdenk 已提交
179 180 181 182
#define CONFIG_BOOTCOMMAND \
	"version;" \
	"echo;" \
	"bootp;" \
183 184
	"setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
	"ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off;" \
W
wdenk 已提交
185 186 187
	"bootm"
#endif /* CONFIG_BOOT_ROOT_NFS */

188 189
/*
 * BOOTP options
W
wdenk 已提交
190
 */
191 192 193 194 195 196
#define CONFIG_BOOTP_SUBNETMASK
#define CONFIG_BOOTP_GATEWAY
#define CONFIG_BOOTP_HOSTNAME
#define CONFIG_BOOTP_BOOTPATH
#define CONFIG_BOOTP_BOOTFILESIZE
#define CONFIG_BOOTP_DNS
W
wdenk 已提交
197

W
wdenk 已提交
198 199
#define CONFIG_BOOTDELAY	5	/* autoboot after 5 seconds */

200
#if defined(CONFIG_CMD_KGDB)
W
wdenk 已提交
201 202 203 204 205 206 207 208 209 210 211 212
#undef	CONFIG_KGDB_ON_SMC		/* define if kgdb on SMC */
#define CONFIG_KGDB_ON_SCC		/* define if kgdb on SCC */
#undef	CONFIG_KGDB_NONE		/* define if kgdb on something else */
#define CONFIG_KGDB_INDEX	2	/* which serial channel for kgdb */
#define CONFIG_KGDB_BAUDRATE	115200	/* speed to run kgdb serial port at */
#endif

#undef	CONFIG_WATCHDOG			/* disable platform specific watchdog */

/*
 * Miscellaneous configurable options
 */
213
#define CONFIG_SYS_LONGHELP			/* undef to save memory	    */
214
#if defined(CONFIG_CMD_KGDB)
215
#define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size  */
W
wdenk 已提交
216
#else
217
#define CONFIG_SYS_CBSIZE	256			/* Console I/O Buffer Size  */
W
wdenk 已提交
218
#endif
219 220 221
#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)	/* Print Buffer Size */
#define CONFIG_SYS_MAXARGS	16			/* max number of command args	*/
#define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size	*/
W
wdenk 已提交
222

223 224
#define CONFIG_SYS_MEMTEST_START	0x00100000	/* memtest works on */
#define CONFIG_SYS_MEMTEST_END		0x00f00000	/* 1 ... 15 MB in DRAM	*/
W
wdenk 已提交
225

W
wdenk 已提交
226
#undef CONFIG_CLOCKS_IN_MHZ		/* clocks passsed to Linux in MHz */
W
wdenk 已提交
227 228
					/* for versions < 2.4.5-pre5	*/

229
#define CONFIG_SYS_LOAD_ADDR		0x100000	/* default load address */
W
wdenk 已提交
230

231
#define CONFIG_SYS_HZ			1000	/* decrementer freq: 1 ms ticks */
W
wdenk 已提交
232

233
#define CONFIG_SYS_BAUDRATE_TABLE	{ 9600, 19200, 38400, 57600, 115200, 230400 }
W
wdenk 已提交
234

235
#define CONFIG_SYS_FLASH_BASE		0xFE000000
W
wdenk 已提交
236
#define FLASH_BASE		0xFE000000
237 238 239 240 241
#define CONFIG_SYS_MAX_FLASH_BANKS	1	/* max num of memory banks	*/
#define CONFIG_SYS_MAX_FLASH_SECT	32	/* max num of sects on one chip */
#define CONFIG_SYS_FLASH_SIZE		8
#define CONFIG_SYS_FLASH_ERASE_TOUT	8000	/* Timeout for Flash Erase (in ms)    */
#define CONFIG_SYS_FLASH_WRITE_TOUT	5	/* Timeout for Flash Write (in ms)    */
W
wdenk 已提交
242

243
#undef	CONFIG_SYS_FLASH_CHECKSUM
W
wdenk 已提交
244 245 246

/* this is stuff came out of the Motorola docs */
/* Only change this if you also change the Hardware configuration Word */
247
#define CONFIG_SYS_DEFAULT_IMMR	0x0F010000
W
wdenk 已提交
248 249

/* Set IMMR to 0xF0000000 or above to boot Linux  */
250 251 252
#define CONFIG_SYS_IMMR		0xF0000000
#define CONFIG_SYS_BCSR		0xF8000000
#define CONFIG_SYS_PCI_INT		0xF8200000	/* PCI interrupt controller */
W
wdenk 已提交
253 254 255 256 257 258 259 260

/* Define CONFIG_VERY_BIG_RAM to allow use of SDRAMs larger than 256MBytes
 */
/*#define CONFIG_VERY_BIG_RAM	1*/

/* What should be the base address of SDRAM DIMM and how big is
 * it (in Mbytes)?  This will normally auto-configure via the SPD.
*/
261 262
#define CONFIG_SYS_SDRAM_BASE 0x00000000
#define CONFIG_SYS_SDRAM_SIZE 16
W
wdenk 已提交
263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288

#define SDRAM_SPD_ADDR 0x50

/*-----------------------------------------------------------------------
 * BR2,BR3 - Base Register
 *     Ref: Section 10.3.1 on page 10-14
 * OR2,OR3 - Option Register
 *     Ref: Section 10.3.2 on page 10-16
 *-----------------------------------------------------------------------
 */

/* Bank 2,3 - SDRAM DIMM
 */

/* The BR2 is configured as follows:
 *
 *     - Base address of 0x00000000
 *     - 64 bit port size (60x bus only)
 *     - Data errors checking is disabled
 *     - Read and write access
 *     - SDRAM 60x bus
 *     - Access are handled by the memory controller according to MSEL
 *     - Not used for atomic operations
 *     - No data pipelining is done
 *     - Valid
 */
289
#define CONFIG_SYS_BR2_PRELIM	((CONFIG_SYS_SDRAM_BASE & BRx_BA_MSK) |\
W
wdenk 已提交
290 291 292 293
			 BRx_PS_64			|\
			 BRx_MS_SDRAM_P			|\
			 BRx_V)

294
#define CONFIG_SYS_BR3_PRELIM	((CONFIG_SYS_SDRAM_BASE & BRx_BA_MSK) |\
W
wdenk 已提交
295 296 297 298 299 300 301 302 303 304 305 306 307
			 BRx_PS_64			|\
			 BRx_MS_SDRAM_P			|\
			 BRx_V)

/* With a 64 MB DIMM, the OR2 is configured as follows:
 *
 *     - 64 MB
 *     - 4 internal banks per device
 *     - Row start address bit is A8 with PSDMR[PBI] = 0
 *     - 12 row address lines
 *     - Back-to-back page mode
 *     - Internal bank interleaving within save device enabled
 */
308 309
#if (CONFIG_SYS_SDRAM_SIZE == 64)
#define CONFIG_SYS_OR2_PRELIM	(MEG_TO_AM(CONFIG_SYS_SDRAM_SIZE)	|\
W
wdenk 已提交
310 311 312
			 ORxS_BPD_4			|\
			 ORxS_ROWST_PBI0_A8		|\
			 ORxS_NUMR_12)
313 314
#elif (CONFIG_SYS_SDRAM_SIZE == 16)
#define CONFIG_SYS_OR2_PRELIM	(0xFF000C80)
W
wdenk 已提交
315 316 317 318 319 320 321 322 323 324
#else
#error "INVALID SDRAM CONFIGURATION"
#endif

/*-----------------------------------------------------------------------
 * PSDMR - 60x Bus SDRAM Mode Register
 *     Ref: Section 10.3.3 on page 10-21
 *-----------------------------------------------------------------------
 */

325
#if (CONFIG_SYS_SDRAM_SIZE == 64)
W
wdenk 已提交
326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342
/* With a 64 MB DIMM, the PSDMR is configured as follows:
 *
 *     - Bank Based Interleaving,
 *     - Refresh Enable,
 *     - Address Multiplexing where A5 is output on A14 pin
 *	 (A6 on A15, and so on),
 *     - use address pins A14-A16 as bank select,
 *     - A9 is output on SDA10 during an ACTIVATE command,
 *     - earliest timing for ACTIVATE command after REFRESH command is 7 clocks,
 *     - earliest timing for ACTIVATE or REFRESH command after PRECHARGE command
 *	 is 3 clocks,
 *     - earliest timing for READ/WRITE command after ACTIVATE command is
 *	 2 clocks,
 *     - earliest timing for PRECHARGE after last data was read is 1 clock,
 *     - earliest timing for PRECHARGE after last data was written is 1 clock,
 *     - CAS Latency is 2.
 */
343
#define CONFIG_SYS_PSDMR	(PSDMR_RFEN	      |\
W
wdenk 已提交
344 345 346 347 348 349 350 351 352
			 PSDMR_SDAM_A14_IS_A5 |\
			 PSDMR_BSMA_A14_A16   |\
			 PSDMR_SDA10_PBI0_A9  |\
			 PSDMR_RFRC_7_CLK     |\
			 PSDMR_PRETOACT_3W    |\
			 PSDMR_ACTTORW_2W     |\
			 PSDMR_LDOTOPRE_1C    |\
			 PSDMR_WRC_1C	      |\
			 PSDMR_CL_2)
353
#elif (CONFIG_SYS_SDRAM_SIZE == 16)
W
wdenk 已提交
354 355 356 357
/* With a 16 MB DIMM, the PSDMR is configured as follows:
 *
 *   configuration parameters found in Motorola documentation
 */
358
#define CONFIG_SYS_PSDMR	(0x016EB452)
W
wdenk 已提交
359 360 361 362 363 364 365 366 367
#else
#error "INVALID SDRAM CONFIGURATION"
#endif

#define RS232EN_1		0x02000002
#define RS232EN_2		0x01000001
#define FETHIEN			0x08000008
#define FETH_RST		0x04000004

368
#define CONFIG_SYS_INIT_RAM_ADDR	CONFIG_SYS_IMMR
369
#define CONFIG_SYS_INIT_RAM_SIZE	0x4000	/* Size of used area in DPRAM	*/
370
#define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
371
#define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
W
wdenk 已提交
372

W
wdenk 已提交
373
/* Use this HRCW for booting from address 0xfe00000 (JP3 in setting 1-2)  */
W
wdenk 已提交
374
/* 0x0EB2B645 */
375
#define CONFIG_SYS_HRCW_MASTER (( HRCW_BPS11 | HRCW_CIP )				|\
W
wdenk 已提交
376 377 378
			 ( HRCW_L2CPC10 | HRCW_DPPC11 | HRCW_ISB010 )		|\
			 ( HRCW_BMS | HRCW_MMR11 | HRCW_LBPC01 | HRCW_APPC10 )	|\
			 ( HRCW_CS10PC01 | HRCW_MODCK_H0101 )			\
W
wdenk 已提交
379
			)
W
wdenk 已提交
380

W
wdenk 已提交
381
/* Use this HRCW for booting from address 0xfff0000 (JP3 in setting 2-3)  */
382
/* #define CONFIG_SYS_HRCW_MASTER 0x0cb23645 */
W
wdenk 已提交
383

W
wdenk 已提交
384
/* This value should actually be situated in the first 256 bytes of the FLASH
W
wdenk 已提交
385 386 387
	which on the standard MPC8266ADS board is at address 0xFF800000
	The linker script places it at 0xFFF00000 instead.

W
wdenk 已提交
388 389
	It still works, however, as long as the ADS board jumper JP3 is set to
	position 2-3 so the board is using the BCSR as Hardware Configuration Word
W
wdenk 已提交
390

W
wdenk 已提交
391 392
	If you want to use the one defined here instead, ust copy the first 256 bytes from
	0xfff00000 to 0xff800000  (for 8MB flash)
W
wdenk 已提交
393 394 395

	- Rune

W
wdenk 已提交
396
*/
W
wdenk 已提交
397 398

/* no slaves */
399 400 401 402 403 404 405
#define CONFIG_SYS_HRCW_SLAVE1 0
#define CONFIG_SYS_HRCW_SLAVE2 0
#define CONFIG_SYS_HRCW_SLAVE3 0
#define CONFIG_SYS_HRCW_SLAVE4 0
#define CONFIG_SYS_HRCW_SLAVE5 0
#define CONFIG_SYS_HRCW_SLAVE6 0
#define CONFIG_SYS_HRCW_SLAVE7 0
W
wdenk 已提交
406

407
#define CONFIG_SYS_MONITOR_BASE    CONFIG_SYS_TEXT_BASE
408

409 410
#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
#   define CONFIG_SYS_RAMBOOT
W
wdenk 已提交
411 412
#endif

413 414 415
#define CONFIG_SYS_MONITOR_LEN		(256 << 10)	/* Reserve 256 kB for Monitor	*/
#define CONFIG_SYS_MALLOC_LEN		(128 << 10)	/* Reserve 128 kB for malloc()	*/
#define CONFIG_SYS_BOOTMAPSZ		(8 << 20)	/* Initial Memory map for Linux */
W
wdenk 已提交
416

417
#ifndef CONFIG_SYS_RAMBOOT
418
#  define CONFIG_ENV_IS_IN_FLASH	1
419
#    define CONFIG_ENV_ADDR	(CONFIG_SYS_MONITOR_BASE + 0x40000)
420
#    define CONFIG_ENV_SECT_SIZE	0x40000
W
wdenk 已提交
421
#else
422
#  define CONFIG_ENV_IS_IN_NVRAM	1
423
#  define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - 0x1000)
424
#  define CONFIG_ENV_SIZE		0x200
425
#endif /* CONFIG_SYS_RAMBOOT */
W
wdenk 已提交
426

427
#define CONFIG_SYS_CACHELINE_SIZE	32	/* For MPC8260 CPU */
428
#if defined(CONFIG_CMD_KGDB)
429
#  define CONFIG_SYS_CACHELINE_SHIFT	5	/* log base 2 of the above value */
W
wdenk 已提交
430 431
#endif

W
wdenk 已提交
432
/*-----------------------------------------------------------------------
433
 * HIDx - Hardware Implementation-dependent Registers			 2-11
W
wdenk 已提交
434 435 436 437 438 439 440 441
 *-----------------------------------------------------------------------
 * HID0 also contains cache control - initially enable both caches and
 * invalidate contents, then the final state leaves only the instruction
 * cache enabled. Note that Power-On and Hard reset invalidate the caches,
 * but Soft reset does not.
 *
 * HID1 has only read-only information - nothing to set.
 */
442 443
/*#define CONFIG_SYS_HID0_INIT		0 */
#define CONFIG_SYS_HID0_INIT	(HID0_ICE  |\
W
wdenk 已提交
444 445 446 447 448 449
			 HID0_DCE  |\
			 HID0_ICFI |\
			 HID0_DCI  |\
			 HID0_IFEM |\
			 HID0_ABE)

450
#define CONFIG_SYS_HID0_FINAL		(HID0_ICE | HID0_IFEM | HID0_ABE )
W
wdenk 已提交
451

452
#define CONFIG_SYS_HID2		0
W
wdenk 已提交
453

454 455 456 457
#define CONFIG_SYS_SYPCR		0xFFFFFFC3
#define CONFIG_SYS_BCR			0x004C0000
#define CONFIG_SYS_SIUMCR		0x4E64C000
#define CONFIG_SYS_SCCR		0x00000000
W
wdenk 已提交
458

W
wdenk 已提交
459 460 461 462 463 464
/*	local bus memory map
 *
 *	0x00000000-0x03FFFFFF	 64MB	SDRAM
 *	0x80000000-0x9FFFFFFF	512MB	outbound prefetchable PCI memory window
 *	0xA0000000-0xBFFFFFFF	512MB	outbound non-prefetchable PCI memory window
 *	0xF0000000-0xF001FFFF	128KB	MPC8266 internal memory
465
 *	0xF4000000-0xF7FFFFFF	 64MB	outbound PCI I/O window
W
wdenk 已提交
466 467 468 469 470 471
 *	0xF8000000-0xF8007FFF	 32KB	BCSR
 *	0xF8100000-0xF8107FFF	 32KB	ATM UNI
 *	0xF8200000-0xF8207FFF	 32KB	PCI interrupt controller
 *	0xF8300000-0xF8307FFF	 32KB	EEPROM
 *	0xFE000000-0xFFFFFFFF	 32MB	flash
 */
472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488
#define CONFIG_SYS_BR0_PRELIM	0xFE001801		/* flash */
#define CONFIG_SYS_OR0_PRELIM	0xFE000836
#define CONFIG_SYS_BR1_PRELIM	(CONFIG_SYS_BCSR | 0x1801)	/* BCSR */
#define CONFIG_SYS_OR1_PRELIM	0xFFFF8010
#define CONFIG_SYS_BR4_PRELIM	0xF8300801		/* EEPROM */
#define CONFIG_SYS_OR4_PRELIM	0xFFFF8846
#define CONFIG_SYS_BR5_PRELIM	0xF8100801		/* PM5350 ATM UNI */
#define CONFIG_SYS_OR5_PRELIM	0xFFFF8E36
#define CONFIG_SYS_BR8_PRELIM	(CONFIG_SYS_PCI_INT | 0x1801)	/* PCI interrupt controller */
#define CONFIG_SYS_OR8_PRELIM	0xFFFF8010

#define CONFIG_SYS_RMR			0x0001
#define CONFIG_SYS_TMCNTSC		(TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
#define CONFIG_SYS_PISCR		(PISCR_PS|PISCR_PTF|PISCR_PTE)
#define CONFIG_SYS_RCCR		0
#define CONFIG_SYS_MPTPR		0x00001900
#define CONFIG_SYS_PSRT		0x00000021
W
wdenk 已提交
489

W
wdenk 已提交
490
/* This address must not exist */
491
#define CONFIG_SYS_RESET_ADDRESS	0xFCFFFF00
W
wdenk 已提交
492

W
wdenk 已提交
493
/* PCI Memory map (if different from default map */
494 495 496
#define CONFIG_SYS_PCI_SLV_MEM_LOCAL	CONFIG_SYS_SDRAM_BASE		/* Local base */
#define CONFIG_SYS_PCI_SLV_MEM_BUS		0x00000000		/* PCI base */
#define CONFIG_SYS_PICMR0_MASK_ATTRIB	(PICMR_MASK_512MB | PICMR_ENABLE | \
W
wdenk 已提交
497
				 PICMR_PREFETCH_EN)
W
wdenk 已提交
498

W
wdenk 已提交
499
/*
W
wdenk 已提交
500
 * These are the windows that allow the CPU to access PCI address space.
W
wdenk 已提交
501 502
 * All three PCI master windows, which allow the CPU to access PCI
 * prefetch, non prefetch, and IO space (see below), must all fit within
W
wdenk 已提交
503 504 505 506
 * these windows.
 */

/* PCIBR0 */
507 508
#define CONFIG_SYS_PCI_MSTR0_LOCAL		0x80000000		/* Local base */
#define CONFIG_SYS_PCIMSK0_MASK		PCIMSK_1GB		/* Size of window */
W
wdenk 已提交
509
/* PCIBR1 */
510 511
#define CONFIG_SYS_PCI_MSTR1_LOCAL		0xF4000000		/* Local base */
#define CONFIG_SYS_PCIMSK1_MASK		PCIMSK_64MB		/* Size of window */
W
wdenk 已提交
512

W
wdenk 已提交
513
/*
W
wdenk 已提交
514 515 516 517 518
 * Master window that allows the CPU to access PCI Memory (prefetch).
 * This window will be setup with the first set of Outbound ATU registers
 * in the bridge.
 */

519 520 521 522 523
#define CONFIG_SYS_PCI_MSTR_MEM_LOCAL	0x80000000			/* Local base */
#define CONFIG_SYS_PCI_MSTR_MEM_BUS	0x80000000			/* PCI base   */
#define CONFIG_SYS_CPU_PCI_MEM_START	PCI_MSTR_MEM_LOCAL
#define CONFIG_SYS_PCI_MSTR_MEM_SIZE	0x20000000			/* 512MB */
#define CONFIG_SYS_POCMR0_MASK_ATTRIB	(POCMR_MASK_512MB | POCMR_ENABLE | POCMR_PREFETCH_EN)
W
wdenk 已提交
524

W
wdenk 已提交
525
/*
W
wdenk 已提交
526 527 528 529 530
 * Master window that allows the CPU to access PCI Memory (non-prefetch).
 * This window will be setup with the second set of Outbound ATU registers
 * in the bridge.
 */

531 532 533 534 535
#define CONFIG_SYS_PCI_MSTR_MEMIO_LOCAL    0xA0000000			/* Local base */
#define CONFIG_SYS_PCI_MSTR_MEMIO_BUS	    0xA0000000			/* PCI base   */
#define CONFIG_SYS_CPU_PCI_MEMIO_START	    PCI_MSTR_MEMIO_LOCAL
#define CONFIG_SYS_PCI_MSTR_MEMIO_SIZE	    0x20000000			/* 512MB */
#define CONFIG_SYS_POCMR1_MASK_ATTRIB	    (POCMR_MASK_512MB | POCMR_ENABLE)
W
wdenk 已提交
536

W
wdenk 已提交
537
/*
W
wdenk 已提交
538 539 540 541 542
 * Master window that allows the CPU to access PCI IO space.
 * This window will be setup with the third set of Outbound ATU registers
 * in the bridge.
 */

543 544 545 546 547
#define CONFIG_SYS_PCI_MSTR_IO_LOCAL	    0xF4000000			/* Local base */
#define CONFIG_SYS_PCI_MSTR_IO_BUS	    0xF4000000			/* PCI base   */
#define CONFIG_SYS_CPU_PCI_IO_START	    PCI_MSTR_IO_LOCAL
#define CONFIG_SYS_PCI_MSTR_IO_SIZE	    0x04000000			/* 64MB */
#define CONFIG_SYS_POCMR2_MASK_ATTRIB	    (POCMR_MASK_64MB | POCMR_ENABLE | POCMR_PCI_IO)
W
wdenk 已提交
548

549 550 551 552 553
/*
 * JFFS2 partitions
 *
 */
/* No command line, one static partition, whole device */
554
#undef CONFIG_CMD_MTDPARTS
555 556 557 558 559 560
#define CONFIG_JFFS2_DEV		"nor0"
#define CONFIG_JFFS2_PART_SIZE		0xFFFFFFFF
#define CONFIG_JFFS2_PART_OFFSET	0x00000000

/* mtdparts command line support */
/*
561
#define CONFIG_CMD_MTDPARTS
562 563 564
#define MTDIDS_DEFAULT		""
#define MTDPARTS_DEFAULT	""
*/
W
wdenk 已提交
565

W
wdenk 已提交
566
#endif /* __CONFIG_H */