evm.c 6.1 KB
Newer Older
D
Dirk Behme 已提交
1
/*
T
Tom Rini 已提交
2
 * (C) Copyright 2004-2011
D
Dirk Behme 已提交
3 4 5 6 7 8 9 10 11
 * Texas Instruments, <www.ti.com>
 *
 * Author :
 *	Manikandan Pillai <mani.pillai@ti.com>
 *
 * Derived from Beagle Board and 3430 SDP code by
 *	Richard Woodruff <r-woodruff2@ti.com>
 *	Syed Mohammed Khasim <khasim@ti.com>
 *
12
 * SPDX-License-Identifier:	GPL-2.0+
D
Dirk Behme 已提交
13 14
 */
#include <common.h>
15
#include <netdev.h>
D
Dirk Behme 已提交
16 17 18 19
#include <asm/io.h>
#include <asm/arch/mem.h>
#include <asm/arch/mux.h>
#include <asm/arch/sys_proto.h>
20
#include <asm/arch/mmc_host_def.h>
21
#include <asm/gpio.h>
D
Dirk Behme 已提交
22
#include <i2c.h>
23
#include <twl4030.h>
D
Dirk Behme 已提交
24
#include <asm/mach-types.h>
T
Tom Rini 已提交
25
#include <linux/mtd/nand.h>
D
Dirk Behme 已提交
26 27
#include "evm.h"

28 29 30
#define OMAP3EVM_GPIO_ETH_RST_GEN1		64
#define OMAP3EVM_GPIO_ETH_RST_GEN2		7

31 32
DECLARE_GLOBAL_DATA_PTR;

33
static u32 omap3_evm_version;
34

35
u32 get_omap3_evm_rev(void)
36 37 38 39 40 41
{
	return omap3_evm_version;
}

static void omap3_evm_get_revision(void)
{
42 43 44 45 46
#if defined(CONFIG_CMD_NET)
	/*
	 * Board revision can be ascertained only by identifying
	 * the Ethernet chipset.
	 */
47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62
	unsigned int smsc_id;

	/* Ethernet PHY ID is stored at ID_REV register */
	smsc_id = readl(CONFIG_SMC911X_BASE + 0x50) & 0xFFFF0000;
	printf("Read back SMSC id 0x%x\n", smsc_id);

	switch (smsc_id) {
	/* SMSC9115 chipset */
	case 0x01150000:
		omap3_evm_version = OMAP3EVM_BOARD_GEN_1;
		break;
	/* SMSC 9220 chipset */
	case 0x92200000:
	default:
		omap3_evm_version = OMAP3EVM_BOARD_GEN_2;
       }
63 64 65 66 67 68 69 70 71 72 73 74 75
#else
#if defined(CONFIG_STATIC_BOARD_REV)
	/*
	 * Look for static defintion of the board revision
	 */
	omap3_evm_version = CONFIG_STATIC_BOARD_REV;
#else
	/*
	 * Fallback to the default above.
	 */
	omap3_evm_version = OMAP3EVM_BOARD_GEN_2;
#endif
#endif	/* CONFIG_CMD_NET */
76 77
}

78
#ifdef CONFIG_USB_OMAP3
79 80 81 82 83 84 85 86 87 88 89 90
/*
 * MUSB port on OMAP3EVM Rev >= E requires extvbus programming.
 */
u8 omap3_evm_need_extvbus(void)
{
	u8 retval = 0;

	if (get_omap3_evm_rev() >= OMAP3EVM_BOARD_GEN_2)
		retval = 1;

	return retval;
}
91
#endif
92

93
/*
D
Dirk Behme 已提交
94 95
 * Routine: board_init
 * Description: Early hardware init.
96
 */
D
Dirk Behme 已提交
97 98 99 100 101 102 103 104 105 106 107
int board_init(void)
{
	gpmc_init(); /* in SRAM or SDRAM, finish GPMC */
	/* board id for Linux */
	gd->bd->bi_arch_number = MACH_TYPE_OMAP3EVM;
	/* boot param addr */
	gd->bd->bi_boot_params = (OMAP34XX_SDRC_CS0 + 0x100);

	return 0;
}

T
Tom Rini 已提交
108 109 110 111 112 113 114 115
#ifdef CONFIG_SPL_BUILD
/*
 * Routine: get_board_mem_timings
 * Description: If we use SPL then there is no x-loader nor config header
 * so we have to setup the DDR timings ourself on the first bank.  This
 * provides the timing values back to the function that configures
 * the memory.
 */
116
void get_board_mem_timings(struct board_sdrc_timings *timings)
T
Tom Rini 已提交
117 118 119 120 121 122 123 124 125 126 127 128
{
	int pop_mfr, pop_id;

	/*
	 * We need to identify what PoP memory is on the board so that
	 * we know what timings to use.  To map the ID values please see
	 * nand_ids.c
	 */
	identify_nand_chip(&pop_mfr, &pop_id);

	if (pop_mfr == NAND_MFR_HYNIX && pop_id == 0xbc) {
		/* 256MB DDR */
129 130 131
		timings->mcfg = HYNIX_V_MCFG_200(256 << 20);
		timings->ctrla = HYNIX_V_ACTIMA_200;
		timings->ctrlb = HYNIX_V_ACTIMB_200;
T
Tom Rini 已提交
132 133
	} else {
		/* 128MB DDR */
134 135 136
		timings->mcfg = MICRON_V_MCFG_165(128 << 20);
		timings->ctrla = MICRON_V_ACTIMA_165;
		timings->ctrlb = MICRON_V_ACTIMB_165;
T
Tom Rini 已提交
137
	}
138 139
	timings->rfr_ctrl = SDP_3430_SDRC_RFR_CTRL_165MHz;
	timings->mr = MICRON_V_MR_165;
T
Tom Rini 已提交
140 141 142
}
#endif

143
/*
D
Dirk Behme 已提交
144 145
 * Routine: misc_init_r
 * Description: Init ethernet (done here so udelay works)
146
 */
D
Dirk Behme 已提交
147 148 149
int misc_init_r(void)
{

150 151
#ifdef CONFIG_SYS_I2C_OMAP34XX
	i2c_init(CONFIG_SYS_OMAP24_I2C_SPEED, CONFIG_SYS_OMAP24_I2C_SLAVE);
D
Dirk Behme 已提交
152 153 154 155 156
#endif

#if defined(CONFIG_CMD_NET)
	setup_net_chip();
#endif
157
	omap3_evm_get_revision();
D
Dirk Behme 已提交
158

159 160 161
#if defined(CONFIG_CMD_NET)
	reset_net_chip();
#endif
D
Dirk Behme 已提交
162 163
	dieid_num_r();

D
Dirk Behme 已提交
164 165 166
	return 0;
}

167
/*
D
Dirk Behme 已提交
168 169 170 171
 * Routine: set_muxconf_regs
 * Description: Setting up the configuration Mux registers specific to the
 *		hardware. Many pins need to be moved from protect to primary
 *		mode.
172
 */
D
Dirk Behme 已提交
173 174 175 176 177
void set_muxconf_regs(void)
{
	MUX_EVM();
}

178
#ifdef CONFIG_CMD_NET
179
/*
D
Dirk Behme 已提交
180 181 182
 * Routine: setup_net_chip
 * Description: Setting up the configuration GPMC registers specific to the
 *		Ethernet hardware.
183
 */
D
Dirk Behme 已提交
184 185
static void setup_net_chip(void)
{
186
	struct ctrl *ctrl_base = (struct ctrl *)OMAP34XX_CTRL_BASE;
D
Dirk Behme 已提交
187 188

	/* Configure GPMC registers */
189 190 191 192 193 194 195
	writel(NET_GPMC_CONFIG1, &gpmc_cfg->cs[5].config1);
	writel(NET_GPMC_CONFIG2, &gpmc_cfg->cs[5].config2);
	writel(NET_GPMC_CONFIG3, &gpmc_cfg->cs[5].config3);
	writel(NET_GPMC_CONFIG4, &gpmc_cfg->cs[5].config4);
	writel(NET_GPMC_CONFIG5, &gpmc_cfg->cs[5].config5);
	writel(NET_GPMC_CONFIG6, &gpmc_cfg->cs[5].config6);
	writel(NET_GPMC_CONFIG7, &gpmc_cfg->cs[5].config7);
D
Dirk Behme 已提交
196 197 198 199 200 201 202 203

	/* Enable off mode for NWE in PADCONF_GPMC_NWE register */
	writew(readw(&ctrl_base ->gpmc_nwe) | 0x0E00, &ctrl_base->gpmc_nwe);
	/* Enable off mode for NOE in PADCONF_GPMC_NADV_ALE register */
	writew(readw(&ctrl_base->gpmc_noe) | 0x0E00, &ctrl_base->gpmc_noe);
	/* Enable off mode for ALE in PADCONF_GPMC_NADV_ALE register */
	writew(readw(&ctrl_base->gpmc_nadv_ale) | 0x0E00,
		&ctrl_base->gpmc_nadv_ale);
204 205 206 207 208 209 210
}

/**
 * Reset the ethernet chip.
 */
static void reset_net_chip(void)
{
211 212 213 214 215 216 217 218 219
	int ret;
	int rst_gpio;

	if (get_omap3_evm_rev() == OMAP3EVM_BOARD_GEN_1) {
		rst_gpio = OMAP3EVM_GPIO_ETH_RST_GEN1;
	} else {
		rst_gpio = OMAP3EVM_GPIO_ETH_RST_GEN2;
	}

220
	ret = gpio_request(rst_gpio, "");
221 222 223 224 225 226
	if (ret < 0) {
		printf("Unable to get GPIO %d\n", rst_gpio);
		return ;
	}

	/* Configure as output */
227
	gpio_direction_output(rst_gpio, 0);
228 229

	/* Send a pulse on the GPIO pin */
230
	gpio_set_value(rst_gpio, 1);
D
Dirk Behme 已提交
231
	udelay(1);
232
	gpio_set_value(rst_gpio, 0);
D
Dirk Behme 已提交
233
	udelay(1);
234
	gpio_set_value(rst_gpio, 1);
D
Dirk Behme 已提交
235
}
236 237 238 239 240

int board_eth_init(bd_t *bis)
{
	int rc = 0;
#ifdef CONFIG_SMC911X
241 242 243 244 245
#define STR_ENV_ETHADDR	"ethaddr"

	struct eth_device *dev;
	uchar eth_addr[6];

246
	rc = smc911x_initialize(0, CONFIG_SMC911X_BASE);
247 248 249 250 251 252 253 254 255 256

	if (!eth_getenv_enetaddr(STR_ENV_ETHADDR, eth_addr)) {
		dev = eth_get_dev_by_index(0);
		if (dev) {
			eth_setenv_enetaddr(STR_ENV_ETHADDR, dev->enetaddr);
		} else {
			printf("omap3evm: Couldn't get eth device\n");
			rc = -1;
		}
	}
257 258 259
#endif
	return rc;
}
260
#endif /* CONFIG_CMD_NET */
261

T
Tom Rini 已提交
262
#if defined(CONFIG_GENERIC_MMC) && !defined(CONFIG_SPL_BUILD)
263 264
int board_mmc_init(bd_t *bis)
{
265
	return omap_mmc_init(0, 0, 0, -1, -1);
266 267
}
#endif
268 269 270 271 272 273 274

#if defined(CONFIG_GENERIC_MMC)
void board_mmc_power_init(void)
{
	twl4030_power_mmc_init(0);
}
#endif