emulate.c 110.9 KB
Newer Older
A
Avi Kivity 已提交
1
/******************************************************************************
2
 * emulate.c
A
Avi Kivity 已提交
3 4 5 6 7 8
 *
 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
 *
 * Copyright (c) 2005 Keir Fraser
 *
 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
9
 * privileged instructions:
A
Avi Kivity 已提交
10 11
 *
 * Copyright (C) 2006 Qumranet
N
Nicolas Kaiser 已提交
12
 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
A
Avi Kivity 已提交
13 14 15 16 17 18 19 20 21 22
 *
 *   Avi Kivity <avi@qumranet.com>
 *   Yaniv Kamay <yaniv@qumranet.com>
 *
 * This work is licensed under the terms of the GNU GPL, version 2.  See
 * the COPYING file in the top-level directory.
 *
 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
 */

23
#include <linux/kvm_host.h>
24
#include "kvm_cache_regs.h"
A
Avi Kivity 已提交
25
#include <linux/module.h>
26
#include <asm/kvm_emulate.h>
A
Avi Kivity 已提交
27

28
#include "x86.h"
29
#include "tss.h"
30

A
Avi Kivity 已提交
31 32 33 34 35 36 37 38 39 40
/*
 * Opcode effective-address decode tables.
 * Note that we only emulate instructions that have at least one memory
 * operand (excluding implicit stack references). We assume that stack
 * references and instruction fetches will never occur in special memory
 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
 * not be handled.
 */

/* Operand sizes: 8-bit operands or specified/overridden size. */
41
#define ByteOp      (1<<0)	/* 8-bit operands. */
A
Avi Kivity 已提交
42
/* Destination operand type. */
43 44 45 46 47 48
#define ImplicitOps (1<<1)	/* Implicit in opcode. No generic decode. */
#define DstReg      (2<<1)	/* Register operand. */
#define DstMem      (3<<1)	/* Memory operand. */
#define DstAcc      (4<<1)	/* Destination Accumulator */
#define DstDI       (5<<1)	/* Destination is in ES:(E)DI */
#define DstMem64    (6<<1)	/* 64bit memory operand */
49
#define DstImmUByte (7<<1)	/* 8-bit unsigned immediate operand */
50
#define DstMask     (7<<1)
A
Avi Kivity 已提交
51
/* Source operand type. */
52 53 54 55 56 57 58
#define SrcNone     (0<<4)	/* No source operand. */
#define SrcReg      (1<<4)	/* Register operand. */
#define SrcMem      (2<<4)	/* Memory operand. */
#define SrcMem16    (3<<4)	/* Memory operand (16-bit). */
#define SrcMem32    (4<<4)	/* Memory operand (32-bit). */
#define SrcImm      (5<<4)	/* Immediate operand. */
#define SrcImmByte  (6<<4)	/* 8-bit sign-extended immediate operand. */
59
#define SrcOne      (7<<4)	/* Implied '1' */
60
#define SrcImmUByte (8<<4)      /* 8-bit unsigned immediate operand. */
61
#define SrcImmU     (9<<4)      /* Immediate operand, unsigned */
62
#define SrcSI       (0xa<<4)	/* Source is in the DS:RSI */
63 64
#define SrcImmFAddr (0xb<<4)	/* Source is immediate far address */
#define SrcMemFAddr (0xc<<4)	/* Source is far address in memory */
65
#define SrcAcc      (0xd<<4)	/* Source Accumulator */
66
#define SrcImmU16   (0xe<<4)    /* Immediate operand, unsigned, 16 bits */
67
#define SrcMask     (0xf<<4)
A
Avi Kivity 已提交
68
/* Generic ModRM decode. */
69
#define ModRM       (1<<8)
A
Avi Kivity 已提交
70
/* Destination is only written; never read. */
71 72 73
#define Mov         (1<<9)
#define BitOp       (1<<10)
#define MemAbs      (1<<11)      /* Memory operand is absolute displacement */
74 75
#define String      (1<<12)     /* String instruction (rep capable) */
#define Stack       (1<<13)     /* Stack instruction (push/pop) */
76 77
#define Group       (1<<14)     /* Bits 3:5 of modrm byte extend opcode */
#define GroupDual   (1<<15)     /* Alternate decoding of mod == 3 */
78
#define Prefix      (1<<16)     /* Instruction varies with 66/f2/f3 prefix */
A
Avi Kivity 已提交
79
#define Sse         (1<<17)     /* SSE Vector instruction */
80
#define RMExt       (1<<18)     /* Opcode extension in ModRM r/m if mod == 3 */
81
/* Misc flags */
82
#define Prot        (1<<21) /* instruction generates #UD if not in prot-mode */
83
#define VendorSpecific (1<<22) /* Vendor specific instruction */
84
#define NoAccess    (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
85
#define Op3264      (1<<24) /* Operand is 64b in long mode, 32b otherwise */
86
#define Undefined   (1<<25) /* No Such Instruction */
87
#define Lock        (1<<26) /* lock prefix is allowed for the instruction */
88
#define Priv        (1<<27) /* instruction generates #GP if current CPL != 0 */
89
#define No64	    (1<<28)
90 91 92 93 94
/* Source 2 operand type */
#define Src2None    (0<<29)
#define Src2CL      (1<<29)
#define Src2ImmByte (2<<29)
#define Src2One     (3<<29)
95
#define Src2Imm     (4<<29)
96
#define Src2Mask    (7<<29)
A
Avi Kivity 已提交
97

98 99 100 101 102 103 104 105
#define X2(x...) x, x
#define X3(x...) X2(x), x
#define X4(x...) X2(x), X2(x)
#define X5(x...) X4(x), x
#define X6(x...) X4(x), X2(x)
#define X7(x...) X4(x), X3(x)
#define X8(x...) X4(x), X4(x)
#define X16(x...) X8(x), X8(x)
106

107 108
struct opcode {
	u32 flags;
109
	u8 intercept;
110
	union {
111
		int (*execute)(struct x86_emulate_ctxt *ctxt);
112 113
		struct opcode *group;
		struct group_dual *gdual;
114
		struct gprefix *gprefix;
115
	} u;
116
	int (*check_perm)(struct x86_emulate_ctxt *ctxt);
117 118 119 120 121
};

struct group_dual {
	struct opcode mod012[8];
	struct opcode mod3[8];
122 123
};

124 125 126 127 128 129 130
struct gprefix {
	struct opcode pfx_no;
	struct opcode pfx_66;
	struct opcode pfx_f2;
	struct opcode pfx_f3;
};

A
Avi Kivity 已提交
131
/* EFLAGS bit definitions. */
132 133 134 135
#define EFLG_ID (1<<21)
#define EFLG_VIP (1<<20)
#define EFLG_VIF (1<<19)
#define EFLG_AC (1<<18)
136 137
#define EFLG_VM (1<<17)
#define EFLG_RF (1<<16)
138 139
#define EFLG_IOPL (3<<12)
#define EFLG_NT (1<<14)
A
Avi Kivity 已提交
140 141
#define EFLG_OF (1<<11)
#define EFLG_DF (1<<10)
142
#define EFLG_IF (1<<9)
143
#define EFLG_TF (1<<8)
A
Avi Kivity 已提交
144 145 146 147 148 149
#define EFLG_SF (1<<7)
#define EFLG_ZF (1<<6)
#define EFLG_AF (1<<4)
#define EFLG_PF (1<<2)
#define EFLG_CF (1<<0)

150 151 152
#define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
#define EFLG_RESERVED_ONE_MASK 2

A
Avi Kivity 已提交
153 154 155 156 157 158 159
/*
 * Instruction emulation:
 * Most instructions are emulated directly via a fragment of inline assembly
 * code. This allows us to save/restore EFLAGS and thus very easily pick up
 * any modified flags.
 */

160
#if defined(CONFIG_X86_64)
A
Avi Kivity 已提交
161 162 163 164 165 166 167 168 169 170 171 172 173 174
#define _LO32 "k"		/* force 32-bit operand */
#define _STK  "%%rsp"		/* stack pointer */
#elif defined(__i386__)
#define _LO32 ""		/* force 32-bit operand */
#define _STK  "%%esp"		/* stack pointer */
#endif

/*
 * These EFLAGS bits are restored from saved value during emulation, and
 * any changes are written back to the saved value after emulation.
 */
#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)

/* Before executing instruction: restore necessary bits in EFLAGS. */
175 176 177 178 179 180 181 182 183 184 185 186 187 188 189
#define _PRE_EFLAGS(_sav, _msk, _tmp)					\
	/* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
	"movl %"_sav",%"_LO32 _tmp"; "                                  \
	"push %"_tmp"; "                                                \
	"push %"_tmp"; "                                                \
	"movl %"_msk",%"_LO32 _tmp"; "                                  \
	"andl %"_LO32 _tmp",("_STK"); "                                 \
	"pushf; "                                                       \
	"notl %"_LO32 _tmp"; "                                          \
	"andl %"_LO32 _tmp",("_STK"); "                                 \
	"andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); "	\
	"pop  %"_tmp"; "                                                \
	"orl  %"_LO32 _tmp",("_STK"); "                                 \
	"popf; "                                                        \
	"pop  %"_sav"; "
A
Avi Kivity 已提交
190 191 192 193 194 195 196 197 198

/* After executing instruction: write-back necessary bits in EFLAGS. */
#define _POST_EFLAGS(_sav, _msk, _tmp) \
	/* _sav |= EFLAGS & _msk; */		\
	"pushf; "				\
	"pop  %"_tmp"; "			\
	"andl %"_msk",%"_LO32 _tmp"; "		\
	"orl  %"_LO32 _tmp",%"_sav"; "

199 200 201 202 203 204
#ifdef CONFIG_X86_64
#define ON64(x) x
#else
#define ON64(x)
#endif

205
#define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix, _dsttype) \
206 207 208 209 210
	do {								\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "4", "2")			\
			_op _suffix " %"_x"3,%1; "			\
			_POST_EFLAGS("0", "4", "2")			\
211
			: "=m" (_eflags), "+q" (*(_dsttype*)&(_dst).val),\
212 213
			  "=&r" (_tmp)					\
			: _y ((_src).val), "i" (EFLAGS_MASK));		\
214
	} while (0)
215 216


A
Avi Kivity 已提交
217 218
/* Raw emulation: instruction has two explicit operands. */
#define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
219 220 221 222 223
	do {								\
		unsigned long _tmp;					\
									\
		switch ((_dst).bytes) {					\
		case 2:							\
224
			____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w",u16);\
225 226
			break;						\
		case 4:							\
227
			____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l",u32);\
228 229
			break;						\
		case 8:							\
230
			ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q",u64)); \
231 232
			break;						\
		}							\
A
Avi Kivity 已提交
233 234 235 236
	} while (0)

#define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
	do {								     \
237
		unsigned long _tmp;					     \
M
Mike Day 已提交
238
		switch ((_dst).bytes) {				             \
A
Avi Kivity 已提交
239
		case 1:							     \
240
			____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b",u8); \
A
Avi Kivity 已提交
241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263
			break;						     \
		default:						     \
			__emulate_2op_nobyte(_op, _src, _dst, _eflags,	     \
					     _wx, _wy, _lx, _ly, _qx, _qy);  \
			break;						     \
		}							     \
	} while (0)

/* Source operand is byte-sized and may be restricted to just %cl. */
#define emulate_2op_SrcB(_op, _src, _dst, _eflags)                      \
	__emulate_2op(_op, _src, _dst, _eflags,				\
		      "b", "c", "b", "c", "b", "c", "b", "c")

/* Source operand is byte, word, long or quad sized. */
#define emulate_2op_SrcV(_op, _src, _dst, _eflags)                      \
	__emulate_2op(_op, _src, _dst, _eflags,				\
		      "b", "q", "w", "r", _LO32, "r", "", "r")

/* Source operand is word, long or quad sized. */
#define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags)               \
	__emulate_2op_nobyte(_op, _src, _dst, _eflags,			\
			     "w", "r", _LO32, "r", "", "r")

264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302
/* Instruction has three operands and one operand is stored in ECX register */
#define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) 	\
	do {									\
		unsigned long _tmp;						\
		_type _clv  = (_cl).val;  					\
		_type _srcv = (_src).val;    					\
		_type _dstv = (_dst).val;					\
										\
		__asm__ __volatile__ (						\
			_PRE_EFLAGS("0", "5", "2")				\
			_op _suffix " %4,%1 \n"					\
			_POST_EFLAGS("0", "5", "2")				\
			: "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp)		\
			: "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK)		\
			); 							\
										\
		(_cl).val  = (unsigned long) _clv;				\
		(_src).val = (unsigned long) _srcv;				\
		(_dst).val = (unsigned long) _dstv;				\
	} while (0)

#define emulate_2op_cl(_op, _cl, _src, _dst, _eflags)				\
	do {									\
		switch ((_dst).bytes) {						\
		case 2:								\
			__emulate_2op_cl(_op, _cl, _src, _dst, _eflags,  	\
						"w", unsigned short);         	\
			break;							\
		case 4: 							\
			__emulate_2op_cl(_op, _cl, _src, _dst, _eflags,  	\
						"l", unsigned int);           	\
			break;							\
		case 8:								\
			ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags,	\
						"q", unsigned long));  		\
			break;							\
		}								\
	} while (0)

303
#define __emulate_1op(_op, _dst, _eflags, _suffix)			\
A
Avi Kivity 已提交
304 305 306
	do {								\
		unsigned long _tmp;					\
									\
307 308 309 310 311 312 313 314 315 316 317 318
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "3", "2")			\
			_op _suffix " %1; "				\
			_POST_EFLAGS("0", "3", "2")			\
			: "=m" (_eflags), "+m" ((_dst).val),		\
			  "=&r" (_tmp)					\
			: "i" (EFLAGS_MASK));				\
	} while (0)

/* Instruction has only one explicit operand (no source operand). */
#define emulate_1op(_op, _dst, _eflags)                                    \
	do {								\
M
Mike Day 已提交
319
		switch ((_dst).bytes) {				        \
320 321 322 323
		case 1:	__emulate_1op(_op, _dst, _eflags, "b"); break;	\
		case 2:	__emulate_1op(_op, _dst, _eflags, "w"); break;	\
		case 4:	__emulate_1op(_op, _dst, _eflags, "l"); break;	\
		case 8:	ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
A
Avi Kivity 已提交
324 325 326
		}							\
	} while (0)

327 328 329 330 331 332 333 334 335 336 337 338 339 340
#define __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, _suffix)		\
	do {								\
		unsigned long _tmp;					\
									\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "4", "1")			\
			_op _suffix " %5; "				\
			_POST_EFLAGS("0", "4", "1")			\
			: "=m" (_eflags), "=&r" (_tmp),			\
			  "+a" (_rax), "+d" (_rdx)			\
			: "i" (EFLAGS_MASK), "m" ((_src).val),		\
			  "a" (_rax), "d" (_rdx));			\
	} while (0)

341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361
#define __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _suffix, _ex) \
	do {								\
		unsigned long _tmp;					\
									\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "5", "1")			\
			"1: \n\t"					\
			_op _suffix " %6; "				\
			"2: \n\t"					\
			_POST_EFLAGS("0", "5", "1")			\
			".pushsection .fixup,\"ax\" \n\t"		\
			"3: movb $1, %4 \n\t"				\
			"jmp 2b \n\t"					\
			".popsection \n\t"				\
			_ASM_EXTABLE(1b, 3b)				\
			: "=m" (_eflags), "=&r" (_tmp),			\
			  "+a" (_rax), "+d" (_rdx), "+qm"(_ex)		\
			: "i" (EFLAGS_MASK), "m" ((_src).val),		\
			  "a" (_rax), "d" (_rdx));			\
	} while (0)

362 363 364 365 366 367 368 369 370 371 372
/* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
#define emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags)			\
	do {									\
		switch((_src).bytes) {						\
		case 1: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "b"); break; \
		case 2: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx,  _eflags, "w"); break; \
		case 4: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "l"); break; \
		case 8: ON64(__emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "q")); break; \
		}							\
	} while (0)

373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394
#define emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _ex)	\
	do {								\
		switch((_src).bytes) {					\
		case 1:							\
			__emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx,	\
						 _eflags, "b", _ex);	\
			break;						\
		case 2:							\
			__emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
						 _eflags, "w", _ex);	\
			break;						\
		case 4:							\
			__emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
						 _eflags, "l", _ex);	\
			break;						\
		case 8: ON64(						\
			__emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
						 _eflags, "q", _ex));	\
			break;						\
		}							\
	} while (0)

A
Avi Kivity 已提交
395 396 397
/* Fetch next part of the instruction being emulated. */
#define insn_fetch(_type, _size, _eip)                                  \
({	unsigned long _x;						\
398
	rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size));		\
399
	if (rc != X86EMUL_CONTINUE)					\
A
Avi Kivity 已提交
400 401 402 403 404
		goto done;						\
	(_eip) += (_size);						\
	(_type)_x;							\
})

405 406 407 408 409 410 411
#define insn_fetch_arr(_arr, _size, _eip)                                \
({	rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size));		\
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
	(_eip) += (_size);						\
})

412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431
static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
				    enum x86_intercept intercept,
				    enum x86_intercept_stage stage)
{
	struct x86_instruction_info info = {
		.intercept  = intercept,
		.rep_prefix = ctxt->decode.rep_prefix,
		.modrm_mod  = ctxt->decode.modrm_mod,
		.modrm_reg  = ctxt->decode.modrm_reg,
		.modrm_rm   = ctxt->decode.modrm_rm,
		.src_val    = ctxt->decode.src.val64,
		.src_bytes  = ctxt->decode.src.bytes,
		.dst_bytes  = ctxt->decode.dst.bytes,
		.ad_bytes   = ctxt->decode.ad_bytes,
		.next_rip   = ctxt->eip,
	};

	return ctxt->ops->intercept(ctxt->vcpu, &info, stage);
}

432 433 434 435 436
static inline unsigned long ad_mask(struct decode_cache *c)
{
	return (1UL << (c->ad_bytes << 3)) - 1;
}

A
Avi Kivity 已提交
437
/* Access/update address held in a register, based on addressing mode. */
438 439 440 441 442 443 444 445 446 447
static inline unsigned long
address_mask(struct decode_cache *c, unsigned long reg)
{
	if (c->ad_bytes == sizeof(unsigned long))
		return reg;
	else
		return reg & ad_mask(c);
}

static inline unsigned long
448
register_address(struct decode_cache *c, unsigned long reg)
449
{
450
	return address_mask(c, reg);
451 452
}

453 454 455 456 457 458 459 460
static inline void
register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
{
	if (c->ad_bytes == sizeof(unsigned long))
		*reg += inc;
	else
		*reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
}
A
Avi Kivity 已提交
461

462 463 464 465
static inline void jmp_rel(struct decode_cache *c, int rel)
{
	register_address_increment(c, &c->eip, rel);
}
466

467 468 469 470 471 472 473
static u32 desc_limit_scaled(struct desc_struct *desc)
{
	u32 limit = get_desc_limit(desc);

	return desc->g ? (limit << 12) | 0xfff : limit;
}

474 475 476 477 478 479
static void set_seg_override(struct decode_cache *c, int seg)
{
	c->has_seg_override = true;
	c->seg_override = seg;
}

480 481
static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
			      struct x86_emulate_ops *ops, int seg)
482 483 484 485
{
	if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
		return 0;

486
	return ops->get_cached_segment_base(seg, ctxt->vcpu);
487 488
}

489 490 491
static unsigned seg_override(struct x86_emulate_ctxt *ctxt,
			     struct x86_emulate_ops *ops,
			     struct decode_cache *c)
492 493 494 495
{
	if (!c->has_seg_override)
		return 0;

496
	return c->seg_override;
497 498
}

499 500
static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
			     u32 error, bool valid)
501
{
502 503 504
	ctxt->exception.vector = vec;
	ctxt->exception.error_code = error;
	ctxt->exception.error_code_valid = valid;
505
	return X86EMUL_PROPAGATE_FAULT;
506 507
}

508 509 510 511 512
static int emulate_db(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, DB_VECTOR, 0, false);
}

513
static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
514
{
515
	return emulate_exception(ctxt, GP_VECTOR, err, true);
516 517
}

518 519 520 521 522
static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
{
	return emulate_exception(ctxt, SS_VECTOR, err, true);
}

523
static int emulate_ud(struct x86_emulate_ctxt *ctxt)
524
{
525
	return emulate_exception(ctxt, UD_VECTOR, 0, false);
526 527
}

528
static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
529
{
530
	return emulate_exception(ctxt, TS_VECTOR, err, true);
531 532
}

533 534
static int emulate_de(struct x86_emulate_ctxt *ctxt)
{
535
	return emulate_exception(ctxt, DE_VECTOR, 0, false);
536 537
}

A
Avi Kivity 已提交
538 539 540 541 542
static int emulate_nm(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, NM_VECTOR, 0, false);
}

543 544 545 546 547 548
static int linearize(struct x86_emulate_ctxt *ctxt,
		     struct segmented_address addr,
		     unsigned size, bool write,
		     ulong *linear)
{
	struct decode_cache *c = &ctxt->decode;
549 550
	struct desc_struct desc;
	bool usable;
551
	ulong la;
552 553
	u32 lim;
	unsigned cpl, rpl;
554 555

	la = seg_base(ctxt, ctxt->ops, addr.seg) + addr.ea;
556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604
	switch (ctxt->mode) {
	case X86EMUL_MODE_REAL:
		break;
	case X86EMUL_MODE_PROT64:
		if (((signed long)la << 16) >> 16 != la)
			return emulate_gp(ctxt, 0);
		break;
	default:
		usable = ctxt->ops->get_cached_descriptor(&desc, NULL, addr.seg,
							  ctxt->vcpu);
		if (!usable)
			goto bad;
		/* code segment or read-only data segment */
		if (((desc.type & 8) || !(desc.type & 2)) && write)
			goto bad;
		/* unreadable code segment */
		if ((desc.type & 8) && !(desc.type & 2))
			goto bad;
		lim = desc_limit_scaled(&desc);
		if ((desc.type & 8) || !(desc.type & 4)) {
			/* expand-up segment */
			if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
				goto bad;
		} else {
			/* exapand-down segment */
			if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
				goto bad;
			lim = desc.d ? 0xffffffff : 0xffff;
			if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
				goto bad;
		}
		cpl = ctxt->ops->cpl(ctxt->vcpu);
		rpl = ctxt->ops->get_segment_selector(addr.seg, ctxt->vcpu) & 3;
		cpl = max(cpl, rpl);
		if (!(desc.type & 8)) {
			/* data segment */
			if (cpl > desc.dpl)
				goto bad;
		} else if ((desc.type & 8) && !(desc.type & 4)) {
			/* nonconforming code segment */
			if (cpl != desc.dpl)
				goto bad;
		} else if ((desc.type & 8) && (desc.type & 4)) {
			/* conforming code segment */
			if (cpl < desc.dpl)
				goto bad;
		}
		break;
	}
605 606 607 608
	if (c->ad_bytes != 8)
		la &= (u32)-1;
	*linear = la;
	return X86EMUL_CONTINUE;
609 610 611 612 613
bad:
	if (addr.seg == VCPU_SREG_SS)
		return emulate_ss(ctxt, addr.seg);
	else
		return emulate_gp(ctxt, addr.seg);
614 615
}

616 617 618 619 620
static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
			      struct segmented_address addr,
			      void *data,
			      unsigned size)
{
621 622 623
	int rc;
	ulong linear;

624
	rc = linearize(ctxt, addr, size, false, &linear);
625 626 627
	if (rc != X86EMUL_CONTINUE)
		return rc;
	return ctxt->ops->read_std(linear, data, size, ctxt->vcpu,
628 629 630
				   &ctxt->exception);
}

631 632
static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
			      struct x86_emulate_ops *ops,
633
			      unsigned long eip, u8 *dest)
634 635 636
{
	struct fetch_cache *fc = &ctxt->decode.fetch;
	int rc;
637
	int size, cur_size;
638

639
	if (eip == fc->end) {
640 641 642
		unsigned long linear = eip + ctxt->cs_base;
		if (ctxt->mode != X86EMUL_MODE_PROT64)
			linear &= (u32)-1;
643 644
		cur_size = fc->end - fc->start;
		size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
645
		rc = ops->fetch(linear, fc->data + cur_size,
646
				size, ctxt->vcpu, &ctxt->exception);
647
		if (rc != X86EMUL_CONTINUE)
648
			return rc;
649
		fc->end += size;
650
	}
651
	*dest = fc->data[eip - fc->start];
652
	return X86EMUL_CONTINUE;
653 654 655 656 657 658
}

static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
			 struct x86_emulate_ops *ops,
			 unsigned long eip, void *dest, unsigned size)
{
659
	int rc;
660

661
	/* x86 instructions are limited to 15 bytes. */
662
	if (eip + size - ctxt->eip > 15)
663
		return X86EMUL_UNHANDLEABLE;
664 665
	while (size--) {
		rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
666
		if (rc != X86EMUL_CONTINUE)
667 668
			return rc;
	}
669
	return X86EMUL_CONTINUE;
670 671
}

672 673 674 675 676 677 678
/*
 * Given the 'reg' portion of a ModRM byte, and a register block, return a
 * pointer into the block that addresses the relevant register.
 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
 */
static void *decode_register(u8 modrm_reg, unsigned long *regs,
			     int highbyte_regs)
A
Avi Kivity 已提交
679 680 681 682 683 684 685 686 687 688 689
{
	void *p;

	p = &regs[modrm_reg];
	if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
		p = (unsigned char *)&regs[modrm_reg & 3] + 1;
	return p;
}

static int read_descriptor(struct x86_emulate_ctxt *ctxt,
			   struct x86_emulate_ops *ops,
690
			   struct segmented_address addr,
A
Avi Kivity 已提交
691 692 693 694 695 696 697
			   u16 *size, unsigned long *address, int op_bytes)
{
	int rc;

	if (op_bytes == 2)
		op_bytes = 3;
	*address = 0;
698
	rc = segmented_read_std(ctxt, addr, size, 2);
699
	if (rc != X86EMUL_CONTINUE)
A
Avi Kivity 已提交
700
		return rc;
701
	addr.ea += 2;
702
	rc = segmented_read_std(ctxt, addr, address, op_bytes);
A
Avi Kivity 已提交
703 704 705
	return rc;
}

706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740
static int test_cc(unsigned int condition, unsigned int flags)
{
	int rc = 0;

	switch ((condition & 15) >> 1) {
	case 0: /* o */
		rc |= (flags & EFLG_OF);
		break;
	case 1: /* b/c/nae */
		rc |= (flags & EFLG_CF);
		break;
	case 2: /* z/e */
		rc |= (flags & EFLG_ZF);
		break;
	case 3: /* be/na */
		rc |= (flags & (EFLG_CF|EFLG_ZF));
		break;
	case 4: /* s */
		rc |= (flags & EFLG_SF);
		break;
	case 5: /* p/pe */
		rc |= (flags & EFLG_PF);
		break;
	case 7: /* le/ng */
		rc |= (flags & EFLG_ZF);
		/* fall through */
	case 6: /* l/nge */
		rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
		break;
	}

	/* Odd condition identifiers (lsb == 1) have inverted sense. */
	return (!!rc ^ (condition & 1));
}

741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758
static void fetch_register_operand(struct operand *op)
{
	switch (op->bytes) {
	case 1:
		op->val = *(u8 *)op->addr.reg;
		break;
	case 2:
		op->val = *(u16 *)op->addr.reg;
		break;
	case 4:
		op->val = *(u32 *)op->addr.reg;
		break;
	case 8:
		op->val = *(u64 *)op->addr.reg;
		break;
	}
}

A
Avi Kivity 已提交
759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815
static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movdqu %%xmm0, %0" : "=m"(*data)); break;
	case 1: asm("movdqu %%xmm1, %0" : "=m"(*data)); break;
	case 2: asm("movdqu %%xmm2, %0" : "=m"(*data)); break;
	case 3: asm("movdqu %%xmm3, %0" : "=m"(*data)); break;
	case 4: asm("movdqu %%xmm4, %0" : "=m"(*data)); break;
	case 5: asm("movdqu %%xmm5, %0" : "=m"(*data)); break;
	case 6: asm("movdqu %%xmm6, %0" : "=m"(*data)); break;
	case 7: asm("movdqu %%xmm7, %0" : "=m"(*data)); break;
#ifdef CONFIG_X86_64
	case 8: asm("movdqu %%xmm8, %0" : "=m"(*data)); break;
	case 9: asm("movdqu %%xmm9, %0" : "=m"(*data)); break;
	case 10: asm("movdqu %%xmm10, %0" : "=m"(*data)); break;
	case 11: asm("movdqu %%xmm11, %0" : "=m"(*data)); break;
	case 12: asm("movdqu %%xmm12, %0" : "=m"(*data)); break;
	case 13: asm("movdqu %%xmm13, %0" : "=m"(*data)); break;
	case 14: asm("movdqu %%xmm14, %0" : "=m"(*data)); break;
	case 15: asm("movdqu %%xmm15, %0" : "=m"(*data)); break;
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
			  int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movdqu %0, %%xmm0" : : "m"(*data)); break;
	case 1: asm("movdqu %0, %%xmm1" : : "m"(*data)); break;
	case 2: asm("movdqu %0, %%xmm2" : : "m"(*data)); break;
	case 3: asm("movdqu %0, %%xmm3" : : "m"(*data)); break;
	case 4: asm("movdqu %0, %%xmm4" : : "m"(*data)); break;
	case 5: asm("movdqu %0, %%xmm5" : : "m"(*data)); break;
	case 6: asm("movdqu %0, %%xmm6" : : "m"(*data)); break;
	case 7: asm("movdqu %0, %%xmm7" : : "m"(*data)); break;
#ifdef CONFIG_X86_64
	case 8: asm("movdqu %0, %%xmm8" : : "m"(*data)); break;
	case 9: asm("movdqu %0, %%xmm9" : : "m"(*data)); break;
	case 10: asm("movdqu %0, %%xmm10" : : "m"(*data)); break;
	case 11: asm("movdqu %0, %%xmm11" : : "m"(*data)); break;
	case 12: asm("movdqu %0, %%xmm12" : : "m"(*data)); break;
	case 13: asm("movdqu %0, %%xmm13" : : "m"(*data)); break;
	case 14: asm("movdqu %0, %%xmm14" : : "m"(*data)); break;
	case 15: asm("movdqu %0, %%xmm15" : : "m"(*data)); break;
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
				    struct operand *op,
816 817 818
				    struct decode_cache *c,
				    int inhibit_bytereg)
{
819
	unsigned reg = c->modrm_reg;
820
	int highbyte_regs = c->rex_prefix == 0;
821 822 823

	if (!(c->d & ModRM))
		reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
A
Avi Kivity 已提交
824 825 826 827 828 829 830 831 832

	if (c->d & Sse) {
		op->type = OP_XMM;
		op->bytes = 16;
		op->addr.xmm = reg;
		read_sse_reg(ctxt, &op->vec_val, reg);
		return;
	}

833 834
	op->type = OP_REG;
	if ((c->d & ByteOp) && !inhibit_bytereg) {
835
		op->addr.reg = decode_register(reg, c->regs, highbyte_regs);
836 837
		op->bytes = 1;
	} else {
838
		op->addr.reg = decode_register(reg, c->regs, 0);
839 840
		op->bytes = c->op_bytes;
	}
841
	fetch_register_operand(op);
842 843 844
	op->orig_val = op->val;
}

845
static int decode_modrm(struct x86_emulate_ctxt *ctxt,
846 847
			struct x86_emulate_ops *ops,
			struct operand *op)
848 849 850
{
	struct decode_cache *c = &ctxt->decode;
	u8 sib;
851
	int index_reg = 0, base_reg = 0, scale;
852
	int rc = X86EMUL_CONTINUE;
853
	ulong modrm_ea = 0;
854 855 856 857 858 859 860 861 862 863 864

	if (c->rex_prefix) {
		c->modrm_reg = (c->rex_prefix & 4) << 1;	/* REX.R */
		index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
		c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
	}

	c->modrm = insn_fetch(u8, 1, c->eip);
	c->modrm_mod |= (c->modrm & 0xc0) >> 6;
	c->modrm_reg |= (c->modrm & 0x38) >> 3;
	c->modrm_rm |= (c->modrm & 0x07);
865
	c->modrm_seg = VCPU_SREG_DS;
866 867

	if (c->modrm_mod == 3) {
868 869 870
		op->type = OP_REG;
		op->bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
		op->addr.reg = decode_register(c->modrm_rm,
871
					       c->regs, c->d & ByteOp);
A
Avi Kivity 已提交
872 873 874 875 876 877 878
		if (c->d & Sse) {
			op->type = OP_XMM;
			op->bytes = 16;
			op->addr.xmm = c->modrm_rm;
			read_sse_reg(ctxt, &op->vec_val, c->modrm_rm);
			return rc;
		}
879
		fetch_register_operand(op);
880 881 882
		return rc;
	}

883 884
	op->type = OP_MEM;

885 886 887 888 889 890 891 892 893 894
	if (c->ad_bytes == 2) {
		unsigned bx = c->regs[VCPU_REGS_RBX];
		unsigned bp = c->regs[VCPU_REGS_RBP];
		unsigned si = c->regs[VCPU_REGS_RSI];
		unsigned di = c->regs[VCPU_REGS_RDI];

		/* 16-bit ModR/M decode. */
		switch (c->modrm_mod) {
		case 0:
			if (c->modrm_rm == 6)
895
				modrm_ea += insn_fetch(u16, 2, c->eip);
896 897
			break;
		case 1:
898
			modrm_ea += insn_fetch(s8, 1, c->eip);
899 900
			break;
		case 2:
901
			modrm_ea += insn_fetch(u16, 2, c->eip);
902 903 904 905
			break;
		}
		switch (c->modrm_rm) {
		case 0:
906
			modrm_ea += bx + si;
907 908
			break;
		case 1:
909
			modrm_ea += bx + di;
910 911
			break;
		case 2:
912
			modrm_ea += bp + si;
913 914
			break;
		case 3:
915
			modrm_ea += bp + di;
916 917
			break;
		case 4:
918
			modrm_ea += si;
919 920
			break;
		case 5:
921
			modrm_ea += di;
922 923 924
			break;
		case 6:
			if (c->modrm_mod != 0)
925
				modrm_ea += bp;
926 927
			break;
		case 7:
928
			modrm_ea += bx;
929 930 931 932
			break;
		}
		if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
		    (c->modrm_rm == 6 && c->modrm_mod != 0))
933
			c->modrm_seg = VCPU_SREG_SS;
934
		modrm_ea = (u16)modrm_ea;
935 936
	} else {
		/* 32/64-bit ModR/M decode. */
937
		if ((c->modrm_rm & 7) == 4) {
938 939 940 941 942
			sib = insn_fetch(u8, 1, c->eip);
			index_reg |= (sib >> 3) & 7;
			base_reg |= sib & 7;
			scale = sib >> 6;

943
			if ((base_reg & 7) == 5 && c->modrm_mod == 0)
944
				modrm_ea += insn_fetch(s32, 4, c->eip);
945
			else
946
				modrm_ea += c->regs[base_reg];
947
			if (index_reg != 4)
948
				modrm_ea += c->regs[index_reg] << scale;
949 950
		} else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
			if (ctxt->mode == X86EMUL_MODE_PROT64)
951
				c->rip_relative = 1;
952
		} else
953
			modrm_ea += c->regs[c->modrm_rm];
954 955 956
		switch (c->modrm_mod) {
		case 0:
			if (c->modrm_rm == 5)
957
				modrm_ea += insn_fetch(s32, 4, c->eip);
958 959
			break;
		case 1:
960
			modrm_ea += insn_fetch(s8, 1, c->eip);
961 962
			break;
		case 2:
963
			modrm_ea += insn_fetch(s32, 4, c->eip);
964 965 966
			break;
		}
	}
967
	op->addr.mem.ea = modrm_ea;
968 969 970 971 972
done:
	return rc;
}

static int decode_abs(struct x86_emulate_ctxt *ctxt,
973 974
		      struct x86_emulate_ops *ops,
		      struct operand *op)
975 976
{
	struct decode_cache *c = &ctxt->decode;
977
	int rc = X86EMUL_CONTINUE;
978

979
	op->type = OP_MEM;
980 981
	switch (c->ad_bytes) {
	case 2:
982
		op->addr.mem.ea = insn_fetch(u16, 2, c->eip);
983 984
		break;
	case 4:
985
		op->addr.mem.ea = insn_fetch(u32, 4, c->eip);
986 987
		break;
	case 8:
988
		op->addr.mem.ea = insn_fetch(u64, 8, c->eip);
989 990 991 992 993 994
		break;
	}
done:
	return rc;
}

995 996
static void fetch_bit_operand(struct decode_cache *c)
{
997
	long sv = 0, mask;
998

999
	if (c->dst.type == OP_MEM && c->src.type == OP_REG) {
1000 1001 1002 1003 1004 1005 1006
		mask = ~(c->dst.bytes * 8 - 1);

		if (c->src.bytes == 2)
			sv = (s16)c->src.val & (s16)mask;
		else if (c->src.bytes == 4)
			sv = (s32)c->src.val & (s32)mask;

1007
		c->dst.addr.mem.ea += (sv >> 3);
1008
	}
1009 1010 1011

	/* only subword offset */
	c->src.val &= (c->dst.bytes << 3) - 1;
1012 1013
}

1014 1015 1016
static int read_emulated(struct x86_emulate_ctxt *ctxt,
			 struct x86_emulate_ops *ops,
			 unsigned long addr, void *dest, unsigned size)
A
Avi Kivity 已提交
1017
{
1018 1019
	int rc;
	struct read_cache *mc = &ctxt->decode.mem_read;
A
Avi Kivity 已提交
1020

1021 1022 1023 1024 1025
	while (size) {
		int n = min(size, 8u);
		size -= n;
		if (mc->pos < mc->end)
			goto read_cached;
1026

1027 1028
		rc = ops->read_emulated(addr, mc->data + mc->end, n,
					&ctxt->exception, ctxt->vcpu);
1029 1030 1031
		if (rc != X86EMUL_CONTINUE)
			return rc;
		mc->end += n;
A
Avi Kivity 已提交
1032

1033 1034 1035 1036 1037
	read_cached:
		memcpy(dest, mc->data + mc->pos, n);
		mc->pos += n;
		dest += n;
		addr += n;
A
Avi Kivity 已提交
1038
	}
1039 1040
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1041

1042 1043 1044 1045 1046
static int segmented_read(struct x86_emulate_ctxt *ctxt,
			  struct segmented_address addr,
			  void *data,
			  unsigned size)
{
1047 1048 1049
	int rc;
	ulong linear;

1050
	rc = linearize(ctxt, addr, size, false, &linear);
1051 1052 1053
	if (rc != X86EMUL_CONTINUE)
		return rc;
	return read_emulated(ctxt, ctxt->ops, linear, data, size);
1054 1055 1056 1057 1058 1059 1060
}

static int segmented_write(struct x86_emulate_ctxt *ctxt,
			   struct segmented_address addr,
			   const void *data,
			   unsigned size)
{
1061 1062 1063
	int rc;
	ulong linear;

1064
	rc = linearize(ctxt, addr, size, true, &linear);
1065 1066 1067
	if (rc != X86EMUL_CONTINUE)
		return rc;
	return ctxt->ops->write_emulated(linear, data, size,
1068 1069 1070 1071 1072 1073 1074 1075
					 &ctxt->exception, ctxt->vcpu);
}

static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
			     struct segmented_address addr,
			     const void *orig_data, const void *data,
			     unsigned size)
{
1076 1077 1078
	int rc;
	ulong linear;

1079
	rc = linearize(ctxt, addr, size, true, &linear);
1080 1081 1082
	if (rc != X86EMUL_CONTINUE)
		return rc;
	return ctxt->ops->cmpxchg_emulated(linear, orig_data, data,
1083 1084 1085
					   size, &ctxt->exception, ctxt->vcpu);
}

1086 1087 1088 1089 1090 1091
static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
			   struct x86_emulate_ops *ops,
			   unsigned int size, unsigned short port,
			   void *dest)
{
	struct read_cache *rc = &ctxt->decode.io_read;
1092

1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108
	if (rc->pos == rc->end) { /* refill pio read ahead */
		struct decode_cache *c = &ctxt->decode;
		unsigned int in_page, n;
		unsigned int count = c->rep_prefix ?
			address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
		in_page = (ctxt->eflags & EFLG_DF) ?
			offset_in_page(c->regs[VCPU_REGS_RDI]) :
			PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
		n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
			count);
		if (n == 0)
			n = 1;
		rc->pos = rc->end = 0;
		if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
			return 0;
		rc->end = n * size;
A
Avi Kivity 已提交
1109 1110
	}

1111 1112 1113 1114
	memcpy(dest, rc->data + rc->pos, size);
	rc->pos += size;
	return 1;
}
A
Avi Kivity 已提交
1115

1116 1117 1118 1119 1120 1121 1122
static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
				     struct x86_emulate_ops *ops,
				     u16 selector, struct desc_ptr *dt)
{
	if (selector & 1 << 2) {
		struct desc_struct desc;
		memset (dt, 0, sizeof *dt);
1123 1124
		if (!ops->get_cached_descriptor(&desc, NULL, VCPU_SREG_LDTR,
						ctxt->vcpu))
1125
			return;
1126

1127 1128 1129 1130 1131
		dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
		dt->address = get_desc_base(&desc);
	} else
		ops->get_gdt(dt, ctxt->vcpu);
}
1132

1133 1134 1135 1136 1137 1138 1139 1140 1141
/* allowed just for 8 bytes segments */
static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				   struct x86_emulate_ops *ops,
				   u16 selector, struct desc_struct *desc)
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	int ret;
	ulong addr;
1142

1143
	get_descriptor_table_ptr(ctxt, ops, selector, &dt);
1144

1145 1146
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
1147
	addr = dt.address + index * 8;
1148 1149
	ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu,
			    &ctxt->exception);
1150

1151 1152
       return ret;
}
1153

1154 1155 1156 1157 1158 1159 1160 1161 1162
/* allowed just for 8 bytes segments */
static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				    struct x86_emulate_ops *ops,
				    u16 selector, struct desc_struct *desc)
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	ulong addr;
	int ret;
A
Avi Kivity 已提交
1163

1164
	get_descriptor_table_ptr(ctxt, ops, selector, &dt);
1165

1166 1167
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
A
Avi Kivity 已提交
1168

1169
	addr = dt.address + index * 8;
1170 1171
	ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu,
			     &ctxt->exception);
1172

1173 1174
	return ret;
}
1175

1176
/* Does not support long mode */
1177 1178 1179 1180 1181 1182 1183 1184 1185 1186
static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				   struct x86_emulate_ops *ops,
				   u16 selector, int seg)
{
	struct desc_struct seg_desc;
	u8 dpl, rpl, cpl;
	unsigned err_vec = GP_VECTOR;
	u32 err_code = 0;
	bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
	int ret;
1187

1188
	memset(&seg_desc, 0, sizeof seg_desc);
1189

1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240
	if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
	    || ctxt->mode == X86EMUL_MODE_REAL) {
		/* set real mode segment descriptor */
		set_desc_base(&seg_desc, selector << 4);
		set_desc_limit(&seg_desc, 0xffff);
		seg_desc.type = 3;
		seg_desc.p = 1;
		seg_desc.s = 1;
		goto load;
	}

	/* NULL selector is not valid for TR, CS and SS */
	if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
	    && null_selector)
		goto exception;

	/* TR should be in GDT only */
	if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
		goto exception;

	if (null_selector) /* for NULL selector skip all following checks */
		goto load;

	ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
	if (ret != X86EMUL_CONTINUE)
		return ret;

	err_code = selector & 0xfffc;
	err_vec = GP_VECTOR;

	/* can't load system descriptor into segment selecor */
	if (seg <= VCPU_SREG_GS && !seg_desc.s)
		goto exception;

	if (!seg_desc.p) {
		err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
		goto exception;
	}

	rpl = selector & 3;
	dpl = seg_desc.dpl;
	cpl = ops->cpl(ctxt->vcpu);

	switch (seg) {
	case VCPU_SREG_SS:
		/*
		 * segment is not a writable data segment or segment
		 * selector's RPL != CPL or segment selector's RPL != CPL
		 */
		if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
			goto exception;
A
Avi Kivity 已提交
1241
		break;
1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256
	case VCPU_SREG_CS:
		if (!(seg_desc.type & 8))
			goto exception;

		if (seg_desc.type & 4) {
			/* conforming */
			if (dpl > cpl)
				goto exception;
		} else {
			/* nonconforming */
			if (rpl > cpl || dpl != cpl)
				goto exception;
		}
		/* CS(RPL) <- CPL */
		selector = (selector & 0xfffc) | cpl;
A
Avi Kivity 已提交
1257
		break;
1258 1259 1260 1261 1262 1263 1264 1265 1266
	case VCPU_SREG_TR:
		if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
			goto exception;
		break;
	case VCPU_SREG_LDTR:
		if (seg_desc.s || seg_desc.type != 2)
			goto exception;
		break;
	default: /*  DS, ES, FS, or GS */
1267
		/*
1268 1269 1270
		 * segment is not a data or readable code segment or
		 * ((segment is a data or nonconforming code segment)
		 * and (both RPL and CPL > DPL))
1271
		 */
1272 1273 1274 1275
		if ((seg_desc.type & 0xa) == 0x8 ||
		    (((seg_desc.type & 0xc) != 0xc) &&
		     (rpl > dpl && cpl > dpl)))
			goto exception;
A
Avi Kivity 已提交
1276
		break;
1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287
	}

	if (seg_desc.s) {
		/* mark segment as accessed */
		seg_desc.type |= 1;
		ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
		if (ret != X86EMUL_CONTINUE)
			return ret;
	}
load:
	ops->set_segment_selector(selector, seg, ctxt->vcpu);
1288
	ops->set_cached_descriptor(&seg_desc, 0, seg, ctxt->vcpu);
1289 1290 1291 1292 1293 1294
	return X86EMUL_CONTINUE;
exception:
	emulate_exception(ctxt, err_vec, err_code, true);
	return X86EMUL_PROPAGATE_FAULT;
}

1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313
static void write_register_operand(struct operand *op)
{
	/* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
	switch (op->bytes) {
	case 1:
		*(u8 *)op->addr.reg = (u8)op->val;
		break;
	case 2:
		*(u16 *)op->addr.reg = (u16)op->val;
		break;
	case 4:
		*op->addr.reg = (u32)op->val;
		break;	/* 64b: zero-extend */
	case 8:
		*op->addr.reg = op->val;
		break;
	}
}

1314 1315 1316 1317 1318 1319 1320 1321
static inline int writeback(struct x86_emulate_ctxt *ctxt,
			    struct x86_emulate_ops *ops)
{
	int rc;
	struct decode_cache *c = &ctxt->decode;

	switch (c->dst.type) {
	case OP_REG:
1322
		write_register_operand(&c->dst);
A
Avi Kivity 已提交
1323
		break;
1324 1325
	case OP_MEM:
		if (c->lock_prefix)
1326 1327 1328 1329 1330
			rc = segmented_cmpxchg(ctxt,
					       c->dst.addr.mem,
					       &c->dst.orig_val,
					       &c->dst.val,
					       c->dst.bytes);
1331
		else
1332 1333 1334 1335
			rc = segmented_write(ctxt,
					     c->dst.addr.mem,
					     &c->dst.val,
					     c->dst.bytes);
1336 1337
		if (rc != X86EMUL_CONTINUE)
			return rc;
1338
		break;
A
Avi Kivity 已提交
1339 1340 1341
	case OP_XMM:
		write_sse_reg(ctxt, &c->dst.vec_val, c->dst.addr.xmm);
		break;
1342 1343
	case OP_NONE:
		/* no writeback */
1344
		break;
1345
	default:
1346
		break;
A
Avi Kivity 已提交
1347
	}
1348 1349
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1350

1351
static int em_push(struct x86_emulate_ctxt *ctxt)
1352 1353
{
	struct decode_cache *c = &ctxt->decode;
1354
	struct segmented_address addr;
1355

1356
	register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
1357 1358 1359 1360 1361 1362
	addr.ea = register_address(c, c->regs[VCPU_REGS_RSP]);
	addr.seg = VCPU_SREG_SS;

	/* Disable writeback. */
	c->dst.type = OP_NONE;
	return segmented_write(ctxt, addr, &c->src.val, c->op_bytes);
1363
}
1364

1365 1366 1367 1368 1369 1370
static int emulate_pop(struct x86_emulate_ctxt *ctxt,
		       struct x86_emulate_ops *ops,
		       void *dest, int len)
{
	struct decode_cache *c = &ctxt->decode;
	int rc;
1371
	struct segmented_address addr;
1372

1373 1374
	addr.ea = register_address(c, c->regs[VCPU_REGS_RSP]);
	addr.seg = VCPU_SREG_SS;
1375
	rc = segmented_read(ctxt, addr, dest, len);
1376 1377 1378 1379 1380
	if (rc != X86EMUL_CONTINUE)
		return rc;

	register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
	return rc;
1381 1382
}

1383 1384 1385
static int emulate_popf(struct x86_emulate_ctxt *ctxt,
		       struct x86_emulate_ops *ops,
		       void *dest, int len)
1386 1387
{
	int rc;
1388 1389 1390
	unsigned long val, change_mask;
	int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
	int cpl = ops->cpl(ctxt->vcpu);
1391

1392 1393 1394
	rc = emulate_pop(ctxt, ops, &val, len);
	if (rc != X86EMUL_CONTINUE)
		return rc;
1395

1396 1397
	change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
		| EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
1398

1399 1400 1401 1402 1403 1404 1405 1406 1407 1408
	switch(ctxt->mode) {
	case X86EMUL_MODE_PROT64:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT16:
		if (cpl == 0)
			change_mask |= EFLG_IOPL;
		if (cpl <= iopl)
			change_mask |= EFLG_IF;
		break;
	case X86EMUL_MODE_VM86:
1409 1410
		if (iopl < 3)
			return emulate_gp(ctxt, 0);
1411 1412 1413 1414 1415
		change_mask |= EFLG_IF;
		break;
	default: /* real mode */
		change_mask |= (EFLG_IOPL | EFLG_IF);
		break;
1416
	}
1417 1418 1419 1420 1421

	*(unsigned long *)dest =
		(ctxt->eflags & ~change_mask) | (val & change_mask);

	return rc;
1422 1423
}

1424 1425
static int emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
			     struct x86_emulate_ops *ops, int seg)
1426
{
1427
	struct decode_cache *c = &ctxt->decode;
1428

1429
	c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
1430

1431
	return em_push(ctxt);
1432 1433
}

1434 1435
static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
			     struct x86_emulate_ops *ops, int seg)
1436
{
1437 1438 1439
	struct decode_cache *c = &ctxt->decode;
	unsigned long selector;
	int rc;
1440

1441 1442 1443 1444 1445 1446
	rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
	return rc;
1447 1448
}

1449
static int emulate_pusha(struct x86_emulate_ctxt *ctxt)
1450
{
1451 1452 1453 1454
	struct decode_cache *c = &ctxt->decode;
	unsigned long old_esp = c->regs[VCPU_REGS_RSP];
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RAX;
1455

1456 1457 1458
	while (reg <= VCPU_REGS_RDI) {
		(reg == VCPU_REGS_RSP) ?
		(c->src.val = old_esp) : (c->src.val = c->regs[reg]);
1459

1460
		rc = em_push(ctxt);
1461 1462
		if (rc != X86EMUL_CONTINUE)
			return rc;
1463

1464
		++reg;
1465 1466
	}

1467
	return rc;
1468 1469
}

1470 1471
static int emulate_popa(struct x86_emulate_ctxt *ctxt,
			struct x86_emulate_ops *ops)
1472
{
1473 1474 1475
	struct decode_cache *c = &ctxt->decode;
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RDI;
1476

1477 1478 1479 1480 1481 1482
	while (reg >= VCPU_REGS_RAX) {
		if (reg == VCPU_REGS_RSP) {
			register_address_increment(c, &c->regs[VCPU_REGS_RSP],
							c->op_bytes);
			--reg;
		}
1483

1484 1485 1486 1487
		rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
		if (rc != X86EMUL_CONTINUE)
			break;
		--reg;
1488
	}
1489
	return rc;
1490 1491
}

1492 1493 1494 1495
int emulate_int_real(struct x86_emulate_ctxt *ctxt,
			       struct x86_emulate_ops *ops, int irq)
{
	struct decode_cache *c = &ctxt->decode;
1496
	int rc;
1497 1498 1499 1500 1501 1502 1503
	struct desc_ptr dt;
	gva_t cs_addr;
	gva_t eip_addr;
	u16 cs, eip;

	/* TODO: Add limit checks */
	c->src.val = ctxt->eflags;
1504
	rc = em_push(ctxt);
1505 1506
	if (rc != X86EMUL_CONTINUE)
		return rc;
1507 1508 1509 1510

	ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);

	c->src.val = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
1511
	rc = em_push(ctxt);
1512 1513
	if (rc != X86EMUL_CONTINUE)
		return rc;
1514 1515

	c->src.val = c->eip;
1516
	rc = em_push(ctxt);
1517 1518 1519
	if (rc != X86EMUL_CONTINUE)
		return rc;

1520 1521 1522 1523 1524
	ops->get_idt(&dt, ctxt->vcpu);

	eip_addr = dt.address + (irq << 2);
	cs_addr = dt.address + (irq << 2) + 2;

1525
	rc = ops->read_std(cs_addr, &cs, 2, ctxt->vcpu, &ctxt->exception);
1526 1527 1528
	if (rc != X86EMUL_CONTINUE)
		return rc;

1529
	rc = ops->read_std(eip_addr, &eip, 2, ctxt->vcpu, &ctxt->exception);
1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557
	if (rc != X86EMUL_CONTINUE)
		return rc;

	rc = load_segment_descriptor(ctxt, ops, cs, VCPU_SREG_CS);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	c->eip = eip;

	return rc;
}

static int emulate_int(struct x86_emulate_ctxt *ctxt,
		       struct x86_emulate_ops *ops, int irq)
{
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
		return emulate_int_real(ctxt, ops, irq);
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
	default:
		/* Protected mode interrupts unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
	}
}

1558 1559
static int emulate_iret_real(struct x86_emulate_ctxt *ctxt,
			     struct x86_emulate_ops *ops)
1560
{
1561 1562 1563 1564 1565 1566 1567 1568 1569
	struct decode_cache *c = &ctxt->decode;
	int rc = X86EMUL_CONTINUE;
	unsigned long temp_eip = 0;
	unsigned long temp_eflags = 0;
	unsigned long cs = 0;
	unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
			     EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
			     EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
	unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
1570

1571
	/* TODO: Add stack limit check */
1572

1573
	rc = emulate_pop(ctxt, ops, &temp_eip, c->op_bytes);
1574

1575 1576
	if (rc != X86EMUL_CONTINUE)
		return rc;
1577

1578 1579
	if (temp_eip & ~0xffff)
		return emulate_gp(ctxt, 0);
1580

1581
	rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
1582

1583 1584
	if (rc != X86EMUL_CONTINUE)
		return rc;
1585

1586
	rc = emulate_pop(ctxt, ops, &temp_eflags, c->op_bytes);
1587

1588 1589
	if (rc != X86EMUL_CONTINUE)
		return rc;
1590

1591
	rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
1592

1593 1594
	if (rc != X86EMUL_CONTINUE)
		return rc;
1595

1596
	c->eip = temp_eip;
1597 1598


1599 1600 1601 1602 1603
	if (c->op_bytes == 4)
		ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
	else if (c->op_bytes == 2) {
		ctxt->eflags &= ~0xffff;
		ctxt->eflags |= temp_eflags;
1604
	}
1605 1606 1607 1608 1609

	ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
	ctxt->eflags |= EFLG_RESERVED_ONE_MASK;

	return rc;
1610 1611
}

1612 1613
static inline int emulate_iret(struct x86_emulate_ctxt *ctxt,
				    struct x86_emulate_ops* ops)
1614
{
1615 1616 1617 1618 1619 1620 1621
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
		return emulate_iret_real(ctxt, ops);
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
1622
	default:
1623 1624
		/* iret from protected mode unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
1625 1626 1627
	}
}

1628
static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
1629
				struct x86_emulate_ops *ops)
1630 1631 1632
{
	struct decode_cache *c = &ctxt->decode;

1633
	return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
1634 1635
}

1636
static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
1637
{
1638
	struct decode_cache *c = &ctxt->decode;
1639 1640
	switch (c->modrm_reg) {
	case 0:	/* rol */
1641
		emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
1642 1643
		break;
	case 1:	/* ror */
1644
		emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
1645 1646
		break;
	case 2:	/* rcl */
1647
		emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
1648 1649
		break;
	case 3:	/* rcr */
1650
		emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
1651 1652 1653
		break;
	case 4:	/* sal/shl */
	case 6:	/* sal/shl */
1654
		emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
1655 1656
		break;
	case 5:	/* shr */
1657
		emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
1658 1659
		break;
	case 7:	/* sar */
1660
		emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
1661 1662 1663 1664 1665
		break;
	}
}

static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
1666
			       struct x86_emulate_ops *ops)
1667 1668
{
	struct decode_cache *c = &ctxt->decode;
1669 1670
	unsigned long *rax = &c->regs[VCPU_REGS_RAX];
	unsigned long *rdx = &c->regs[VCPU_REGS_RDX];
1671
	u8 de = 0;
1672 1673 1674

	switch (c->modrm_reg) {
	case 0 ... 1:	/* test */
1675
		emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
1676 1677 1678 1679 1680
		break;
	case 2:	/* not */
		c->dst.val = ~c->dst.val;
		break;
	case 3:	/* neg */
1681
		emulate_1op("neg", c->dst, ctxt->eflags);
1682
		break;
1683 1684 1685 1686 1687 1688 1689
	case 4: /* mul */
		emulate_1op_rax_rdx("mul", c->src, *rax, *rdx, ctxt->eflags);
		break;
	case 5: /* imul */
		emulate_1op_rax_rdx("imul", c->src, *rax, *rdx, ctxt->eflags);
		break;
	case 6: /* div */
1690 1691
		emulate_1op_rax_rdx_ex("div", c->src, *rax, *rdx,
				       ctxt->eflags, de);
1692 1693
		break;
	case 7: /* idiv */
1694 1695
		emulate_1op_rax_rdx_ex("idiv", c->src, *rax, *rdx,
				       ctxt->eflags, de);
1696
		break;
1697
	default:
1698
		return X86EMUL_UNHANDLEABLE;
1699
	}
1700 1701
	if (de)
		return emulate_de(ctxt);
1702
	return X86EMUL_CONTINUE;
1703 1704
}

1705
static int emulate_grp45(struct x86_emulate_ctxt *ctxt)
1706 1707
{
	struct decode_cache *c = &ctxt->decode;
1708
	int rc = X86EMUL_CONTINUE;
1709 1710 1711

	switch (c->modrm_reg) {
	case 0:	/* inc */
1712
		emulate_1op("inc", c->dst, ctxt->eflags);
1713 1714
		break;
	case 1:	/* dec */
1715
		emulate_1op("dec", c->dst, ctxt->eflags);
1716
		break;
1717 1718 1719 1720 1721
	case 2: /* call near abs */ {
		long int old_eip;
		old_eip = c->eip;
		c->eip = c->src.val;
		c->src.val = old_eip;
1722
		rc = em_push(ctxt);
1723 1724
		break;
	}
1725
	case 4: /* jmp abs */
1726
		c->eip = c->src.val;
1727 1728
		break;
	case 6:	/* push */
1729
		rc = em_push(ctxt);
1730 1731
		break;
	}
1732
	return rc;
1733 1734 1735
}

static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
1736
			       struct x86_emulate_ops *ops)
1737 1738
{
	struct decode_cache *c = &ctxt->decode;
1739
	u64 old = c->dst.orig_val64;
1740 1741 1742 1743 1744

	if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
	    ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
		c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
		c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
1745
		ctxt->eflags &= ~EFLG_ZF;
1746
	} else {
1747 1748
		c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
			(u32) c->regs[VCPU_REGS_RBX];
1749

1750
		ctxt->eflags |= EFLG_ZF;
1751
	}
1752
	return X86EMUL_CONTINUE;
1753 1754
}

1755 1756 1757 1758 1759 1760 1761 1762
static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
			   struct x86_emulate_ops *ops)
{
	struct decode_cache *c = &ctxt->decode;
	int rc;
	unsigned long cs;

	rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
1763
	if (rc != X86EMUL_CONTINUE)
1764 1765 1766 1767
		return rc;
	if (c->op_bytes == 4)
		c->eip = (u32)c->eip;
	rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
1768
	if (rc != X86EMUL_CONTINUE)
1769
		return rc;
1770
	rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
1771 1772 1773
	return rc;
}

1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790
static int emulate_load_segment(struct x86_emulate_ctxt *ctxt,
			   struct x86_emulate_ops *ops, int seg)
{
	struct decode_cache *c = &ctxt->decode;
	unsigned short sel;
	int rc;

	memcpy(&sel, c->src.valptr + c->op_bytes, 2);

	rc = load_segment_descriptor(ctxt, ops, sel, seg);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	c->dst.val = c->src.val;
	return rc;
}

1791 1792
static inline void
setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
1793 1794
			struct x86_emulate_ops *ops, struct desc_struct *cs,
			struct desc_struct *ss)
1795
{
1796
	memset(cs, 0, sizeof(struct desc_struct));
1797
	ops->get_cached_descriptor(cs, NULL, VCPU_SREG_CS, ctxt->vcpu);
1798
	memset(ss, 0, sizeof(struct desc_struct));
1799 1800

	cs->l = 0;		/* will be adjusted later */
1801
	set_desc_base(cs, 0);	/* flat segment */
1802
	cs->g = 1;		/* 4kb granularity */
1803
	set_desc_limit(cs, 0xfffff);	/* 4GB limit */
1804 1805 1806
	cs->type = 0x0b;	/* Read, Execute, Accessed */
	cs->s = 1;
	cs->dpl = 0;		/* will be adjusted later */
1807 1808
	cs->p = 1;
	cs->d = 1;
1809

1810 1811
	set_desc_base(ss, 0);	/* flat segment */
	set_desc_limit(ss, 0xfffff);	/* 4GB limit */
1812 1813 1814
	ss->g = 1;		/* 4kb granularity */
	ss->s = 1;
	ss->type = 0x03;	/* Read/Write, Accessed */
1815
	ss->d = 1;		/* 32bit stack segment */
1816
	ss->dpl = 0;
1817
	ss->p = 1;
1818 1819 1820
}

static int
1821
emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
1822 1823
{
	struct decode_cache *c = &ctxt->decode;
1824
	struct desc_struct cs, ss;
1825
	u64 msr_data;
1826
	u16 cs_sel, ss_sel;
1827 1828

	/* syscall is not available in real mode */
1829
	if (ctxt->mode == X86EMUL_MODE_REAL ||
1830 1831
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_ud(ctxt);
1832

1833
	setup_syscalls_segments(ctxt, ops, &cs, &ss);
1834

1835
	ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
1836
	msr_data >>= 32;
1837 1838
	cs_sel = (u16)(msr_data & 0xfffc);
	ss_sel = (u16)(msr_data + 8);
1839 1840

	if (is_long_mode(ctxt->vcpu)) {
1841
		cs.d = 0;
1842 1843
		cs.l = 1;
	}
1844
	ops->set_cached_descriptor(&cs, 0, VCPU_SREG_CS, ctxt->vcpu);
1845
	ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
1846
	ops->set_cached_descriptor(&ss, 0, VCPU_SREG_SS, ctxt->vcpu);
1847
	ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
1848 1849 1850 1851 1852 1853

	c->regs[VCPU_REGS_RCX] = c->eip;
	if (is_long_mode(ctxt->vcpu)) {
#ifdef CONFIG_X86_64
		c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;

1854 1855 1856
		ops->get_msr(ctxt->vcpu,
			     ctxt->mode == X86EMUL_MODE_PROT64 ?
			     MSR_LSTAR : MSR_CSTAR, &msr_data);
1857 1858
		c->eip = msr_data;

1859
		ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
1860 1861 1862 1863
		ctxt->eflags &= ~(msr_data | EFLG_RF);
#endif
	} else {
		/* legacy mode */
1864
		ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
1865 1866 1867 1868 1869
		c->eip = (u32)msr_data;

		ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
	}

1870
	return X86EMUL_CONTINUE;
1871 1872
}

1873
static int
1874
emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
1875 1876
{
	struct decode_cache *c = &ctxt->decode;
1877
	struct desc_struct cs, ss;
1878
	u64 msr_data;
1879
	u16 cs_sel, ss_sel;
1880

1881
	/* inject #GP if in real mode */
1882 1883
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return emulate_gp(ctxt, 0);
1884 1885 1886 1887

	/* XXX sysenter/sysexit have not been tested in 64bit mode.
	* Therefore, we inject an #UD.
	*/
1888 1889
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return emulate_ud(ctxt);
1890

1891
	setup_syscalls_segments(ctxt, ops, &cs, &ss);
1892

1893
	ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
1894 1895
	switch (ctxt->mode) {
	case X86EMUL_MODE_PROT32:
1896 1897
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
1898 1899
		break;
	case X86EMUL_MODE_PROT64:
1900 1901
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
1902 1903 1904 1905
		break;
	}

	ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
1906 1907 1908 1909
	cs_sel = (u16)msr_data;
	cs_sel &= ~SELECTOR_RPL_MASK;
	ss_sel = cs_sel + 8;
	ss_sel &= ~SELECTOR_RPL_MASK;
1910 1911
	if (ctxt->mode == X86EMUL_MODE_PROT64
		|| is_long_mode(ctxt->vcpu)) {
1912
		cs.d = 0;
1913 1914 1915
		cs.l = 1;
	}

1916
	ops->set_cached_descriptor(&cs, 0, VCPU_SREG_CS, ctxt->vcpu);
1917
	ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
1918
	ops->set_cached_descriptor(&ss, 0, VCPU_SREG_SS, ctxt->vcpu);
1919
	ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
1920

1921
	ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
1922 1923
	c->eip = msr_data;

1924
	ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
1925 1926
	c->regs[VCPU_REGS_RSP] = msr_data;

1927
	return X86EMUL_CONTINUE;
1928 1929
}

1930
static int
1931
emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
1932 1933
{
	struct decode_cache *c = &ctxt->decode;
1934
	struct desc_struct cs, ss;
1935 1936
	u64 msr_data;
	int usermode;
1937
	u16 cs_sel, ss_sel;
1938

1939 1940
	/* inject #GP if in real mode or Virtual 8086 mode */
	if (ctxt->mode == X86EMUL_MODE_REAL ||
1941 1942
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_gp(ctxt, 0);
1943

1944
	setup_syscalls_segments(ctxt, ops, &cs, &ss);
1945 1946 1947 1948 1949 1950 1951 1952

	if ((c->rex_prefix & 0x8) != 0x0)
		usermode = X86EMUL_MODE_PROT64;
	else
		usermode = X86EMUL_MODE_PROT32;

	cs.dpl = 3;
	ss.dpl = 3;
1953
	ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
1954 1955
	switch (usermode) {
	case X86EMUL_MODE_PROT32:
1956
		cs_sel = (u16)(msr_data + 16);
1957 1958
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
1959
		ss_sel = (u16)(msr_data + 24);
1960 1961
		break;
	case X86EMUL_MODE_PROT64:
1962
		cs_sel = (u16)(msr_data + 32);
1963 1964
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
1965 1966
		ss_sel = cs_sel + 8;
		cs.d = 0;
1967 1968 1969
		cs.l = 1;
		break;
	}
1970 1971
	cs_sel |= SELECTOR_RPL_MASK;
	ss_sel |= SELECTOR_RPL_MASK;
1972

1973
	ops->set_cached_descriptor(&cs, 0, VCPU_SREG_CS, ctxt->vcpu);
1974
	ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
1975
	ops->set_cached_descriptor(&ss, 0, VCPU_SREG_SS, ctxt->vcpu);
1976
	ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
1977

1978 1979
	c->eip = c->regs[VCPU_REGS_RDX];
	c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
1980

1981
	return X86EMUL_CONTINUE;
1982 1983
}

1984 1985
static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
			      struct x86_emulate_ops *ops)
1986 1987 1988 1989 1990 1991 1992
{
	int iopl;
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return false;
	if (ctxt->mode == X86EMUL_MODE_VM86)
		return true;
	iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
1993
	return ops->cpl(ctxt->vcpu) > iopl;
1994 1995 1996 1997 1998 1999
}

static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
					    struct x86_emulate_ops *ops,
					    u16 port, u16 len)
{
2000
	struct desc_struct tr_seg;
2001
	u32 base3;
2002
	int r;
2003
	u16 io_bitmap_ptr, perm, bit_idx = port & 0x7;
2004
	unsigned mask = (1 << len) - 1;
2005
	unsigned long base;
2006

2007
	ops->get_cached_descriptor(&tr_seg, &base3, VCPU_SREG_TR, ctxt->vcpu);
2008
	if (!tr_seg.p)
2009
		return false;
2010
	if (desc_limit_scaled(&tr_seg) < 103)
2011
		return false;
2012 2013 2014 2015 2016
	base = get_desc_base(&tr_seg);
#ifdef CONFIG_X86_64
	base |= ((u64)base3) << 32;
#endif
	r = ops->read_std(base + 102, &io_bitmap_ptr, 2, ctxt->vcpu, NULL);
2017 2018
	if (r != X86EMUL_CONTINUE)
		return false;
2019
	if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
2020
		return false;
2021
	r = ops->read_std(base + io_bitmap_ptr + port/8, &perm, 2, ctxt->vcpu,
2022
			  NULL);
2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033
	if (r != X86EMUL_CONTINUE)
		return false;
	if ((perm >> bit_idx) & mask)
		return false;
	return true;
}

static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
				 struct x86_emulate_ops *ops,
				 u16 port, u16 len)
{
2034 2035 2036
	if (ctxt->perm_ok)
		return true;

2037
	if (emulator_bad_iopl(ctxt, ops))
2038 2039
		if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
			return false;
2040 2041 2042

	ctxt->perm_ok = true;

2043 2044 2045
	return true;
}

2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127
static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
				struct x86_emulate_ops *ops,
				struct tss_segment_16 *tss)
{
	struct decode_cache *c = &ctxt->decode;

	tss->ip = c->eip;
	tss->flag = ctxt->eflags;
	tss->ax = c->regs[VCPU_REGS_RAX];
	tss->cx = c->regs[VCPU_REGS_RCX];
	tss->dx = c->regs[VCPU_REGS_RDX];
	tss->bx = c->regs[VCPU_REGS_RBX];
	tss->sp = c->regs[VCPU_REGS_RSP];
	tss->bp = c->regs[VCPU_REGS_RBP];
	tss->si = c->regs[VCPU_REGS_RSI];
	tss->di = c->regs[VCPU_REGS_RDI];

	tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
	tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
	tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
	tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
	tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
}

static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
				 struct x86_emulate_ops *ops,
				 struct tss_segment_16 *tss)
{
	struct decode_cache *c = &ctxt->decode;
	int ret;

	c->eip = tss->ip;
	ctxt->eflags = tss->flag | 2;
	c->regs[VCPU_REGS_RAX] = tss->ax;
	c->regs[VCPU_REGS_RCX] = tss->cx;
	c->regs[VCPU_REGS_RDX] = tss->dx;
	c->regs[VCPU_REGS_RBX] = tss->bx;
	c->regs[VCPU_REGS_RSP] = tss->sp;
	c->regs[VCPU_REGS_RBP] = tss->bp;
	c->regs[VCPU_REGS_RSI] = tss->si;
	c->regs[VCPU_REGS_RDI] = tss->di;

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
	ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
	ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
	ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
	ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
	ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);

	/*
	 * Now load segment descriptors. If fault happenes at this stage
	 * it is handled in a context of new task
	 */
	ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_16(struct x86_emulate_ctxt *ctxt,
			  struct x86_emulate_ops *ops,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
	struct tss_segment_16 tss_seg;
	int ret;
2128
	u32 new_tss_base = get_desc_base(new_desc);
2129 2130

	ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2131
			    &ctxt->exception);
2132
	if (ret != X86EMUL_CONTINUE)
2133 2134 2135 2136 2137 2138
		/* FIXME: need to provide precise fault address */
		return ret;

	save_state_to_tss16(ctxt, ops, &tss_seg);

	ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2139
			     &ctxt->exception);
2140
	if (ret != X86EMUL_CONTINUE)
2141 2142 2143 2144
		/* FIXME: need to provide precise fault address */
		return ret;

	ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2145
			    &ctxt->exception);
2146
	if (ret != X86EMUL_CONTINUE)
2147 2148 2149 2150 2151 2152 2153 2154 2155
		/* FIXME: need to provide precise fault address */
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

		ret = ops->write_std(new_tss_base,
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
2156
				     ctxt->vcpu, &ctxt->exception);
2157
		if (ret != X86EMUL_CONTINUE)
2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198
			/* FIXME: need to provide precise fault address */
			return ret;
	}

	return load_state_from_tss16(ctxt, ops, &tss_seg);
}

static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
				struct x86_emulate_ops *ops,
				struct tss_segment_32 *tss)
{
	struct decode_cache *c = &ctxt->decode;

	tss->cr3 = ops->get_cr(3, ctxt->vcpu);
	tss->eip = c->eip;
	tss->eflags = ctxt->eflags;
	tss->eax = c->regs[VCPU_REGS_RAX];
	tss->ecx = c->regs[VCPU_REGS_RCX];
	tss->edx = c->regs[VCPU_REGS_RDX];
	tss->ebx = c->regs[VCPU_REGS_RBX];
	tss->esp = c->regs[VCPU_REGS_RSP];
	tss->ebp = c->regs[VCPU_REGS_RBP];
	tss->esi = c->regs[VCPU_REGS_RSI];
	tss->edi = c->regs[VCPU_REGS_RDI];

	tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
	tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
	tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
	tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
	tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
	tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
	tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
}

static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
				 struct x86_emulate_ops *ops,
				 struct tss_segment_32 *tss)
{
	struct decode_cache *c = &ctxt->decode;
	int ret;

2199 2200
	if (ops->set_cr(3, tss->cr3, ctxt->vcpu))
		return emulate_gp(ctxt, 0);
2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259
	c->eip = tss->eip;
	ctxt->eflags = tss->eflags | 2;
	c->regs[VCPU_REGS_RAX] = tss->eax;
	c->regs[VCPU_REGS_RCX] = tss->ecx;
	c->regs[VCPU_REGS_RDX] = tss->edx;
	c->regs[VCPU_REGS_RBX] = tss->ebx;
	c->regs[VCPU_REGS_RSP] = tss->esp;
	c->regs[VCPU_REGS_RBP] = tss->ebp;
	c->regs[VCPU_REGS_RSI] = tss->esi;
	c->regs[VCPU_REGS_RDI] = tss->edi;

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
	ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
	ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
	ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
	ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
	ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
	ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
	ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);

	/*
	 * Now load segment descriptors. If fault happenes at this stage
	 * it is handled in a context of new task
	 */
	ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_32(struct x86_emulate_ctxt *ctxt,
			  struct x86_emulate_ops *ops,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
	struct tss_segment_32 tss_seg;
	int ret;
2260
	u32 new_tss_base = get_desc_base(new_desc);
2261 2262

	ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2263
			    &ctxt->exception);
2264
	if (ret != X86EMUL_CONTINUE)
2265 2266 2267 2268 2269 2270
		/* FIXME: need to provide precise fault address */
		return ret;

	save_state_to_tss32(ctxt, ops, &tss_seg);

	ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2271
			     &ctxt->exception);
2272
	if (ret != X86EMUL_CONTINUE)
2273 2274 2275 2276
		/* FIXME: need to provide precise fault address */
		return ret;

	ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2277
			    &ctxt->exception);
2278
	if (ret != X86EMUL_CONTINUE)
2279 2280 2281 2282 2283 2284 2285 2286 2287
		/* FIXME: need to provide precise fault address */
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

		ret = ops->write_std(new_tss_base,
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
2288
				     ctxt->vcpu, &ctxt->exception);
2289
		if (ret != X86EMUL_CONTINUE)
2290 2291 2292 2293 2294 2295 2296 2297
			/* FIXME: need to provide precise fault address */
			return ret;
	}

	return load_state_from_tss32(ctxt, ops, &tss_seg);
}

static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
2298 2299 2300
				   struct x86_emulate_ops *ops,
				   u16 tss_selector, int reason,
				   bool has_error_code, u32 error_code)
2301 2302 2303 2304 2305
{
	struct desc_struct curr_tss_desc, next_tss_desc;
	int ret;
	u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
	ulong old_tss_base =
2306
		ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
2307
	u32 desc_limit;
2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321

	/* FIXME: old_tss_base == ~0 ? */

	ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
	if (ret != X86EMUL_CONTINUE)
		return ret;

	/* FIXME: check that next_tss_desc is tss */

	if (reason != TASK_SWITCH_IRET) {
		if ((tss_selector & 3) > next_tss_desc.dpl ||
2322 2323
		    ops->cpl(ctxt->vcpu) > next_tss_desc.dpl)
			return emulate_gp(ctxt, 0);
2324 2325
	}

2326 2327 2328 2329
	desc_limit = desc_limit_scaled(&next_tss_desc);
	if (!next_tss_desc.p ||
	    ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
	     desc_limit < 0x2b)) {
2330
		emulate_ts(ctxt, tss_selector & 0xfffc);
2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353
		return X86EMUL_PROPAGATE_FAULT;
	}

	if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
		curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
		write_segment_descriptor(ctxt, ops, old_tss_sel,
					 &curr_tss_desc);
	}

	if (reason == TASK_SWITCH_IRET)
		ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;

	/* set back link to prev task only if NT bit is set in eflags
	   note that old_tss_sel is not used afetr this point */
	if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
		old_tss_sel = 0xffff;

	if (next_tss_desc.type & 8)
		ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
				     old_tss_base, &next_tss_desc);
	else
		ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
				     old_tss_base, &next_tss_desc);
2354 2355
	if (ret != X86EMUL_CONTINUE)
		return ret;
2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366

	if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
		ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;

	if (reason != TASK_SWITCH_IRET) {
		next_tss_desc.type |= (1 << 1); /* set busy flag */
		write_segment_descriptor(ctxt, ops, tss_selector,
					 &next_tss_desc);
	}

	ops->set_cr(0,  ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
2367
	ops->set_cached_descriptor(&next_tss_desc, 0, VCPU_SREG_TR, ctxt->vcpu);
2368 2369
	ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);

2370 2371 2372 2373 2374 2375
	if (has_error_code) {
		struct decode_cache *c = &ctxt->decode;

		c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
		c->lock_prefix = 0;
		c->src.val = (unsigned long) error_code;
2376
		ret = em_push(ctxt);
2377 2378
	}

2379 2380 2381 2382
	return ret;
}

int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
2383 2384
			 u16 tss_selector, int reason,
			 bool has_error_code, u32 error_code)
2385
{
2386
	struct x86_emulate_ops *ops = ctxt->ops;
2387 2388 2389 2390
	struct decode_cache *c = &ctxt->decode;
	int rc;

	c->eip = ctxt->eip;
2391
	c->dst.type = OP_NONE;
2392

2393 2394
	rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
				     has_error_code, error_code);
2395

2396 2397
	if (rc == X86EMUL_CONTINUE)
		ctxt->eip = c->eip;
2398

2399
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
2400 2401
}

2402
static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned seg,
2403
			    int reg, struct operand *op)
2404 2405 2406 2407
{
	struct decode_cache *c = &ctxt->decode;
	int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;

2408
	register_address_increment(c, &c->regs[reg], df * op->bytes);
2409 2410
	op->addr.mem.ea = register_address(c, c->regs[reg]);
	op->addr.mem.seg = seg;
2411 2412
}

2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451
static int em_das(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;
	u8 al, old_al;
	bool af, cf, old_cf;

	cf = ctxt->eflags & X86_EFLAGS_CF;
	al = c->dst.val;

	old_al = al;
	old_cf = cf;
	cf = false;
	af = ctxt->eflags & X86_EFLAGS_AF;
	if ((al & 0x0f) > 9 || af) {
		al -= 6;
		cf = old_cf | (al >= 250);
		af = true;
	} else {
		af = false;
	}
	if (old_al > 0x99 || old_cf) {
		al -= 0x60;
		cf = true;
	}

	c->dst.val = al;
	/* Set PF, ZF, SF */
	c->src.type = OP_IMM;
	c->src.val = 0;
	c->src.bytes = 1;
	emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
	ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
	if (cf)
		ctxt->eflags |= X86_EFLAGS_CF;
	if (af)
		ctxt->eflags |= X86_EFLAGS_AF;
	return X86EMUL_CONTINUE;
}

2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469
static int em_call_far(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;
	u16 sel, old_cs;
	ulong old_eip;
	int rc;

	old_cs = ctxt->ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
	old_eip = c->eip;

	memcpy(&sel, c->src.valptr + c->op_bytes, 2);
	if (load_segment_descriptor(ctxt, ctxt->ops, sel, VCPU_SREG_CS))
		return X86EMUL_CONTINUE;

	c->eip = 0;
	memcpy(&c->eip, c->src.valptr, c->op_bytes);

	c->src.val = old_cs;
2470
	rc = em_push(ctxt);
2471 2472 2473 2474
	if (rc != X86EMUL_CONTINUE)
		return rc;

	c->src.val = old_eip;
2475
	return em_push(ctxt);
2476 2477
}

2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492
static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;
	int rc;

	c->dst.type = OP_REG;
	c->dst.addr.reg = &c->eip;
	c->dst.bytes = c->op_bytes;
	rc = emulate_pop(ctxt, ctxt->ops, &c->dst.val, c->op_bytes);
	if (rc != X86EMUL_CONTINUE)
		return rc;
	register_address_increment(c, &c->regs[VCPU_REGS_RSP], c->src.val);
	return X86EMUL_CONTINUE;
}

2493
static int em_imul(struct x86_emulate_ctxt *ctxt)
2494 2495 2496 2497 2498 2499 2500
{
	struct decode_cache *c = &ctxt->decode;

	emulate_2op_SrcV_nobyte("imul", c->src, c->dst, ctxt->eflags);
	return X86EMUL_CONTINUE;
}

2501 2502 2503 2504 2505 2506 2507 2508
static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;

	c->dst.val = c->src2.val;
	return em_imul(ctxt);
}

2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520
static int em_cwd(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;

	c->dst.type = OP_REG;
	c->dst.bytes = c->src.bytes;
	c->dst.addr.reg = &c->regs[VCPU_REGS_RDX];
	c->dst.val = ~((c->src.val >> (c->src.bytes * 8 - 1)) - 1);

	return X86EMUL_CONTINUE;
}

2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531
static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;
	u64 tsc = 0;

	ctxt->ops->get_msr(ctxt->vcpu, MSR_IA32_TSC, &tsc);
	c->regs[VCPU_REGS_RAX] = (u32)tsc;
	c->regs[VCPU_REGS_RDX] = tsc >> 32;
	return X86EMUL_CONTINUE;
}

2532 2533 2534 2535 2536 2537 2538
static int em_mov(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;
	c->dst.val = c->src.val;
	return X86EMUL_CONTINUE;
}

2539 2540 2541 2542 2543 2544 2545
static int em_movdqu(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;
	memcpy(&c->dst.vec_val, &c->src.vec_val, c->op_bytes);
	return X86EMUL_CONTINUE;
}

2546 2547 2548
static int em_invlpg(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;
2549 2550 2551
	int rc;
	ulong linear;

2552
	rc = linearize(ctxt, c->src.addr.mem, 1, false, &linear);
2553 2554
	if (rc == X86EMUL_CONTINUE)
		emulate_invlpg(ctxt->vcpu, linear);
2555 2556 2557 2558 2559
	/* Disable writeback. */
	c->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648
static bool valid_cr(int nr)
{
	switch (nr) {
	case 0:
	case 2 ... 4:
	case 8:
		return true;
	default:
		return false;
	}
}

static int check_cr_read(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;

	if (!valid_cr(c->modrm_reg))
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_cr_write(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;
	u64 new_val = c->src.val64;
	int cr = c->modrm_reg;

	static u64 cr_reserved_bits[] = {
		0xffffffff00000000ULL,
		0, 0, 0, /* CR3 checked later */
		CR4_RESERVED_BITS,
		0, 0, 0,
		CR8_RESERVED_BITS,
	};

	if (!valid_cr(cr))
		return emulate_ud(ctxt);

	if (new_val & cr_reserved_bits[cr])
		return emulate_gp(ctxt, 0);

	switch (cr) {
	case 0: {
		u64 cr4, efer;
		if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
		    ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
			return emulate_gp(ctxt, 0);

		cr4 = ctxt->ops->get_cr(4, ctxt->vcpu);
		ctxt->ops->get_msr(ctxt->vcpu, MSR_EFER, &efer);

		if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
		    !(cr4 & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	case 3: {
		u64 rsvd = 0;

		if (is_long_mode(ctxt->vcpu))
			rsvd = CR3_L_MODE_RESERVED_BITS;
		else if (is_pae(ctxt->vcpu))
			rsvd = CR3_PAE_RESERVED_BITS;
		else if (is_paging(ctxt->vcpu))
			rsvd = CR3_NONPAE_RESERVED_BITS;

		if (new_val & rsvd)
			return emulate_gp(ctxt, 0);

		break;
		}
	case 4: {
		u64 cr4, efer;

		cr4 = ctxt->ops->get_cr(4, ctxt->vcpu);
		ctxt->ops->get_msr(ctxt->vcpu, MSR_EFER, &efer);

		if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	}

	return X86EMUL_CONTINUE;
}

2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689
static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
{
	unsigned long dr7;

	ctxt->ops->get_dr(7, &dr7, ctxt->vcpu);

	/* Check if DR7.Global_Enable is set */
	return dr7 & (1 << 13);
}

static int check_dr_read(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;
	int dr = c->modrm_reg;
	u64 cr4;

	if (dr > 7)
		return emulate_ud(ctxt);

	cr4 = ctxt->ops->get_cr(4, ctxt->vcpu);
	if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
		return emulate_ud(ctxt);

	if (check_dr7_gd(ctxt))
		return emulate_db(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_dr_write(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;
	u64 new_val = c->src.val64;
	int dr = c->modrm_reg;

	if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
		return emulate_gp(ctxt, 0);

	return check_dr_read(ctxt);
}

2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712
static int check_svme(struct x86_emulate_ctxt *ctxt)
{
	u64 efer;

	ctxt->ops->get_msr(ctxt->vcpu, MSR_EFER, &efer);

	if (!(efer & EFER_SVME))
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
{
	u64 rax = kvm_register_read(ctxt->vcpu, VCPU_REGS_RAX);

	/* Valid physical address? */
	if (rax & 0xffff000000000000)
		return emulate_gp(ctxt, 0);

	return check_svme(ctxt);
}

2713 2714 2715 2716 2717 2718 2719 2720 2721 2722
static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
{
	u64 cr4 = ctxt->ops->get_cr(4, ctxt->vcpu);

	if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt->vcpu))
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734
static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
{
	u64 cr4 = ctxt->ops->get_cr(4, ctxt->vcpu);
	u64 rcx = kvm_register_read(ctxt->vcpu, VCPU_REGS_RCX);

	if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt->vcpu)) ||
	    (rcx > 3))
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756
static int check_perm_in(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;

	c->dst.bytes = min(c->dst.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->ops, c->src.val, c->dst.bytes))
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int check_perm_out(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;

	c->src.bytes = min(c->src.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->ops, c->dst.val, c->src.bytes))
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

2757
#define D(_y) { .flags = (_y) }
2758
#define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
2759 2760
#define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
		      .check_perm = (_p) }
2761
#define N    D(0)
2762
#define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
2763 2764 2765
#define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
#define GD(_f, _g) { .flags = ((_f) | Group | GroupDual), .u.gdual = (_g) }
#define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
2766 2767
#define II(_f, _e, _i) \
	{ .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
2768 2769 2770
#define IIP(_f, _e, _i, _p) \
	{ .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
	  .check_perm = (_p) }
2771
#define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
2772

2773
#define D2bv(_f)      D((_f) | ByteOp), D(_f)
2774
#define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
2775 2776
#define I2bv(_f, _e)  I((_f) | ByteOp, _e), I(_f, _e)

2777 2778 2779 2780
#define D6ALU(_f) D2bv((_f) | DstMem | SrcReg | ModRM),			\
		D2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock),		\
		D2bv(((_f) & ~Lock) | DstAcc | SrcImm)

2781 2782 2783 2784 2785 2786
static struct opcode group7_rm1[] = {
	DI(SrcNone | ModRM | Priv, monitor),
	DI(SrcNone | ModRM | Priv, mwait),
	N, N, N, N, N, N,
};

2787 2788
static struct opcode group7_rm3[] = {
	DIP(SrcNone | ModRM | Prot | Priv, vmrun,   check_svme_pa),
2789
	DI(SrcNone | ModRM | Prot | VendorSpecific, vmmcall),
2790 2791 2792 2793 2794 2795 2796
	DIP(SrcNone | ModRM | Prot | Priv, vmload,  check_svme_pa),
	DIP(SrcNone | ModRM | Prot | Priv, vmsave,  check_svme_pa),
	DIP(SrcNone | ModRM | Prot | Priv, stgi,    check_svme),
	DIP(SrcNone | ModRM | Prot | Priv, clgi,    check_svme),
	DIP(SrcNone | ModRM | Prot | Priv, skinit,  check_svme),
	DIP(SrcNone | ModRM | Prot | Priv, invlpga, check_svme),
};
2797

2798 2799 2800 2801 2802
static struct opcode group7_rm7[] = {
	N,
	DIP(SrcNone | ModRM, rdtscp, check_rdtsc),
	N, N, N, N, N, N,
};
2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813
static struct opcode group1[] = {
	X7(D(Lock)), N
};

static struct opcode group1A[] = {
	D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
};

static struct opcode group3[] = {
	D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
	D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
2814
	X4(D(SrcMem | ModRM)),
2815 2816 2817 2818 2819 2820 2821 2822 2823
};

static struct opcode group4[] = {
	D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
	N, N, N, N, N, N,
};

static struct opcode group5[] = {
	D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
2824 2825
	D(SrcMem | ModRM | Stack),
	I(SrcMemFAddr | ModRM | ImplicitOps | Stack, em_call_far),
2826 2827 2828 2829
	D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
	D(SrcMem | ModRM | Stack), N,
};

2830 2831 2832 2833 2834 2835 2836 2837
static struct opcode group6[] = {
	DI(ModRM | Prot,        sldt),
	DI(ModRM | Prot,        str),
	DI(ModRM | Prot | Priv, lldt),
	DI(ModRM | Prot | Priv, ltr),
	N, N, N, N,
};

2838
static struct group_dual group7 = { {
2839 2840 2841
	DI(ModRM | Mov | DstMem | Priv, sgdt),
	DI(ModRM | Mov | DstMem | Priv, sidt),
	DI(ModRM | SrcMem | Priv, lgdt), DI(ModRM | SrcMem | Priv, lidt),
2842 2843 2844
	DI(SrcNone | ModRM | DstMem | Mov, smsw), N,
	DI(SrcMem16 | ModRM | Mov | Priv, lmsw),
	DI(SrcMem | ModRM | ByteOp | Priv | NoAccess, invlpg),
2845
}, {
2846
	D(SrcNone | ModRM | Priv | VendorSpecific), EXT(0, group7_rm1),
2847
	N, EXT(0, group7_rm3),
2848
	DI(SrcNone | ModRM | DstMem | Mov, smsw), N,
2849
	DI(SrcMem16 | ModRM | Mov | Priv, lmsw), EXT(0, group7_rm7),
2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863
} };

static struct opcode group8[] = {
	N, N, N, N,
	D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
	D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
};

static struct group_dual group9 = { {
	N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
}, {
	N, N, N, N, N, N, N, N,
} };

2864 2865 2866 2867
static struct opcode group11[] = {
	I(DstMem | SrcImm | ModRM | Mov, em_mov), X7(D(Undefined)),
};

2868 2869 2870 2871
static struct gprefix pfx_0f_6f_0f_7f = {
	N, N, N, I(Sse, em_movdqu),
};

2872 2873
static struct opcode opcode_table[256] = {
	/* 0x00 - 0x07 */
2874
	D6ALU(Lock),
2875 2876
	D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
	/* 0x08 - 0x0F */
2877
	D6ALU(Lock),
2878 2879
	D(ImplicitOps | Stack | No64), N,
	/* 0x10 - 0x17 */
2880
	D6ALU(Lock),
2881 2882
	D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
	/* 0x18 - 0x1F */
2883
	D6ALU(Lock),
2884 2885
	D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
	/* 0x20 - 0x27 */
2886
	D6ALU(Lock), N, N,
2887
	/* 0x28 - 0x2F */
2888
	D6ALU(Lock), N, I(ByteOp | DstAcc | No64, em_das),
2889
	/* 0x30 - 0x37 */
2890
	D6ALU(Lock), N, N,
2891
	/* 0x38 - 0x3F */
2892
	D6ALU(0), N, N,
2893 2894 2895
	/* 0x40 - 0x4F */
	X16(D(DstReg)),
	/* 0x50 - 0x57 */
2896
	X8(I(SrcReg | Stack, em_push)),
2897 2898 2899 2900 2901 2902 2903
	/* 0x58 - 0x5F */
	X8(D(DstReg | Stack)),
	/* 0x60 - 0x67 */
	D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
	N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
	N, N, N, N,
	/* 0x68 - 0x6F */
2904 2905
	I(SrcImm | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
2906 2907
	I(SrcImmByte | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
2908 2909
	D2bvIP(DstDI | Mov | String, ins, check_perm_in), /* insb, insw/insd */
	D2bvIP(SrcSI | ImplicitOps | String, outs, check_perm_out), /* outsb, outsw/outsd */
2910 2911 2912 2913 2914 2915 2916
	/* 0x70 - 0x7F */
	X16(D(SrcImmByte)),
	/* 0x80 - 0x87 */
	G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
	G(DstMem | SrcImm | ModRM | Group, group1),
	G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
	G(DstMem | SrcImmByte | ModRM | Group, group1),
2917
	D2bv(DstMem | SrcReg | ModRM), D2bv(DstMem | SrcReg | ModRM | Lock),
2918
	/* 0x88 - 0x8F */
2919 2920
	I2bv(DstMem | SrcReg | ModRM | Mov, em_mov),
	I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
2921
	D(DstMem | SrcNone | ModRM | Mov), D(ModRM | SrcMem | NoAccess | DstReg),
2922 2923
	D(ImplicitOps | SrcMem16 | ModRM), G(0, group1A),
	/* 0x90 - 0x97 */
2924
	DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
2925
	/* 0x98 - 0x9F */
2926
	D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
2927
	I(SrcImmFAddr | No64, em_call_far), N,
2928
	DI(ImplicitOps | Stack, pushf), DI(ImplicitOps | Stack, popf), N, N,
2929
	/* 0xA0 - 0xA7 */
2930 2931 2932 2933
	I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
	I2bv(DstMem | SrcAcc | Mov | MemAbs, em_mov),
	I2bv(SrcSI | DstDI | Mov | String, em_mov),
	D2bv(SrcSI | DstDI | String),
2934
	/* 0xA8 - 0xAF */
2935
	D2bv(DstAcc | SrcImm),
2936 2937
	I2bv(SrcAcc | DstDI | Mov | String, em_mov),
	I2bv(SrcSI | DstAcc | Mov | String, em_mov),
2938
	D2bv(SrcAcc | DstDI | String),
2939
	/* 0xB0 - 0xB7 */
2940
	X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
2941
	/* 0xB8 - 0xBF */
2942
	X8(I(DstReg | SrcImm | Mov, em_mov)),
2943
	/* 0xC0 - 0xC7 */
2944
	D2bv(DstMem | SrcImmByte | ModRM),
2945 2946
	I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
	D(ImplicitOps | Stack),
2947
	D(DstReg | SrcMemFAddr | ModRM | No64), D(DstReg | SrcMemFAddr | ModRM | No64),
2948
	G(ByteOp, group11), G(0, group11),
2949 2950
	/* 0xC8 - 0xCF */
	N, N, N, D(ImplicitOps | Stack),
2951 2952
	D(ImplicitOps), DI(SrcImmByte, intn),
	D(ImplicitOps | No64), DI(ImplicitOps, iret),
2953
	/* 0xD0 - 0xD7 */
2954
	D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
2955 2956 2957 2958
	N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
2959
	X4(D(SrcImmByte)),
2960 2961
	D2bvIP(SrcImmUByte | DstAcc, in,  check_perm_in),
	D2bvIP(SrcAcc | DstImmUByte, out, check_perm_out),
2962 2963 2964
	/* 0xE8 - 0xEF */
	D(SrcImm | Stack), D(SrcImm | ImplicitOps),
	D(SrcImmFAddr | No64), D(SrcImmByte | ImplicitOps),
2965 2966
	D2bvIP(SrcNone | DstAcc,     in,  check_perm_in),
	D2bvIP(SrcAcc | ImplicitOps, out, check_perm_out),
2967
	/* 0xF0 - 0xF7 */
2968
	N, DI(ImplicitOps, icebp), N, N,
2969 2970
	DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
	G(ByteOp, group3), G(0, group3),
2971
	/* 0xF8 - 0xFF */
2972
	D(ImplicitOps), D(ImplicitOps), D(ImplicitOps), D(ImplicitOps),
2973 2974 2975 2976 2977
	D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
};

static struct opcode twobyte_table[256] = {
	/* 0x00 - 0x0F */
2978
	G(0, group6), GD(0, &group7), N, N,
2979
	N, D(ImplicitOps | VendorSpecific), DI(ImplicitOps | Priv, clts), N,
2980
	DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
2981 2982 2983 2984
	N, D(ImplicitOps | ModRM), N, N,
	/* 0x10 - 0x1F */
	N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
	/* 0x20 - 0x2F */
2985
	DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
2986
	DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
2987
	DIP(ModRM | SrcMem | Priv | Op3264, cr_write, check_cr_write),
2988
	DIP(ModRM | SrcMem | Priv | Op3264, dr_write, check_dr_write),
2989 2990 2991
	N, N, N, N,
	N, N, N, N, N, N, N, N,
	/* 0x30 - 0x3F */
2992 2993 2994 2995
	DI(ImplicitOps | Priv, wrmsr),
	IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
	DI(ImplicitOps | Priv, rdmsr),
	DIP(ImplicitOps | Priv, rdpmc, check_rdpmc),
2996 2997
	D(ImplicitOps | VendorSpecific), D(ImplicitOps | Priv | VendorSpecific),
	N, N,
2998 2999 3000 3001 3002 3003
	N, N, N, N, N, N, N, N,
	/* 0x40 - 0x4F */
	X16(D(DstReg | SrcMem | ModRM | Mov)),
	/* 0x50 - 0x5F */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0x60 - 0x6F */
3004 3005 3006 3007
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
3008
	/* 0x70 - 0x7F */
3009 3010 3011 3012
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
3013 3014 3015
	/* 0x80 - 0x8F */
	X16(D(SrcImm)),
	/* 0x90 - 0x9F */
3016
	X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
3017 3018
	/* 0xA0 - 0xA7 */
	D(ImplicitOps | Stack), D(ImplicitOps | Stack),
3019
	DI(ImplicitOps, cpuid), D(DstMem | SrcReg | ModRM | BitOp),
3020 3021 3022 3023
	D(DstMem | SrcReg | Src2ImmByte | ModRM),
	D(DstMem | SrcReg | Src2CL | ModRM), N, N,
	/* 0xA8 - 0xAF */
	D(ImplicitOps | Stack), D(ImplicitOps | Stack),
3024
	DI(ImplicitOps, rsm), D(DstMem | SrcReg | ModRM | BitOp | Lock),
3025 3026
	D(DstMem | SrcReg | Src2ImmByte | ModRM),
	D(DstMem | SrcReg | Src2CL | ModRM),
3027
	D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
3028
	/* 0xB0 - 0xB7 */
3029
	D2bv(DstMem | SrcReg | ModRM | Lock),
3030 3031 3032
	D(DstReg | SrcMemFAddr | ModRM), D(DstMem | SrcReg | ModRM | BitOp | Lock),
	D(DstReg | SrcMemFAddr | ModRM), D(DstReg | SrcMemFAddr | ModRM),
	D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
3033 3034
	/* 0xB8 - 0xBF */
	N, N,
3035
	G(BitOp, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
3036 3037
	D(DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
	D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
3038
	/* 0xC0 - 0xCF */
3039
	D2bv(DstMem | SrcReg | ModRM | Lock),
3040
	N, D(DstMem | SrcReg | ModRM | Mov),
3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055
	N, N, N, GD(0, &group9),
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xDF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xEF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xFF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
};

#undef D
#undef N
#undef G
#undef GD
#undef I
3056
#undef GP
3057
#undef EXT
3058

3059
#undef D2bv
3060
#undef D2bvIP
3061
#undef I2bv
3062
#undef D6ALU
3063

3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082
static unsigned imm_size(struct decode_cache *c)
{
	unsigned size;

	size = (c->d & ByteOp) ? 1 : c->op_bytes;
	if (size == 8)
		size = 4;
	return size;
}

static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
		      unsigned size, bool sign_extension)
{
	struct decode_cache *c = &ctxt->decode;
	struct x86_emulate_ops *ops = ctxt->ops;
	int rc = X86EMUL_CONTINUE;

	op->type = OP_IMM;
	op->bytes = size;
3083
	op->addr.mem.ea = c->eip;
3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112
	/* NB. Immediates are sign-extended as necessary. */
	switch (op->bytes) {
	case 1:
		op->val = insn_fetch(s8, 1, c->eip);
		break;
	case 2:
		op->val = insn_fetch(s16, 2, c->eip);
		break;
	case 4:
		op->val = insn_fetch(s32, 4, c->eip);
		break;
	}
	if (!sign_extension) {
		switch (op->bytes) {
		case 1:
			op->val &= 0xff;
			break;
		case 2:
			op->val &= 0xffff;
			break;
		case 4:
			op->val &= 0xffffffff;
			break;
		}
	}
done:
	return rc;
}

3113
int
3114
x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
3115 3116 3117 3118 3119
{
	struct x86_emulate_ops *ops = ctxt->ops;
	struct decode_cache *c = &ctxt->decode;
	int rc = X86EMUL_CONTINUE;
	int mode = ctxt->mode;
3120 3121
	int def_op_bytes, def_ad_bytes, dual, goffset, simd_prefix;
	bool op_prefix = false;
3122
	struct opcode opcode, *g_mod012, *g_mod3;
3123
	struct operand memop = { .type = OP_NONE };
3124 3125

	c->eip = ctxt->eip;
3126 3127 3128 3129
	c->fetch.start = c->eip;
	c->fetch.end = c->fetch.start + insn_len;
	if (insn_len > 0)
		memcpy(c->fetch.data, insn, insn_len);
3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157
	ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);

	switch (mode) {
	case X86EMUL_MODE_REAL:
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
		def_op_bytes = def_ad_bytes = 2;
		break;
	case X86EMUL_MODE_PROT32:
		def_op_bytes = def_ad_bytes = 4;
		break;
#ifdef CONFIG_X86_64
	case X86EMUL_MODE_PROT64:
		def_op_bytes = 4;
		def_ad_bytes = 8;
		break;
#endif
	default:
		return -1;
	}

	c->op_bytes = def_op_bytes;
	c->ad_bytes = def_ad_bytes;

	/* Legacy prefixes. */
	for (;;) {
		switch (c->b = insn_fetch(u8, 1, c->eip)) {
		case 0x66:	/* operand-size override */
3158
			op_prefix = true;
3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189
			/* switch between 2/4 bytes */
			c->op_bytes = def_op_bytes ^ 6;
			break;
		case 0x67:	/* address-size override */
			if (mode == X86EMUL_MODE_PROT64)
				/* switch between 4/8 bytes */
				c->ad_bytes = def_ad_bytes ^ 12;
			else
				/* switch between 2/4 bytes */
				c->ad_bytes = def_ad_bytes ^ 6;
			break;
		case 0x26:	/* ES override */
		case 0x2e:	/* CS override */
		case 0x36:	/* SS override */
		case 0x3e:	/* DS override */
			set_seg_override(c, (c->b >> 3) & 3);
			break;
		case 0x64:	/* FS override */
		case 0x65:	/* GS override */
			set_seg_override(c, c->b & 7);
			break;
		case 0x40 ... 0x4f: /* REX */
			if (mode != X86EMUL_MODE_PROT64)
				goto done_prefixes;
			c->rex_prefix = c->b;
			continue;
		case 0xf0:	/* LOCK */
			c->lock_prefix = 1;
			break;
		case 0xf2:	/* REPNE/REPNZ */
		case 0xf3:	/* REP/REPE/REPZ */
3190
			c->rep_prefix = c->b;
3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203
			break;
		default:
			goto done_prefixes;
		}

		/* Any legacy prefix after a REX prefix nullifies its effect. */

		c->rex_prefix = 0;
	}

done_prefixes:

	/* REX prefix. */
3204 3205
	if (c->rex_prefix & 8)
		c->op_bytes = 8;	/* REX.W */
3206 3207 3208

	/* Opcode byte(s). */
	opcode = opcode_table[c->b];
3209 3210 3211 3212 3213
	/* Two-byte opcode? */
	if (c->b == 0x0f) {
		c->twobyte = 1;
		c->b = insn_fetch(u8, 1, c->eip);
		opcode = twobyte_table[c->b];
3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235
	}
	c->d = opcode.flags;

	if (c->d & Group) {
		dual = c->d & GroupDual;
		c->modrm = insn_fetch(u8, 1, c->eip);
		--c->eip;

		if (c->d & GroupDual) {
			g_mod012 = opcode.u.gdual->mod012;
			g_mod3 = opcode.u.gdual->mod3;
		} else
			g_mod012 = g_mod3 = opcode.u.group;

		c->d &= ~(Group | GroupDual);

		goffset = (c->modrm >> 3) & 7;

		if ((c->modrm >> 6) == 3)
			opcode = g_mod3[goffset];
		else
			opcode = g_mod012[goffset];
3236 3237 3238 3239 3240 3241

		if (opcode.flags & RMExt) {
			goffset = c->modrm & 7;
			opcode = opcode.u.group[goffset];
		}

3242 3243 3244
		c->d |= opcode.flags;
	}

3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257
	if (c->d & Prefix) {
		if (c->rep_prefix && op_prefix)
			return X86EMUL_UNHANDLEABLE;
		simd_prefix = op_prefix ? 0x66 : c->rep_prefix;
		switch (simd_prefix) {
		case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
		case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
		case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
		case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
		}
		c->d |= opcode.flags;
	}

3258
	c->execute = opcode.u.execute;
3259
	c->check_perm = opcode.check_perm;
3260
	c->intercept = opcode.intercept;
3261 3262

	/* Unrecognised? */
A
Avi Kivity 已提交
3263
	if (c->d == 0 || (c->d & Undefined))
3264 3265
		return -1;

3266 3267 3268
	if (!(c->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
		return -1;

3269 3270 3271
	if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
		c->op_bytes = 8;

3272 3273 3274 3275 3276 3277 3278
	if (c->d & Op3264) {
		if (mode == X86EMUL_MODE_PROT64)
			c->op_bytes = 8;
		else
			c->op_bytes = 4;
	}

A
Avi Kivity 已提交
3279 3280 3281
	if (c->d & Sse)
		c->op_bytes = 16;

3282
	/* ModRM and SIB bytes. */
3283
	if (c->d & ModRM) {
3284
		rc = decode_modrm(ctxt, ops, &memop);
3285 3286 3287
		if (!c->has_seg_override)
			set_seg_override(c, c->modrm_seg);
	} else if (c->d & MemAbs)
3288
		rc = decode_abs(ctxt, ops, &memop);
3289 3290 3291 3292 3293 3294
	if (rc != X86EMUL_CONTINUE)
		goto done;

	if (!c->has_seg_override)
		set_seg_override(c, VCPU_SREG_DS);

3295
	memop.addr.mem.seg = seg_override(ctxt, ops, c);
3296

3297
	if (memop.type == OP_MEM && c->ad_bytes != 8)
3298
		memop.addr.mem.ea = (u32)memop.addr.mem.ea;
3299

3300
	if (memop.type == OP_MEM && c->rip_relative)
3301
		memop.addr.mem.ea += c->eip;
3302 3303 3304 3305 3306 3307 3308 3309 3310

	/*
	 * Decode and fetch the source operand: register, memory
	 * or immediate.
	 */
	switch (c->d & SrcMask) {
	case SrcNone:
		break;
	case SrcReg:
A
Avi Kivity 已提交
3311
		decode_register_operand(ctxt, &c->src, c, 0);
3312 3313
		break;
	case SrcMem16:
3314
		memop.bytes = 2;
3315 3316
		goto srcmem_common;
	case SrcMem32:
3317
		memop.bytes = 4;
3318 3319
		goto srcmem_common;
	case SrcMem:
3320
		memop.bytes = (c->d & ByteOp) ? 1 :
3321 3322
							   c->op_bytes;
	srcmem_common:
3323
		c->src = memop;
3324
		break;
3325
	case SrcImmU16:
3326 3327
		rc = decode_imm(ctxt, &c->src, 2, false);
		break;
3328
	case SrcImm:
3329 3330
		rc = decode_imm(ctxt, &c->src, imm_size(c), true);
		break;
3331
	case SrcImmU:
3332
		rc = decode_imm(ctxt, &c->src, imm_size(c), false);
3333 3334
		break;
	case SrcImmByte:
3335 3336
		rc = decode_imm(ctxt, &c->src, 1, true);
		break;
3337
	case SrcImmUByte:
3338
		rc = decode_imm(ctxt, &c->src, 1, false);
3339 3340 3341 3342
		break;
	case SrcAcc:
		c->src.type = OP_REG;
		c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
3343
		c->src.addr.reg = &c->regs[VCPU_REGS_RAX];
3344
		fetch_register_operand(&c->src);
3345 3346 3347 3348 3349 3350 3351 3352
		break;
	case SrcOne:
		c->src.bytes = 1;
		c->src.val = 1;
		break;
	case SrcSI:
		c->src.type = OP_MEM;
		c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
3353 3354 3355
		c->src.addr.mem.ea =
			register_address(c, c->regs[VCPU_REGS_RSI]);
		c->src.addr.mem.seg = seg_override(ctxt, ops, c),
3356 3357 3358 3359
		c->src.val = 0;
		break;
	case SrcImmFAddr:
		c->src.type = OP_IMM;
3360
		c->src.addr.mem.ea = c->eip;
3361 3362 3363 3364
		c->src.bytes = c->op_bytes + 2;
		insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
		break;
	case SrcMemFAddr:
3365 3366
		memop.bytes = c->op_bytes + 2;
		goto srcmem_common;
3367 3368 3369
		break;
	}

3370 3371 3372
	if (rc != X86EMUL_CONTINUE)
		goto done;

3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384
	/*
	 * Decode and fetch the second source operand: register, memory
	 * or immediate.
	 */
	switch (c->d & Src2Mask) {
	case Src2None:
		break;
	case Src2CL:
		c->src2.bytes = 1;
		c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
		break;
	case Src2ImmByte:
3385
		rc = decode_imm(ctxt, &c->src2, 1, true);
3386 3387 3388 3389 3390
		break;
	case Src2One:
		c->src2.bytes = 1;
		c->src2.val = 1;
		break;
3391 3392 3393
	case Src2Imm:
		rc = decode_imm(ctxt, &c->src2, imm_size(c), true);
		break;
3394 3395
	}

3396 3397 3398
	if (rc != X86EMUL_CONTINUE)
		goto done;

3399 3400 3401
	/* Decode and fetch the destination operand: register or memory. */
	switch (c->d & DstMask) {
	case DstReg:
A
Avi Kivity 已提交
3402
		decode_register_operand(ctxt, &c->dst, c,
3403 3404
			 c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
		break;
3405 3406
	case DstImmUByte:
		c->dst.type = OP_IMM;
3407
		c->dst.addr.mem.ea = c->eip;
3408 3409 3410
		c->dst.bytes = 1;
		c->dst.val = insn_fetch(u8, 1, c->eip);
		break;
3411 3412
	case DstMem:
	case DstMem64:
3413
		c->dst = memop;
3414 3415 3416 3417
		if ((c->d & DstMask) == DstMem64)
			c->dst.bytes = 8;
		else
			c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
3418 3419
		if (c->d & BitOp)
			fetch_bit_operand(c);
3420
		c->dst.orig_val = c->dst.val;
3421 3422 3423 3424
		break;
	case DstAcc:
		c->dst.type = OP_REG;
		c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
3425
		c->dst.addr.reg = &c->regs[VCPU_REGS_RAX];
3426
		fetch_register_operand(&c->dst);
3427 3428 3429 3430 3431
		c->dst.orig_val = c->dst.val;
		break;
	case DstDI:
		c->dst.type = OP_MEM;
		c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
3432 3433 3434
		c->dst.addr.mem.ea =
			register_address(c, c->regs[VCPU_REGS_RDI]);
		c->dst.addr.mem.seg = VCPU_SREG_ES;
3435 3436
		c->dst.val = 0;
		break;
3437 3438 3439 3440 3441
	case ImplicitOps:
		/* Special instructions do their own operand decoding. */
	default:
		c->dst.type = OP_NONE; /* Disable writeback. */
		return 0;
3442 3443 3444
	}

done:
3445
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
3446 3447
}

3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469
static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;

	/* The second termination condition only applies for REPE
	 * and REPNE. Test if the repeat string operation prefix is
	 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
	 * corresponding termination condition according to:
	 * 	- if REPE/REPZ and ZF = 0 then done
	 * 	- if REPNE/REPNZ and ZF = 1 then done
	 */
	if (((c->b == 0xa6) || (c->b == 0xa7) ||
	     (c->b == 0xae) || (c->b == 0xaf))
	    && (((c->rep_prefix == REPE_PREFIX) &&
		 ((ctxt->eflags & EFLG_ZF) == 0))
		|| ((c->rep_prefix == REPNE_PREFIX) &&
		    ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
		return true;

	return false;
}

3470
int
3471
x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
3472
{
3473
	struct x86_emulate_ops *ops = ctxt->ops;
3474 3475
	u64 msr_data;
	struct decode_cache *c = &ctxt->decode;
3476
	int rc = X86EMUL_CONTINUE;
3477
	int saved_dst_type = c->dst.type;
3478
	int irq; /* Used for int 3, int, and into */
3479

3480
	ctxt->decode.mem_read.pos = 0;
3481

3482
	if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
3483
		rc = emulate_ud(ctxt);
3484 3485 3486
		goto done;
	}

3487
	/* LOCK prefix is allowed only with some instructions */
3488
	if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
3489
		rc = emulate_ud(ctxt);
3490 3491 3492
		goto done;
	}

3493
	if ((c->d & SrcMask) == SrcMemFAddr && c->src.type != OP_MEM) {
3494
		rc = emulate_ud(ctxt);
3495 3496 3497
		goto done;
	}

A
Avi Kivity 已提交
3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509
	if ((c->d & Sse)
	    && ((ops->get_cr(0, ctxt->vcpu) & X86_CR0_EM)
		|| !(ops->get_cr(4, ctxt->vcpu) & X86_CR4_OSFXSR))) {
		rc = emulate_ud(ctxt);
		goto done;
	}

	if ((c->d & Sse) && (ops->get_cr(0, ctxt->vcpu) & X86_CR0_TS)) {
		rc = emulate_nm(ctxt);
		goto done;
	}

3510
	if (unlikely(ctxt->guest_mode) && c->intercept) {
3511 3512
		rc = emulator_check_intercept(ctxt, c->intercept,
					      X86_ICPT_PRE_EXCEPT);
3513 3514 3515 3516
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

3517
	/* Privileged instruction can be executed only in CPL=0 */
3518
	if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
3519
		rc = emulate_gp(ctxt, 0);
3520 3521 3522
		goto done;
	}

3523 3524 3525 3526 3527 3528
	/* Instruction can only be executed in protected mode */
	if ((c->d & Prot) && !(ctxt->mode & X86EMUL_MODE_PROT)) {
		rc = emulate_ud(ctxt);
		goto done;
	}

3529 3530 3531 3532 3533 3534 3535
	/* Do instruction specific permission checks */
	if (c->check_perm) {
		rc = c->check_perm(ctxt);
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

3536
	if (unlikely(ctxt->guest_mode) && c->intercept) {
3537 3538
		rc = emulator_check_intercept(ctxt, c->intercept,
					      X86_ICPT_POST_EXCEPT);
3539 3540 3541 3542
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

3543 3544
	if (c->rep_prefix && (c->d & String)) {
		/* All REP prefixes have the same first termination condition */
3545
		if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
3546
			ctxt->eip = c->eip;
3547 3548 3549 3550
			goto done;
		}
	}

3551
	if ((c->src.type == OP_MEM) && !(c->d & NoAccess)) {
3552 3553
		rc = segmented_read(ctxt, c->src.addr.mem,
				    c->src.valptr, c->src.bytes);
3554
		if (rc != X86EMUL_CONTINUE)
3555
			goto done;
3556
		c->src.orig_val64 = c->src.val64;
3557 3558
	}

3559
	if (c->src2.type == OP_MEM) {
3560 3561
		rc = segmented_read(ctxt, c->src2.addr.mem,
				    &c->src2.val, c->src2.bytes);
3562 3563 3564 3565
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

3566 3567 3568 3569
	if ((c->d & DstMask) == ImplicitOps)
		goto special_insn;


3570 3571
	if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
		/* optimisation - avoid slow emulated read if Mov */
3572
		rc = segmented_read(ctxt, c->dst.addr.mem,
3573
				   &c->dst.val, c->dst.bytes);
3574 3575
		if (rc != X86EMUL_CONTINUE)
			goto done;
3576
	}
3577
	c->dst.orig_val = c->dst.val;
3578

3579 3580
special_insn:

3581
	if (unlikely(ctxt->guest_mode) && c->intercept) {
3582 3583
		rc = emulator_check_intercept(ctxt, c->intercept,
					      X86_ICPT_POST_MEMACCESS);
3584 3585 3586 3587
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

3588 3589 3590 3591 3592 3593 3594
	if (c->execute) {
		rc = c->execute(ctxt);
		if (rc != X86EMUL_CONTINUE)
			goto done;
		goto writeback;
	}

3595
	if (c->twobyte)
A
Avi Kivity 已提交
3596 3597
		goto twobyte_insn;

3598
	switch (c->b) {
A
Avi Kivity 已提交
3599 3600
	case 0x00 ... 0x05:
	      add:		/* add */
3601
		emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
3602
		break;
3603
	case 0x06:		/* push es */
3604
		rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
3605 3606 3607 3608
		break;
	case 0x07:		/* pop es */
		rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
		break;
A
Avi Kivity 已提交
3609 3610
	case 0x08 ... 0x0d:
	      or:		/* or */
3611
		emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
3612
		break;
3613
	case 0x0e:		/* push cs */
3614
		rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
3615
		break;
A
Avi Kivity 已提交
3616 3617
	case 0x10 ... 0x15:
	      adc:		/* adc */
3618
		emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
3619
		break;
3620
	case 0x16:		/* push ss */
3621
		rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
3622 3623 3624 3625
		break;
	case 0x17:		/* pop ss */
		rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
		break;
A
Avi Kivity 已提交
3626 3627
	case 0x18 ... 0x1d:
	      sbb:		/* sbb */
3628
		emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
3629
		break;
3630
	case 0x1e:		/* push ds */
3631
		rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
3632 3633 3634 3635
		break;
	case 0x1f:		/* pop ds */
		rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
		break;
3636
	case 0x20 ... 0x25:
A
Avi Kivity 已提交
3637
	      and:		/* and */
3638
		emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
3639 3640 3641
		break;
	case 0x28 ... 0x2d:
	      sub:		/* sub */
3642
		emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
3643 3644 3645
		break;
	case 0x30 ... 0x35:
	      xor:		/* xor */
3646
		emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
3647 3648 3649
		break;
	case 0x38 ... 0x3d:
	      cmp:		/* cmp */
3650
		c->dst.type = OP_NONE; /* Disable writeback. */
3651
		emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
3652
		break;
3653 3654 3655 3656 3657 3658 3659 3660
	case 0x40 ... 0x47: /* inc r16/r32 */
		emulate_1op("inc", c->dst, ctxt->eflags);
		break;
	case 0x48 ... 0x4f: /* dec r16/r32 */
		emulate_1op("dec", c->dst, ctxt->eflags);
		break;
	case 0x58 ... 0x5f: /* pop reg */
	pop_instruction:
3661
		rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
3662
		break;
3663
	case 0x60:	/* pusha */
3664
		rc = emulate_pusha(ctxt);
3665 3666 3667 3668
		break;
	case 0x61:	/* popa */
		rc = emulate_popa(ctxt, ops);
		break;
A
Avi Kivity 已提交
3669
	case 0x63:		/* movsxd */
3670
		if (ctxt->mode != X86EMUL_MODE_PROT64)
A
Avi Kivity 已提交
3671
			goto cannot_emulate;
3672
		c->dst.val = (s32) c->src.val;
A
Avi Kivity 已提交
3673
		break;
3674 3675
	case 0x6c:		/* insb */
	case 0x6d:		/* insw/insd */
3676 3677
		c->src.val = c->regs[VCPU_REGS_RDX];
		goto do_io_in;
3678 3679
	case 0x6e:		/* outsb */
	case 0x6f:		/* outsw/outsd */
3680 3681
		c->dst.val = c->regs[VCPU_REGS_RDX];
		goto do_io_out;
3682
		break;
3683
	case 0x70 ... 0x7f: /* jcc (short) */
3684
		if (test_cc(c->b, ctxt->eflags))
3685
			jmp_rel(c, c->src.val);
3686
		break;
A
Avi Kivity 已提交
3687
	case 0x80 ... 0x83:	/* Grp1 */
3688
		switch (c->modrm_reg) {
A
Avi Kivity 已提交
3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707
		case 0:
			goto add;
		case 1:
			goto or;
		case 2:
			goto adc;
		case 3:
			goto sbb;
		case 4:
			goto and;
		case 5:
			goto sub;
		case 6:
			goto xor;
		case 7:
			goto cmp;
		}
		break;
	case 0x84 ... 0x85:
3708
	test:
3709
		emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
3710 3711
		break;
	case 0x86 ... 0x87:	/* xchg */
3712
	xchg:
A
Avi Kivity 已提交
3713
		/* Write back the register source. */
3714 3715
		c->src.val = c->dst.val;
		write_register_operand(&c->src);
A
Avi Kivity 已提交
3716 3717 3718 3719
		/*
		 * Write back the memory destination with implicit LOCK
		 * prefix.
		 */
3720
		c->dst.val = c->src.orig_val;
3721
		c->lock_prefix = 1;
A
Avi Kivity 已提交
3722
		break;
3723 3724
	case 0x8c:  /* mov r/m, sreg */
		if (c->modrm_reg > VCPU_SREG_GS) {
3725
			rc = emulate_ud(ctxt);
3726
			goto done;
3727
		}
3728
		c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
3729
		break;
N
Nitin A Kamble 已提交
3730
	case 0x8d: /* lea r16/r32, m */
3731
		c->dst.val = c->src.addr.mem.ea;
N
Nitin A Kamble 已提交
3732
		break;
3733 3734 3735 3736
	case 0x8e: { /* mov seg, r/m16 */
		uint16_t sel;

		sel = c->src.val;
3737

3738 3739
		if (c->modrm_reg == VCPU_SREG_CS ||
		    c->modrm_reg > VCPU_SREG_GS) {
3740
			rc = emulate_ud(ctxt);
3741 3742 3743
			goto done;
		}

3744
		if (c->modrm_reg == VCPU_SREG_SS)
3745
			ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
3746

3747
		rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
3748 3749 3750 3751

		c->dst.type = OP_NONE;  /* Disable writeback. */
		break;
	}
A
Avi Kivity 已提交
3752
	case 0x8f:		/* pop (sole member of Grp1a) */
3753
		rc = emulate_grp1a(ctxt, ops);
A
Avi Kivity 已提交
3754
		break;
3755 3756
	case 0x90 ... 0x97: /* nop / xchg reg, rax */
		if (c->dst.addr.reg == &c->regs[VCPU_REGS_RAX])
3757
			break;
3758
		goto xchg;
3759 3760 3761 3762 3763 3764 3765
	case 0x98: /* cbw/cwde/cdqe */
		switch (c->op_bytes) {
		case 2: c->dst.val = (s8)c->dst.val; break;
		case 4: c->dst.val = (s16)c->dst.val; break;
		case 8: c->dst.val = (s32)c->dst.val; break;
		}
		break;
N
Nitin A Kamble 已提交
3766
	case 0x9c: /* pushf */
3767
		c->src.val =  (unsigned long) ctxt->eflags;
3768
		rc = em_push(ctxt);
3769
		break;
N
Nitin A Kamble 已提交
3770
	case 0x9d: /* popf */
A
Avi Kivity 已提交
3771
		c->dst.type = OP_REG;
3772
		c->dst.addr.reg = &ctxt->eflags;
A
Avi Kivity 已提交
3773
		c->dst.bytes = c->op_bytes;
3774 3775
		rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
		break;
A
Avi Kivity 已提交
3776
	case 0xa6 ... 0xa7:	/* cmps */
3777
		goto cmp;
3778 3779
	case 0xa8 ... 0xa9:	/* test ax, imm */
		goto test;
A
Avi Kivity 已提交
3780
	case 0xae ... 0xaf:	/* scas */
3781
		goto cmp;
3782 3783 3784
	case 0xc0 ... 0xc1:
		emulate_grp2(ctxt);
		break;
3785
	case 0xc3: /* ret */
A
Avi Kivity 已提交
3786
		c->dst.type = OP_REG;
3787
		c->dst.addr.reg = &c->eip;
A
Avi Kivity 已提交
3788
		c->dst.bytes = c->op_bytes;
3789
		goto pop_instruction;
3790 3791 3792 3793 3794 3795
	case 0xc4:		/* les */
		rc = emulate_load_segment(ctxt, ops, VCPU_SREG_ES);
		break;
	case 0xc5:		/* lds */
		rc = emulate_load_segment(ctxt, ops, VCPU_SREG_DS);
		break;
3796 3797
	case 0xcb:		/* ret far */
		rc = emulate_ret_far(ctxt, ops);
3798
		break;
3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812
	case 0xcc:		/* int3 */
		irq = 3;
		goto do_interrupt;
	case 0xcd:		/* int n */
		irq = c->src.val;
	do_interrupt:
		rc = emulate_int(ctxt, ops, irq);
		break;
	case 0xce:		/* into */
		if (ctxt->eflags & EFLG_OF) {
			irq = 4;
			goto do_interrupt;
		}
		break;
3813 3814
	case 0xcf:		/* iret */
		rc = emulate_iret(ctxt, ops);
3815
		break;
3816 3817 3818 3819 3820 3821 3822
	case 0xd0 ... 0xd1:	/* Grp2 */
		emulate_grp2(ctxt);
		break;
	case 0xd2 ... 0xd3:	/* Grp2 */
		c->src.val = c->regs[VCPU_REGS_RCX];
		emulate_grp2(ctxt);
		break;
3823 3824 3825 3826 3827 3828
	case 0xe0 ... 0xe2:	/* loop/loopz/loopnz */
		register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
		if (address_mask(c, c->regs[VCPU_REGS_RCX]) != 0 &&
		    (c->b == 0xe2 || test_cc(c->b ^ 0x5, ctxt->eflags)))
			jmp_rel(c, c->src.val);
		break;
3829 3830 3831 3832
	case 0xe3:	/* jcxz/jecxz/jrcxz */
		if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0)
			jmp_rel(c, c->src.val);
		break;
3833 3834
	case 0xe4: 	/* inb */
	case 0xe5: 	/* in */
3835
		goto do_io_in;
3836 3837
	case 0xe6: /* outb */
	case 0xe7: /* out */
3838
		goto do_io_out;
3839
	case 0xe8: /* call (near) */ {
3840
		long int rel = c->src.val;
3841
		c->src.val = (unsigned long) c->eip;
3842
		jmp_rel(c, rel);
3843
		rc = em_push(ctxt);
3844
		break;
3845 3846
	}
	case 0xe9: /* jmp rel */
3847
		goto jmp;
3848 3849
	case 0xea: { /* jmp far */
		unsigned short sel;
3850
	jump_far:
3851 3852 3853
		memcpy(&sel, c->src.valptr + c->op_bytes, 2);

		if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
3854
			goto done;
3855

3856 3857
		c->eip = 0;
		memcpy(&c->eip, c->src.valptr, c->op_bytes);
3858
		break;
3859
	}
3860 3861
	case 0xeb:
	      jmp:		/* jmp rel short */
3862
		jmp_rel(c, c->src.val);
3863
		c->dst.type = OP_NONE; /* Disable writeback. */
3864
		break;
3865 3866
	case 0xec: /* in al,dx */
	case 0xed: /* in (e/r)ax,dx */
3867 3868
		c->src.val = c->regs[VCPU_REGS_RDX];
	do_io_in:
3869 3870
		if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
				     &c->dst.val))
3871 3872
			goto done; /* IO is needed */
		break;
3873 3874
	case 0xee: /* out dx,al */
	case 0xef: /* out dx,(e/r)ax */
3875
		c->dst.val = c->regs[VCPU_REGS_RDX];
3876
	do_io_out:
3877 3878
		ops->pio_out_emulated(c->src.bytes, c->dst.val,
				      &c->src.val, 1, ctxt->vcpu);
3879
		c->dst.type = OP_NONE;	/* Disable writeback. */
3880
		break;
3881
	case 0xf4:              /* hlt */
3882
		ctxt->vcpu->arch.halt_request = 1;
3883
		break;
3884 3885 3886 3887
	case 0xf5:	/* cmc */
		/* complement carry flag from eflags reg */
		ctxt->eflags ^= EFLG_CF;
		break;
3888
	case 0xf6 ... 0xf7:	/* Grp3 */
3889
		rc = emulate_grp3(ctxt, ops);
3890
		break;
3891 3892 3893
	case 0xf8: /* clc */
		ctxt->eflags &= ~EFLG_CF;
		break;
3894 3895 3896
	case 0xf9: /* stc */
		ctxt->eflags |= EFLG_CF;
		break;
3897
	case 0xfa: /* cli */
3898
		if (emulator_bad_iopl(ctxt, ops)) {
3899
			rc = emulate_gp(ctxt, 0);
3900
			goto done;
3901
		} else
3902
			ctxt->eflags &= ~X86_EFLAGS_IF;
3903 3904
		break;
	case 0xfb: /* sti */
3905
		if (emulator_bad_iopl(ctxt, ops)) {
3906
			rc = emulate_gp(ctxt, 0);
3907 3908
			goto done;
		} else {
3909
			ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
3910 3911
			ctxt->eflags |= X86_EFLAGS_IF;
		}
3912
		break;
3913 3914 3915 3916 3917 3918
	case 0xfc: /* cld */
		ctxt->eflags &= ~EFLG_DF;
		break;
	case 0xfd: /* std */
		ctxt->eflags |= EFLG_DF;
		break;
3919 3920
	case 0xfe: /* Grp4 */
	grp45:
3921
		rc = emulate_grp45(ctxt);
3922
		break;
3923 3924 3925 3926
	case 0xff: /* Grp5 */
		if (c->modrm_reg == 5)
			goto jump_far;
		goto grp45;
3927 3928
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
3929
	}
3930

3931 3932 3933
	if (rc != X86EMUL_CONTINUE)
		goto done;

3934 3935
writeback:
	rc = writeback(ctxt, ops);
3936
	if (rc != X86EMUL_CONTINUE)
3937 3938
		goto done;

3939 3940 3941 3942 3943 3944
	/*
	 * restore dst type in case the decoding will be reused
	 * (happens for string instruction )
	 */
	c->dst.type = saved_dst_type;

3945
	if ((c->d & SrcMask) == SrcSI)
3946
		string_addr_inc(ctxt, seg_override(ctxt, ops, c),
3947
				VCPU_REGS_RSI, &c->src);
3948 3949

	if ((c->d & DstMask) == DstDI)
3950
		string_addr_inc(ctxt, VCPU_SREG_ES, VCPU_REGS_RDI,
3951
				&c->dst);
3952

3953
	if (c->rep_prefix && (c->d & String)) {
3954
		struct read_cache *r = &ctxt->decode.io_read;
3955
		register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
3956

3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972
		if (!string_insn_completed(ctxt)) {
			/*
			 * Re-enter guest when pio read ahead buffer is empty
			 * or, if it is not used, after each 1024 iteration.
			 */
			if ((r->end != 0 || c->regs[VCPU_REGS_RCX] & 0x3ff) &&
			    (r->end == 0 || r->end != r->pos)) {
				/*
				 * Reset read cache. Usually happens before
				 * decode, but since instruction is restarted
				 * we have to do it here.
				 */
				ctxt->decode.mem_read.end = 0;
				return EMULATION_RESTART;
			}
			goto done; /* skip rip writeback */
3973
		}
3974
	}
3975 3976

	ctxt->eip = c->eip;
3977 3978

done:
3979 3980
	if (rc == X86EMUL_PROPAGATE_FAULT)
		ctxt->have_exception = true;
3981 3982 3983
	if (rc == X86EMUL_INTERCEPTED)
		return EMULATION_INTERCEPTED;

3984
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
A
Avi Kivity 已提交
3985 3986

twobyte_insn:
3987
	switch (c->b) {
A
Avi Kivity 已提交
3988
	case 0x01: /* lgdt, lidt, lmsw */
3989
		switch (c->modrm_reg) {
A
Avi Kivity 已提交
3990 3991 3992
			u16 size;
			unsigned long address;

3993
		case 0: /* vmcall */
3994
			if (c->modrm_mod != 3 || c->modrm_rm != 1)
3995 3996
				goto cannot_emulate;

3997
			rc = kvm_fix_hypercall(ctxt->vcpu);
3998
			if (rc != X86EMUL_CONTINUE)
3999 4000
				goto done;

4001
			/* Let the processor re-execute the fixed hypercall */
4002
			c->eip = ctxt->eip;
4003 4004
			/* Disable writeback. */
			c->dst.type = OP_NONE;
4005
			break;
A
Avi Kivity 已提交
4006
		case 2: /* lgdt */
4007
			rc = read_descriptor(ctxt, ops, c->src.addr.mem,
4008
					     &size, &address, c->op_bytes);
4009
			if (rc != X86EMUL_CONTINUE)
A
Avi Kivity 已提交
4010 4011
				goto done;
			realmode_lgdt(ctxt->vcpu, size, address);
4012 4013
			/* Disable writeback. */
			c->dst.type = OP_NONE;
A
Avi Kivity 已提交
4014
			break;
4015
		case 3: /* lidt/vmmcall */
4016 4017 4018 4019 4020 4021 4022 4023
			if (c->modrm_mod == 3) {
				switch (c->modrm_rm) {
				case 1:
					rc = kvm_fix_hypercall(ctxt->vcpu);
					break;
				default:
					goto cannot_emulate;
				}
4024
			} else {
4025
				rc = read_descriptor(ctxt, ops, c->src.addr.mem,
4026
						     &size, &address,
4027
						     c->op_bytes);
4028
				if (rc != X86EMUL_CONTINUE)
4029 4030 4031
					goto done;
				realmode_lidt(ctxt->vcpu, size, address);
			}
4032 4033
			/* Disable writeback. */
			c->dst.type = OP_NONE;
A
Avi Kivity 已提交
4034 4035
			break;
		case 4: /* smsw */
4036
			c->dst.bytes = 2;
4037
			c->dst.val = ops->get_cr(0, ctxt->vcpu);
A
Avi Kivity 已提交
4038 4039
			break;
		case 6: /* lmsw */
4040
			ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0eul) |
4041
				    (c->src.val & 0x0f), ctxt->vcpu);
4042
			c->dst.type = OP_NONE;
A
Avi Kivity 已提交
4043
			break;
4044
		case 5: /* not defined */
4045
			emulate_ud(ctxt);
4046
			rc = X86EMUL_PROPAGATE_FAULT;
4047
			goto done;
A
Avi Kivity 已提交
4048
		case 7: /* invlpg*/
4049
			rc = em_invlpg(ctxt);
A
Avi Kivity 已提交
4050 4051 4052 4053 4054
			break;
		default:
			goto cannot_emulate;
		}
		break;
4055
	case 0x05: 		/* syscall */
4056
		rc = emulate_syscall(ctxt, ops);
4057
		break;
4058 4059 4060 4061
	case 0x06:
		emulate_clts(ctxt->vcpu);
		break;
	case 0x09:		/* wbinvd */
4062 4063 4064
		kvm_emulate_wbinvd(ctxt->vcpu);
		break;
	case 0x08:		/* invd */
4065 4066 4067 4068
	case 0x0d:		/* GrpP (prefetch) */
	case 0x18:		/* Grp16 (prefetch/nop) */
		break;
	case 0x20: /* mov cr, reg */
4069
		c->dst.val = ops->get_cr(c->modrm_reg, ctxt->vcpu);
4070
		break;
A
Avi Kivity 已提交
4071
	case 0x21: /* mov from dr to reg */
4072
		ops->get_dr(c->modrm_reg, &c->dst.val, ctxt->vcpu);
A
Avi Kivity 已提交
4073
		break;
4074
	case 0x22: /* mov reg, cr */
4075
		if (ops->set_cr(c->modrm_reg, c->src.val, ctxt->vcpu)) {
4076
			emulate_gp(ctxt, 0);
4077
			rc = X86EMUL_PROPAGATE_FAULT;
4078 4079
			goto done;
		}
4080 4081
		c->dst.type = OP_NONE;
		break;
A
Avi Kivity 已提交
4082
	case 0x23: /* mov from reg to dr */
4083
		if (ops->set_dr(c->modrm_reg, c->src.val &
4084 4085 4086
				((ctxt->mode == X86EMUL_MODE_PROT64) ?
				 ~0ULL : ~0U), ctxt->vcpu) < 0) {
			/* #UD condition is already handled by the code above */
4087
			emulate_gp(ctxt, 0);
4088
			rc = X86EMUL_PROPAGATE_FAULT;
4089 4090 4091
			goto done;
		}

4092
		c->dst.type = OP_NONE;	/* no writeback */
A
Avi Kivity 已提交
4093
		break;
4094 4095 4096 4097
	case 0x30:
		/* wrmsr */
		msr_data = (u32)c->regs[VCPU_REGS_RAX]
			| ((u64)c->regs[VCPU_REGS_RDX] << 32);
4098
		if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
4099
			emulate_gp(ctxt, 0);
4100
			rc = X86EMUL_PROPAGATE_FAULT;
4101
			goto done;
4102 4103 4104 4105 4106
		}
		rc = X86EMUL_CONTINUE;
		break;
	case 0x32:
		/* rdmsr */
4107
		if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
4108
			emulate_gp(ctxt, 0);
4109
			rc = X86EMUL_PROPAGATE_FAULT;
4110
			goto done;
4111 4112 4113 4114 4115 4116
		} else {
			c->regs[VCPU_REGS_RAX] = (u32)msr_data;
			c->regs[VCPU_REGS_RDX] = msr_data >> 32;
		}
		rc = X86EMUL_CONTINUE;
		break;
4117
	case 0x34:		/* sysenter */
4118
		rc = emulate_sysenter(ctxt, ops);
4119 4120
		break;
	case 0x35:		/* sysexit */
4121
		rc = emulate_sysexit(ctxt, ops);
4122
		break;
A
Avi Kivity 已提交
4123
	case 0x40 ... 0x4f:	/* cmov */
4124
		c->dst.val = c->dst.orig_val = c->src.val;
4125 4126
		if (!test_cc(c->b, ctxt->eflags))
			c->dst.type = OP_NONE; /* no writeback */
A
Avi Kivity 已提交
4127
		break;
4128
	case 0x80 ... 0x8f: /* jnz rel, etc*/
4129
		if (test_cc(c->b, ctxt->eflags))
4130
			jmp_rel(c, c->src.val);
4131
		break;
4132 4133 4134
	case 0x90 ... 0x9f:     /* setcc r/m8 */
		c->dst.val = test_cc(c->b, ctxt->eflags);
		break;
4135
	case 0xa0:	  /* push fs */
4136
		rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
4137 4138 4139 4140
		break;
	case 0xa1:	 /* pop fs */
		rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
		break;
4141 4142
	case 0xa3:
	      bt:		/* bt */
Q
Qing He 已提交
4143
		c->dst.type = OP_NONE;
4144 4145
		/* only subword offset */
		c->src.val &= (c->dst.bytes << 3) - 1;
4146
		emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
4147
		break;
4148 4149 4150 4151
	case 0xa4: /* shld imm8, r, r/m */
	case 0xa5: /* shld cl, r, r/m */
		emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
		break;
4152
	case 0xa8:	/* push gs */
4153
		rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
4154 4155 4156 4157
		break;
	case 0xa9:	/* pop gs */
		rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
		break;
4158 4159
	case 0xab:
	      bts:		/* bts */
4160
		emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
4161
		break;
4162 4163 4164 4165
	case 0xac: /* shrd imm8, r, r/m */
	case 0xad: /* shrd cl, r, r/m */
		emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
		break;
4166 4167
	case 0xae:              /* clflush */
		break;
A
Avi Kivity 已提交
4168 4169 4170 4171 4172
	case 0xb0 ... 0xb1:	/* cmpxchg */
		/*
		 * Save real source value, then compare EAX against
		 * destination.
		 */
4173 4174
		c->src.orig_val = c->src.val;
		c->src.val = c->regs[VCPU_REGS_RAX];
4175 4176
		emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
		if (ctxt->eflags & EFLG_ZF) {
A
Avi Kivity 已提交
4177
			/* Success: write back to memory. */
4178
			c->dst.val = c->src.orig_val;
A
Avi Kivity 已提交
4179 4180
		} else {
			/* Failure: write the value we saw to EAX. */
4181
			c->dst.type = OP_REG;
4182
			c->dst.addr.reg = (unsigned long *)&c->regs[VCPU_REGS_RAX];
A
Avi Kivity 已提交
4183 4184
		}
		break;
4185 4186 4187
	case 0xb2:		/* lss */
		rc = emulate_load_segment(ctxt, ops, VCPU_SREG_SS);
		break;
A
Avi Kivity 已提交
4188 4189
	case 0xb3:
	      btr:		/* btr */
4190
		emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
4191
		break;
4192 4193 4194 4195 4196 4197
	case 0xb4:		/* lfs */
		rc = emulate_load_segment(ctxt, ops, VCPU_SREG_FS);
		break;
	case 0xb5:		/* lgs */
		rc = emulate_load_segment(ctxt, ops, VCPU_SREG_GS);
		break;
A
Avi Kivity 已提交
4198
	case 0xb6 ... 0xb7:	/* movzx */
4199 4200 4201
		c->dst.bytes = c->op_bytes;
		c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
						       : (u16) c->src.val;
A
Avi Kivity 已提交
4202 4203
		break;
	case 0xba:		/* Grp8 */
4204
		switch (c->modrm_reg & 3) {
A
Avi Kivity 已提交
4205 4206 4207 4208 4209 4210 4211 4212 4213 4214
		case 0:
			goto bt;
		case 1:
			goto bts;
		case 2:
			goto btr;
		case 3:
			goto btc;
		}
		break;
4215 4216
	case 0xbb:
	      btc:		/* btc */
4217
		emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
4218
		break;
4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242
	case 0xbc: {		/* bsf */
		u8 zf;
		__asm__ ("bsf %2, %0; setz %1"
			 : "=r"(c->dst.val), "=q"(zf)
			 : "r"(c->src.val));
		ctxt->eflags &= ~X86_EFLAGS_ZF;
		if (zf) {
			ctxt->eflags |= X86_EFLAGS_ZF;
			c->dst.type = OP_NONE;	/* Disable writeback. */
		}
		break;
	}
	case 0xbd: {		/* bsr */
		u8 zf;
		__asm__ ("bsr %2, %0; setz %1"
			 : "=r"(c->dst.val), "=q"(zf)
			 : "r"(c->src.val));
		ctxt->eflags &= ~X86_EFLAGS_ZF;
		if (zf) {
			ctxt->eflags |= X86_EFLAGS_ZF;
			c->dst.type = OP_NONE;	/* Disable writeback. */
		}
		break;
	}
A
Avi Kivity 已提交
4243
	case 0xbe ... 0xbf:	/* movsx */
4244 4245 4246
		c->dst.bytes = c->op_bytes;
		c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
							(s16) c->src.val;
A
Avi Kivity 已提交
4247
		break;
4248 4249 4250 4251 4252 4253
	case 0xc0 ... 0xc1:	/* xadd */
		emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
		/* Write back the register source. */
		c->src.val = c->dst.orig_val;
		write_register_operand(&c->src);
		break;
4254
	case 0xc3:		/* movnti */
4255 4256 4257
		c->dst.bytes = c->op_bytes;
		c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
							(u64) c->src.val;
4258
		break;
A
Avi Kivity 已提交
4259
	case 0xc7:		/* Grp9 (cmpxchg8b) */
4260
		rc = emulate_grp9(ctxt, ops);
4261
		break;
4262 4263
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
4264
	}
4265 4266 4267 4268

	if (rc != X86EMUL_CONTINUE)
		goto done;

A
Avi Kivity 已提交
4269 4270 4271
	goto writeback;

cannot_emulate:
4272
	return EMULATION_FAILED;
A
Avi Kivity 已提交
4273
}