提交 e36572b6 编写于 作者: T Tony Prisk

dts: vt8500: Correct reference clock on WM8850 SoCs

WM8850 SoCs use a 24Mhz reference clock for the PLLs but the SoC file
currently parents all PLLs to the 25Mhz reference clock.

This patch corrects the PLL parent clock references.
Signed-off-by: NTony Prisk <linux@prisktech.co.nz>
上级 9e7b6d3e
...@@ -84,49 +84,49 @@ ...@@ -84,49 +84,49 @@
plla: plla { plla: plla {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "wm,wm8850-pll-clock"; compatible = "wm,wm8850-pll-clock";
clocks = <&ref25>; clocks = <&ref24>;
reg = <0x200>; reg = <0x200>;
}; };
pllb: pllb { pllb: pllb {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "wm,wm8850-pll-clock"; compatible = "wm,wm8850-pll-clock";
clocks = <&ref25>; clocks = <&ref24>;
reg = <0x204>; reg = <0x204>;
}; };
pllc: pllc { pllc: pllc {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "wm,wm8850-pll-clock"; compatible = "wm,wm8850-pll-clock";
clocks = <&ref25>; clocks = <&ref24>;
reg = <0x208>; reg = <0x208>;
}; };
plld: plld { plld: plld {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "wm,wm8850-pll-clock"; compatible = "wm,wm8850-pll-clock";
clocks = <&ref25>; clocks = <&ref24>;
reg = <0x20c>; reg = <0x20c>;
}; };
plle: plle { plle: plle {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "wm,wm8850-pll-clock"; compatible = "wm,wm8850-pll-clock";
clocks = <&ref25>; clocks = <&ref24>;
reg = <0x210>; reg = <0x210>;
}; };
pllf: pllf { pllf: pllf {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "wm,wm8850-pll-clock"; compatible = "wm,wm8850-pll-clock";
clocks = <&ref25>; clocks = <&ref24>;
reg = <0x214>; reg = <0x214>;
}; };
pllg: pllg { pllg: pllg {
#clock-cells = <0>; #clock-cells = <0>;
compatible = "wm,wm8850-pll-clock"; compatible = "wm,wm8850-pll-clock";
clocks = <&ref25>; clocks = <&ref24>;
reg = <0x218>; reg = <0x218>;
}; };
......
Markdown is supported
0% .
You are about to add 0 people to the discussion. Proceed with caution.
先完成此消息的编辑!
想要评论请 注册