提交 cb75f233 编写于 作者: L Lars-Peter Clausen 提交者: Jonathan Cameron

staging:iio:ad7476: Fix off by one error for channel shift

The datasheet is a bit confusing about this. It says that a dataword has 4
leading zeros, but the first zero is already put on the bus when CS is pulled
low and the second zero is put on the bus on the first leading edge of SCLK, so
when the first bit is sampled on the first trailing edge it will sample what the
datasheet refers to as the second leading zero. Subsequently we only see 3
leading zeros in the 16 bit dataword and the result we get is shifted to the
left by one bit. Fix this by adjusting the channel shift by 1.
Signed-off-by: NLars-Peter Clausen <lars@metafoo.de>
Signed-off-by: NJonathan Cameron <jic23@kernel.org>
上级 7dd73b86
...@@ -76,7 +76,7 @@ static int ad7476_read_raw(struct iio_dev *indio_dev, ...@@ -76,7 +76,7 @@ static int ad7476_read_raw(struct iio_dev *indio_dev,
.sign = 'u', \ .sign = 'u', \
.realbits = bits, \ .realbits = bits, \
.storagebits = 16, \ .storagebits = 16, \
.shift = 12 - bits, \ .shift = 13 - bits, \
}, \ }, \
} }
......
Markdown is supported
0% .
You are about to add 0 people to the discussion. Proceed with caution.
先完成此消息的编辑!
想要评论请 注册