提交 b60987a1 编写于 作者: R Roland Vossen 提交者: Greg Kroah-Hartman

staging: brcm80211: simplified register access macro's in softmac

Code cleanup. Removed MIPS specific 'sync' instruction since this is not
required for the chips that this driver supports. MIPS specific macro's
were now the same as non-MIPS register access macro's and thus have been
deleted. Also added comment that makes clearer what the benefit of these
macro's is. Unified big and little end register access macro's.
Reported-by: NDan Carpenter <error27@gmail.com>
Reported-by: NJulian Calaby <julian.calaby@gmail.com>
Reviewed-by: NPieter-Paul Giesberts <pieterpg@broadcom.com>
Signed-off-by: NArend van Spriel <arend@broadcom.com>
Signed-off-by: NGreg Kroah-Hartman <gregkh@suse.de>
上级 d89a4c80
...@@ -320,60 +320,38 @@ do { \ ...@@ -320,60 +320,38 @@ do { \
#define WL_ERROR_ON() (brcm_msg_level & LOG_ERROR_VAL) #define WL_ERROR_ON() (brcm_msg_level & LOG_ERROR_VAL)
/* register access macros */ /*
* Register access macros.
*
* These macro's take a pointer to the address to read as one of their
* arguments. The macro itself deduces the size of the IO transaction (u8, u16
* or u32). Advantage of this approach in combination with using a struct to
* define the registers in a register block, is that access size and access
* location are defined in only one spot. This reduces the risk of the
* programmer trying to use an unsupported transaction size on a register.
*
* For big endian operation, a byte swap has to be done. Eg, when attempting
* to read byte address 0, byte 3 should be read. This is accomplished
* using an xor ('^') operator.
*/
#ifndef __BIG_ENDIAN #ifndef __BIG_ENDIAN
#ifndef __mips__ #define SWP2(r) (r)
#define R_REG(r) \ #define SWP3(r) (r)
({\ #else
sizeof(*(r)) == sizeof(u8) ? \ #define SWP2(r) ((unsigned long)(r)^2)
readb((u8 *)(r)) : \ #define SWP3(r) ((unsigned long)(r)^3)
sizeof(*(r)) == sizeof(u16) ? readw((u16 *)(r)) : \ #endif /* __BIG_ENDIAN */
readl((u32 *)(r)); \
})
#else /* __mips__ */
#define R_REG(r) \
({ \
__typeof(*(r)) __osl_v; \
__asm__ __volatile__("sync"); \
switch (sizeof(*(r))) { \
case sizeof(u8): \
__osl_v = readb((u8 *)(r)); \
break; \
case sizeof(u16): \
__osl_v = readw((u16 *)(r)); \
break; \
case sizeof(u32): \
__osl_v = \
readl((u32 *)(r)); \
break; \
} \
__asm__ __volatile__("sync"); \
__osl_v; \
})
#endif /* __mips__ */
#define W_REG(r, v) do { \
switch (sizeof(*(r))) { \
case sizeof(u8): \
writeb((u8)(v), (u8 *)(r)); break; \
case sizeof(u16): \
writew((u16)(v), (u16 *)(r)); break; \
case sizeof(u32): \
writel((u32)(v), (u32 *)(r)); break; \
}; \
} while (0)
#else /* __BIG_ENDIAN */
#define R_REG(r) \ #define R_REG(r) \
({ \ ({ \
__typeof(*(r)) __osl_v; \ __typeof(*(r)) __osl_v; \
switch (sizeof(*(r))) { \ switch (sizeof(*(r))) { \
case sizeof(u8): \ case sizeof(u8): \
__osl_v = \ __osl_v = readb((u8 *)(SWP3(r))); \
readb((u8 *)((unsigned long)(r)^3)); \
break; \ break; \
case sizeof(u16): \ case sizeof(u16): \
__osl_v = \ __osl_v = readw((u16 *)(SWP2(r))); \
readw((u16 *)((unsigned long)(r)^2)); \
break; \ break; \
case sizeof(u32): \ case sizeof(u32): \
__osl_v = readl((u32 *)(r)); \ __osl_v = readl((u32 *)(r)); \
...@@ -385,17 +363,16 @@ do { \ ...@@ -385,17 +363,16 @@ do { \
#define W_REG(r, v) do { \ #define W_REG(r, v) do { \
switch (sizeof(*(r))) { \ switch (sizeof(*(r))) { \
case sizeof(u8): \ case sizeof(u8): \
writeb((u8)(v), \ writeb((u8)(v), (u8 *)(SWP3(r))); \
(u8 *)((unsigned long)(r)^3)); break; \ break; \
case sizeof(u16): \ case sizeof(u16): \
writew((u16)(v), \ writew((u16)(v), (u16 *)(SWP2(r))); \
(u16 *)((unsigned long)(r)^2)); break; \ break; \
case sizeof(u32): \ case sizeof(u32): \
writel((u32)(v), \ writel((u32)(v), (u32 *)(r)); \
(u32 *)(r)); break; \ break; \
} \ } \
} while (0) } while (0)
#endif /* __BIG_ENDIAN */
#ifdef __mips__ #ifdef __mips__
/* /*
......
Markdown is supported
0% .
You are about to add 0 people to the discussion. Proceed with caution.
先完成此消息的编辑!
想要评论请 注册