提交 a35247c6 编写于 作者: C Chao Xie 提交者: Stephen Boyd

clk: mmp: add fixed clock UBS_PLL for pxa910/pxa168

USB will drive clock from USB_PLL.
Signed-off-by: NChao Xie <chao.xie@marvell.com>
Signed-off-by: NStephen Boyd <sboyd@codeaurora.org>
上级 ae8d4048
...@@ -58,6 +58,7 @@ static struct mmp_param_fixed_rate_clk fixed_rate_clks[] = { ...@@ -58,6 +58,7 @@ static struct mmp_param_fixed_rate_clk fixed_rate_clks[] = {
{PXA168_CLK_CLK32, "clk32", NULL, CLK_IS_ROOT, 32768}, {PXA168_CLK_CLK32, "clk32", NULL, CLK_IS_ROOT, 32768},
{PXA168_CLK_VCTCXO, "vctcxo", NULL, CLK_IS_ROOT, 26000000}, {PXA168_CLK_VCTCXO, "vctcxo", NULL, CLK_IS_ROOT, 26000000},
{PXA168_CLK_PLL1, "pll1", NULL, CLK_IS_ROOT, 624000000}, {PXA168_CLK_PLL1, "pll1", NULL, CLK_IS_ROOT, 624000000},
{PXA168_CLK_USB_PLL, "usb_pll", NULL, CLK_IS_ROOT, 480000000},
}; };
static struct mmp_param_fixed_factor_clk fixed_factor_clks[] = { static struct mmp_param_fixed_factor_clk fixed_factor_clks[] = {
......
...@@ -57,6 +57,7 @@ static struct mmp_param_fixed_rate_clk fixed_rate_clks[] = { ...@@ -57,6 +57,7 @@ static struct mmp_param_fixed_rate_clk fixed_rate_clks[] = {
{PXA910_CLK_CLK32, "clk32", NULL, CLK_IS_ROOT, 32768}, {PXA910_CLK_CLK32, "clk32", NULL, CLK_IS_ROOT, 32768},
{PXA910_CLK_VCTCXO, "vctcxo", NULL, CLK_IS_ROOT, 26000000}, {PXA910_CLK_VCTCXO, "vctcxo", NULL, CLK_IS_ROOT, 26000000},
{PXA910_CLK_PLL1, "pll1", NULL, CLK_IS_ROOT, 624000000}, {PXA910_CLK_PLL1, "pll1", NULL, CLK_IS_ROOT, 624000000},
{PXA910_CLK_USB_PLL, "usb_pll", NULL, CLK_IS_ROOT, 480000000},
}; };
static struct mmp_param_fixed_factor_clk fixed_factor_clks[] = { static struct mmp_param_fixed_factor_clk fixed_factor_clks[] = {
......
...@@ -19,6 +19,7 @@ ...@@ -19,6 +19,7 @@
#define PXA168_CLK_PLL1_2_1_5 19 #define PXA168_CLK_PLL1_2_1_5 19
#define PXA168_CLK_PLL1_3_16 20 #define PXA168_CLK_PLL1_3_16 20
#define PXA168_CLK_UART_PLL 27 #define PXA168_CLK_UART_PLL 27
#define PXA168_CLK_USB_PLL 28
/* apb periphrals */ /* apb periphrals */
#define PXA168_CLK_TWSI0 60 #define PXA168_CLK_TWSI0 60
......
...@@ -19,6 +19,7 @@ ...@@ -19,6 +19,7 @@
#define PXA910_CLK_PLL1_2_1_5 19 #define PXA910_CLK_PLL1_2_1_5 19
#define PXA910_CLK_PLL1_3_16 20 #define PXA910_CLK_PLL1_3_16 20
#define PXA910_CLK_UART_PLL 27 #define PXA910_CLK_UART_PLL 27
#define PXA910_CLK_USB_PLL 28
/* apb periphrals */ /* apb periphrals */
#define PXA910_CLK_TWSI0 60 #define PXA910_CLK_TWSI0 60
......
Markdown is supported
0% .
You are about to add 0 people to the discussion. Proceed with caution.
先完成此消息的编辑!
想要评论请 注册