提交 0ae92144 编写于 作者: F Frank Wang 提交者: Heiko Stuebner

ARM: dts: rockchip: add cpu enable method for rk3228 SoC

This patch sets PSCI as the default cpu enable-method for RK3228 SoC.
Signed-off-by: NFrank Wang <frank.wang@rock-chips.com>
Signed-off-by: NHeiko Stuebner <heiko@sntech.de>
上级 ec6ca8e1
...@@ -70,6 +70,7 @@ ...@@ -70,6 +70,7 @@
#cooling-cells = <2>; /* min followed by max */ #cooling-cells = <2>; /* min followed by max */
clock-latency = <40000>; clock-latency = <40000>;
clocks = <&cru ARMCLK>; clocks = <&cru ARMCLK>;
enable-method = "psci";
}; };
cpu1: cpu@f01 { cpu1: cpu@f01 {
...@@ -78,6 +79,7 @@ ...@@ -78,6 +79,7 @@
reg = <0xf01>; reg = <0xf01>;
resets = <&cru SRST_CORE1>; resets = <&cru SRST_CORE1>;
operating-points-v2 = <&cpu0_opp_table>; operating-points-v2 = <&cpu0_opp_table>;
enable-method = "psci";
}; };
cpu2: cpu@f02 { cpu2: cpu@f02 {
...@@ -86,6 +88,7 @@ ...@@ -86,6 +88,7 @@
reg = <0xf02>; reg = <0xf02>;
resets = <&cru SRST_CORE2>; resets = <&cru SRST_CORE2>;
operating-points-v2 = <&cpu0_opp_table>; operating-points-v2 = <&cpu0_opp_table>;
enable-method = "psci";
}; };
cpu3: cpu@f03 { cpu3: cpu@f03 {
...@@ -94,6 +97,7 @@ ...@@ -94,6 +97,7 @@
reg = <0xf03>; reg = <0xf03>;
resets = <&cru SRST_CORE3>; resets = <&cru SRST_CORE3>;
operating-points-v2 = <&cpu0_opp_table>; operating-points-v2 = <&cpu0_opp_table>;
enable-method = "psci";
}; };
}; };
...@@ -151,6 +155,11 @@ ...@@ -151,6 +155,11 @@
interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>; interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>;
}; };
psci {
compatible = "arm,psci-1.0", "arm,psci-0.2";
method = "smc";
};
timer { timer {
compatible = "arm,armv7-timer"; compatible = "arm,armv7-timer";
arm,cpu-registers-not-fw-configured; arm,cpu-registers-not-fw-configured;
......
Markdown is supported
0% .
You are about to add 0 people to the discussion. Proceed with caution.
先完成此消息的编辑!
想要评论请 注册