atmel_serial.c 25.4 KB
Newer Older
1
/*
2
 *  linux/drivers/char/atmel_serial.c
3
 *
4
 *  Driver for Atmel AT91 / AT32 Serial ports
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
 *  Copyright (C) 2003 Rick Bronson
 *
 *  Based on drivers/char/serial_sa1100.c, by Deep Blue Solutions Ltd.
 *  Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
 *
 */
#include <linux/module.h>
#include <linux/tty.h>
#include <linux/ioport.h>
#include <linux/slab.h>
#include <linux/init.h>
#include <linux/serial.h>
31
#include <linux/clk.h>
32 33 34
#include <linux/console.h>
#include <linux/sysrq.h>
#include <linux/tty_flip.h>
35
#include <linux/platform_device.h>
36
#include <linux/atmel_pdc.h>
37 38 39

#include <asm/io.h>

40
#include <asm/mach/serial_at91.h>
41
#include <asm/arch/board.h>
42

43
#ifdef CONFIG_ARM
44
#include <asm/arch/cpu.h>
45
#include <asm/arch/gpio.h>
46
#endif
47

48 49
#include "atmel_serial.h"

50
#if defined(CONFIG_SERIAL_ATMEL_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
51 52 53 54 55
#define SUPPORT_SYSRQ
#endif

#include <linux/serial_core.h>

56
#ifdef CONFIG_SERIAL_ATMEL_TTYAT
57 58 59 60

/* Use device name ttyAT, major 204 and minor 154-169.  This is necessary if we
 * should coexist with the 8250 driver, such as if we have an external 16C550
 * UART. */
61
#define SERIAL_ATMEL_MAJOR	204
62
#define MINOR_START		154
63
#define ATMEL_DEVICENAME	"ttyAT"
64 65 66 67 68

#else

/* Use device name ttyS, major 4, minor 64-68.  This is the usual serial port
 * name, but it is legally reserved for the 8250 driver. */
69
#define SERIAL_ATMEL_MAJOR	TTY_MAJOR
70
#define MINOR_START		64
71
#define ATMEL_DEVICENAME	"ttyS"
72 73 74

#endif

75
#define ATMEL_ISR_PASS_LIMIT	256
76

77 78 79 80 81 82 83 84 85 86 87 88 89 90
#define UART_PUT_CR(port,v)	__raw_writel(v, (port)->membase + ATMEL_US_CR)
#define UART_GET_MR(port)	__raw_readl((port)->membase + ATMEL_US_MR)
#define UART_PUT_MR(port,v)	__raw_writel(v, (port)->membase + ATMEL_US_MR)
#define UART_PUT_IER(port,v)	__raw_writel(v, (port)->membase + ATMEL_US_IER)
#define UART_PUT_IDR(port,v)	__raw_writel(v, (port)->membase + ATMEL_US_IDR)
#define UART_GET_IMR(port)	__raw_readl((port)->membase + ATMEL_US_IMR)
#define UART_GET_CSR(port)	__raw_readl((port)->membase + ATMEL_US_CSR)
#define UART_GET_CHAR(port)	__raw_readl((port)->membase + ATMEL_US_RHR)
#define UART_PUT_CHAR(port,v)	__raw_writel(v, (port)->membase + ATMEL_US_THR)
#define UART_GET_BRGR(port)	__raw_readl((port)->membase + ATMEL_US_BRGR)
#define UART_PUT_BRGR(port,v)	__raw_writel(v, (port)->membase + ATMEL_US_BRGR)
#define UART_PUT_RTOR(port,v)	__raw_writel(v, (port)->membase + ATMEL_US_RTOR)

// #define UART_GET_CR(port)	__raw_readl((port)->membase + ATMEL_US_CR)		// is write-only
91 92

 /* PDC registers */
93 94 95 96 97 98 99 100 101 102 103 104 105
#define UART_PUT_PTCR(port,v)	__raw_writel(v, (port)->membase + ATMEL_PDC_PTCR)
#define UART_GET_PTSR(port)	__raw_readl((port)->membase + ATMEL_PDC_PTSR)

#define UART_PUT_RPR(port,v)	__raw_writel(v, (port)->membase + ATMEL_PDC_RPR)
#define UART_GET_RPR(port)	__raw_readl((port)->membase + ATMEL_PDC_RPR)
#define UART_PUT_RCR(port,v)	__raw_writel(v, (port)->membase + ATMEL_PDC_RCR)
#define UART_PUT_RNPR(port,v)	__raw_writel(v, (port)->membase + ATMEL_PDC_RNPR)
#define UART_PUT_RNCR(port,v)	__raw_writel(v, (port)->membase + ATMEL_PDC_RNCR)

#define UART_PUT_TPR(port,v)	__raw_writel(v, (port)->membase + ATMEL_PDC_TPR)
#define UART_PUT_TCR(port,v)	__raw_writel(v, (port)->membase + ATMEL_PDC_TCR)
//#define UART_PUT_TNPR(port,v)	__raw_writel(v, (port)->membase + ATMEL_PDC_TNPR)
//#define UART_PUT_TNCR(port,v)	__raw_writel(v, (port)->membase + ATMEL_PDC_TNCR)
106

107 108
static int (*atmel_open_hook)(struct uart_port *);
static void (*atmel_close_hook)(struct uart_port *);
109

110 111 112
/*
 * We wrap our port structure around the generic uart_port.
 */
113
struct atmel_uart_port {
114 115 116
	struct uart_port	uart;		/* uart */
	struct clk		*clk;		/* uart clock */
	unsigned short		suspended;	/* is port suspended? */
117
	int			break_active;	/* break being received */
118 119
};

120
static struct atmel_uart_port atmel_ports[ATMEL_MAX_UART];
121

122
#ifdef SUPPORT_SYSRQ
123
static struct console atmel_console;
124 125 126 127 128
#endif

/*
 * Return TIOCSER_TEMT when transmitter FIFO and Shift register is empty.
 */
129
static u_int atmel_tx_empty(struct uart_port *port)
130
{
131
	return (UART_GET_CSR(port) & ATMEL_US_TXEMPTY) ? TIOCSER_TEMT : 0;
132 133 134 135 136
}

/*
 * Set state of the modem control output lines
 */
137
static void atmel_set_mctrl(struct uart_port *port, u_int mctrl)
138 139
{
	unsigned int control = 0;
140
	unsigned int mode;
141

142
#ifdef CONFIG_ARCH_AT91RM9200
143
	if (cpu_is_at91rm9200()) {
144 145 146 147
		/*
		 * AT91RM9200 Errata #39: RTS0 is not internally connected to PA21.
		 *  We need to drive the pin manually.
		 */
148
		if (port->mapbase == AT91RM9200_BASE_US0) {
149
			if (mctrl & TIOCM_RTS)
150
				at91_set_gpio_value(AT91_PIN_PA21, 0);
151
			else
152
				at91_set_gpio_value(AT91_PIN_PA21, 1);
153
		}
154
	}
155
#endif
156 157

	if (mctrl & TIOCM_RTS)
158
		control |= ATMEL_US_RTSEN;
159
	else
160
		control |= ATMEL_US_RTSDIS;
161 162

	if (mctrl & TIOCM_DTR)
163
		control |= ATMEL_US_DTREN;
164
	else
165
		control |= ATMEL_US_DTRDIS;
166

167 168 169
	UART_PUT_CR(port, control);

	/* Local loopback mode? */
170
	mode = UART_GET_MR(port) & ~ATMEL_US_CHMODE;
171
	if (mctrl & TIOCM_LOOP)
172
		mode |= ATMEL_US_CHMODE_LOC_LOOP;
173
	else
174
		mode |= ATMEL_US_CHMODE_NORMAL;
175
	UART_PUT_MR(port, mode);
176 177 178 179 180
}

/*
 * Get state of the modem control input lines
 */
181
static u_int atmel_get_mctrl(struct uart_port *port)
182 183 184 185 186 187 188 189
{
	unsigned int status, ret = 0;

	status = UART_GET_CSR(port);

	/*
	 * The control signals are active low.
	 */
190
	if (!(status & ATMEL_US_DCD))
191
		ret |= TIOCM_CD;
192
	if (!(status & ATMEL_US_CTS))
193
		ret |= TIOCM_CTS;
194
	if (!(status & ATMEL_US_DSR))
195
		ret |= TIOCM_DSR;
196
	if (!(status & ATMEL_US_RI))
197 198 199 200 201 202 203 204
		ret |= TIOCM_RI;

	return ret;
}

/*
 * Stop transmitting.
 */
205
static void atmel_stop_tx(struct uart_port *port)
206
{
207
	UART_PUT_IDR(port, ATMEL_US_TXRDY);
208 209 210 211 212
}

/*
 * Start transmitting.
 */
213
static void atmel_start_tx(struct uart_port *port)
214
{
215
	UART_PUT_IER(port, ATMEL_US_TXRDY);
216 217 218 219 220
}

/*
 * Stop receiving - port is in process of being closed.
 */
221
static void atmel_stop_rx(struct uart_port *port)
222
{
223
	UART_PUT_IDR(port, ATMEL_US_RXRDY);
224 225 226 227 228
}

/*
 * Enable modem status interrupts
 */
229
static void atmel_enable_ms(struct uart_port *port)
230
{
231
	UART_PUT_IER(port, ATMEL_US_RIIC | ATMEL_US_DSRIC | ATMEL_US_DCDIC | ATMEL_US_CTSIC);
232 233 234 235 236
}

/*
 * Control the transmission of a break signal
 */
237
static void atmel_break_ctl(struct uart_port *port, int break_state)
238 239
{
	if (break_state != 0)
240
		UART_PUT_CR(port, ATMEL_US_STTBRK);	/* start break */
241
	else
242
		UART_PUT_CR(port, ATMEL_US_STPBRK);	/* stop break */
243 244 245 246 247
}

/*
 * Characters received (called from interrupt handler)
 */
248
static void atmel_rx_chars(struct uart_port *port)
249
{
250
	struct atmel_uart_port *atmel_port = (struct atmel_uart_port *) port;
251 252 253
	struct tty_struct *tty = port->info->tty;
	unsigned int status, ch, flg;

254
	status = UART_GET_CSR(port);
255
	while (status & ATMEL_US_RXRDY) {
256 257 258 259 260 261 262 263 264 265
		ch = UART_GET_CHAR(port);

		port->icount.rx++;

		flg = TTY_NORMAL;

		/*
		 * note that the error handling code is
		 * out of the main execution path
		 */
266 267 268
		if (unlikely(status & (ATMEL_US_PARE | ATMEL_US_FRAME
				       | ATMEL_US_OVRE | ATMEL_US_RXBRK)
			     || atmel_port->break_active)) {
269
			UART_PUT_CR(port, ATMEL_US_RSTSTA);	/* clear error */
270 271
			if (status & ATMEL_US_RXBRK
			    && !atmel_port->break_active) {
272
				status &= ~(ATMEL_US_PARE | ATMEL_US_FRAME);	/* ignore side-effect */
273
				port->icount.brk++;
274 275
				atmel_port->break_active = 1;
				UART_PUT_IER(port, ATMEL_US_RXBRK);
276 277
				if (uart_handle_break(port))
					goto ignore_char;
278 279 280 281 282 283 284 285 286 287 288
			} else {
				/*
				 * This is either the end-of-break
				 * condition or we've received at
				 * least one character without RXBRK
				 * being set. In both cases, the next
				 * RXBRK will indicate start-of-break.
				 */
				UART_PUT_IDR(port, ATMEL_US_RXBRK);
				status &= ~ATMEL_US_RXBRK;
				atmel_port->break_active = 0;
289
			}
290
			if (status & ATMEL_US_PARE)
291
				port->icount.parity++;
292
			if (status & ATMEL_US_FRAME)
293
				port->icount.frame++;
294
			if (status & ATMEL_US_OVRE)
295 296
				port->icount.overrun++;

297 298
			status &= port->read_status_mask;

299
			if (status & ATMEL_US_RXBRK)
300
				flg = TTY_BREAK;
301
			else if (status & ATMEL_US_PARE)
302
				flg = TTY_PARITY;
303
			else if (status & ATMEL_US_FRAME)
304 305 306
				flg = TTY_FRAME;
		}

307
		if (uart_handle_sysrq_char(port, ch))
308 309
			goto ignore_char;

310
		uart_insert_char(port, status, ATMEL_US_OVRE, ch, flg);
311 312

	ignore_char:
313
		status = UART_GET_CSR(port);
314 315 316 317 318 319 320 321
	}

	tty_flip_buffer_push(tty);
}

/*
 * Transmit characters (called from interrupt handler)
 */
322
static void atmel_tx_chars(struct uart_port *port)
323 324 325 326 327 328 329 330 331 332
{
	struct circ_buf *xmit = &port->info->xmit;

	if (port->x_char) {
		UART_PUT_CHAR(port, port->x_char);
		port->icount.tx++;
		port->x_char = 0;
		return;
	}
	if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
333
		atmel_stop_tx(port);
334 335 336
		return;
	}

337
	while (UART_GET_CSR(port) & ATMEL_US_TXRDY) {
338 339 340 341 342 343 344 345 346 347 348
		UART_PUT_CHAR(port, xmit->buf[xmit->tail]);
		xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
		port->icount.tx++;
		if (uart_circ_empty(xmit))
			break;
	}

	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
		uart_write_wakeup(port);

	if (uart_circ_empty(xmit))
349
		atmel_stop_tx(port);
350 351 352 353 354
}

/*
 * Interrupt handler
 */
355
static irqreturn_t atmel_interrupt(int irq, void *dev_id)
356 357
{
	struct uart_port *port = dev_id;
358
	struct atmel_uart_port *atmel_port = (struct atmel_uart_port *) port;
359 360 361
	unsigned int status, pending, pass_counter = 0;

	status = UART_GET_CSR(port);
362 363 364
	pending = status & UART_GET_IMR(port);
	while (pending) {
		/* Interrupt receive */
365
		if (pending & ATMEL_US_RXRDY)
366
			atmel_rx_chars(port);
367 368 369 370 371 372 373 374 375 376
		else if (pending & ATMEL_US_RXBRK) {
			/*
			 * End of break detected. If it came along
			 * with a character, atmel_rx_chars will
			 * handle it.
			 */
			UART_PUT_CR(port, ATMEL_US_RSTSTA);
			UART_PUT_IDR(port, ATMEL_US_RXBRK);
			atmel_port->break_active = 0;
		}
377 378

		// TODO: All reads to CSR will clear these interrupts!
379 380 381 382 383 384 385
		if (pending & ATMEL_US_RIIC) port->icount.rng++;
		if (pending & ATMEL_US_DSRIC) port->icount.dsr++;
		if (pending & ATMEL_US_DCDIC)
			uart_handle_dcd_change(port, !(status & ATMEL_US_DCD));
		if (pending & ATMEL_US_CTSIC)
			uart_handle_cts_change(port, !(status & ATMEL_US_CTS));
		if (pending & (ATMEL_US_RIIC | ATMEL_US_DSRIC | ATMEL_US_DCDIC | ATMEL_US_CTSIC))
386 387 388
			wake_up_interruptible(&port->info->delta_msr_wait);

		/* Interrupt transmit */
389 390
		if (pending & ATMEL_US_TXRDY)
			atmel_tx_chars(port);
391

392
		if (pass_counter++ > ATMEL_ISR_PASS_LIMIT)
393
			break;
394

395 396
		status = UART_GET_CSR(port);
		pending = status & UART_GET_IMR(port);
397 398 399 400 401 402 403
	}
	return IRQ_HANDLED;
}

/*
 * Perform initialization and enable port for reception
 */
404
static int atmel_startup(struct uart_port *port)
405 406 407 408 409 410 411 412 413 414 415 416 417
{
	int retval;

	/*
	 * Ensure that no interrupts are enabled otherwise when
	 * request_irq() is called we could get stuck trying to
	 * handle an unexpected interrupt
	 */
	UART_PUT_IDR(port, -1);

	/*
	 * Allocate the IRQ
	 */
418
	retval = request_irq(port->irq, atmel_interrupt, IRQF_SHARED, "atmel_serial", port);
419
	if (retval) {
420
		printk("atmel_serial: atmel_startup - Can't get irq\n");
421 422 423 424 425 426 427
		return retval;
	}

	/*
	 * If there is a specific "open" function (to register
	 * control line interrupts)
	 */
428 429
	if (atmel_open_hook) {
		retval = atmel_open_hook(port);
430 431 432 433 434 435 436 437 438
		if (retval) {
			free_irq(port->irq, port);
			return retval;
		}
	}

	/*
	 * Finally, enable the serial port
	 */
439 440
	UART_PUT_CR(port, ATMEL_US_RSTSTA | ATMEL_US_RSTRX);
	UART_PUT_CR(port, ATMEL_US_TXEN | ATMEL_US_RXEN);		/* enable xmit & rcvr */
441

442
	UART_PUT_IER(port, ATMEL_US_RXRDY);		/* enable receive only */
443

444 445 446 447 448 449
	return 0;
}

/*
 * Disable the port
 */
450
static void atmel_shutdown(struct uart_port *port)
451 452 453 454
{
	/*
	 * Disable all interrupts, port and break condition.
	 */
455
	UART_PUT_CR(port, ATMEL_US_RSTSTA);
456 457 458 459 460 461 462 463 464 465 466
	UART_PUT_IDR(port, -1);

	/*
	 * Free the interrupt
	 */
	free_irq(port->irq, port);

	/*
	 * If there is a specific "close" function (to unregister
	 * control line interrupts)
	 */
467 468
	if (atmel_close_hook)
		atmel_close_hook(port);
469 470 471 472 473
}

/*
 * Power / Clock management.
 */
474
static void atmel_serial_pm(struct uart_port *port, unsigned int state, unsigned int oldstate)
475
{
476
	struct atmel_uart_port *atmel_port = (struct atmel_uart_port *) port;
477

478 479 480 481 482 483
	switch (state) {
		case 0:
			/*
			 * Enable the peripheral clock for this serial port.
			 * This is called on uart_open() or a resume event.
			 */
484
			clk_enable(atmel_port->clk);
485 486 487 488 489 490
			break;
		case 3:
			/*
			 * Disable the peripheral clock for this serial port.
			 * This is called on uart_close() or a suspend event.
			 */
491
			clk_disable(atmel_port->clk);
492 493
			break;
		default:
494
			printk(KERN_ERR "atmel_serial: unknown pm %d\n", state);
495 496 497 498 499 500
	}
}

/*
 * Change the port parameters
 */
A
Alan Cox 已提交
501
static void atmel_set_termios(struct uart_port *port, struct ktermios * termios, struct ktermios * old)
502 503 504 505
{
	unsigned long flags;
	unsigned int mode, imr, quot, baud;

506 507 508
	/* Get current mode register */
	mode = UART_GET_MR(port) & ~(ATMEL_US_USCLKS | ATMEL_US_CHRL | ATMEL_US_NBSTOP | ATMEL_US_PAR);

509 510 511
	baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/16);
	quot = uart_get_divisor(port, baud);

512 513 514 515
	if (quot > 65535) {		/* BRGR is 16-bit, so switch to slower clock */
		quot /= 8;
		mode |= ATMEL_US_USCLKS_MCK_DIV8;
	}
516 517 518 519

	/* byte size */
	switch (termios->c_cflag & CSIZE) {
	case CS5:
520
		mode |= ATMEL_US_CHRL_5;
521 522
		break;
	case CS6:
523
		mode |= ATMEL_US_CHRL_6;
524 525
		break;
	case CS7:
526
		mode |= ATMEL_US_CHRL_7;
527 528
		break;
	default:
529
		mode |= ATMEL_US_CHRL_8;
530 531 532 533 534
		break;
	}

	/* stop bits */
	if (termios->c_cflag & CSTOPB)
535
		mode |= ATMEL_US_NBSTOP_2;
536 537 538 539 540

	/* parity */
	if (termios->c_cflag & PARENB) {
		if (termios->c_cflag & CMSPAR) {			/* Mark or Space parity */
			if (termios->c_cflag & PARODD)
541
				mode |= ATMEL_US_PAR_MARK;
542
			else
543
				mode |= ATMEL_US_PAR_SPACE;
544 545
		}
		else if (termios->c_cflag & PARODD)
546
			mode |= ATMEL_US_PAR_ODD;
547
		else
548
			mode |= ATMEL_US_PAR_EVEN;
549 550
	}
	else
551
		mode |= ATMEL_US_PAR_NONE;
552 553 554

	spin_lock_irqsave(&port->lock, flags);

555
	port->read_status_mask = ATMEL_US_OVRE;
556
	if (termios->c_iflag & INPCK)
557
		port->read_status_mask |= (ATMEL_US_FRAME | ATMEL_US_PARE);
558
	if (termios->c_iflag & (BRKINT | PARMRK))
559
		port->read_status_mask |= ATMEL_US_RXBRK;
560 561 562 563 564 565

	/*
	 * Characters to ignore
	 */
	port->ignore_status_mask = 0;
	if (termios->c_iflag & IGNPAR)
566
		port->ignore_status_mask |= (ATMEL_US_FRAME | ATMEL_US_PARE);
567
	if (termios->c_iflag & IGNBRK) {
568
		port->ignore_status_mask |= ATMEL_US_RXBRK;
569 570 571 572 573
		/*
		 * If we're ignoring parity and break indicators,
		 * ignore overruns too (for real raw support).
		 */
		if (termios->c_iflag & IGNPAR)
574
			port->ignore_status_mask |= ATMEL_US_OVRE;
575 576 577 578 579 580 581 582 583 584
	}

	// TODO: Ignore all characters if CREAD is set.

	/* update the per-port timeout */
	uart_update_timeout(port, termios->c_cflag, baud);

	/* disable interrupts and drain transmitter */
	imr = UART_GET_IMR(port);	/* get interrupt mask */
	UART_PUT_IDR(port, -1);		/* disable all interrupts */
585
	while (!(UART_GET_CSR(port) & ATMEL_US_TXEMPTY)) { barrier(); }
586 587

	/* disable receiver and transmitter */
588
	UART_PUT_CR(port, ATMEL_US_TXDIS | ATMEL_US_RXDIS);
589 590 591 592 593 594

	/* set the parity, stop bits and data size */
	UART_PUT_MR(port, mode);

	/* set the baud rate */
	UART_PUT_BRGR(port, quot);
595 596
	UART_PUT_CR(port, ATMEL_US_RSTSTA | ATMEL_US_RSTRX);
	UART_PUT_CR(port, ATMEL_US_TXEN | ATMEL_US_RXEN);
597 598 599 600 601 602 603 604 605 606 607 608 609 610

	/* restore interrupts */
	UART_PUT_IER(port, imr);

	/* CTS flow-control and modem-status interrupts */
	if (UART_ENABLE_MS(port, termios->c_cflag))
		port->ops->enable_ms(port);

	spin_unlock_irqrestore(&port->lock, flags);
}

/*
 * Return string describing the specified port
 */
611
static const char *atmel_type(struct uart_port *port)
612
{
613
	return (port->type == PORT_ATMEL) ? "ATMEL_SERIAL" : NULL;
614 615 616 617 618
}

/*
 * Release the memory region(s) being used by 'port'.
 */
619
static void atmel_release_port(struct uart_port *port)
620
{
621 622 623 624 625 626 627 628 629
	struct platform_device *pdev = to_platform_device(port->dev);
	int size = pdev->resource[0].end - pdev->resource[0].start + 1;

	release_mem_region(port->mapbase, size);

	if (port->flags & UPF_IOREMAP) {
		iounmap(port->membase);
		port->membase = NULL;
	}
630 631 632 633 634
}

/*
 * Request the memory region(s) being used by 'port'.
 */
635
static int atmel_request_port(struct uart_port *port)
636
{
637 638 639
	struct platform_device *pdev = to_platform_device(port->dev);
	int size = pdev->resource[0].end - pdev->resource[0].start + 1;

640
	if (!request_mem_region(port->mapbase, size, "atmel_serial"))
641 642 643 644 645 646 647 648 649
		return -EBUSY;

	if (port->flags & UPF_IOREMAP) {
		port->membase = ioremap(port->mapbase, size);
		if (port->membase == NULL) {
			release_mem_region(port->mapbase, size);
			return -ENOMEM;
		}
	}
650

651
	return 0;
652 653 654 655 656
}

/*
 * Configure/autoconfigure the port.
 */
657
static void atmel_config_port(struct uart_port *port, int flags)
658 659
{
	if (flags & UART_CONFIG_TYPE) {
660
		port->type = PORT_ATMEL;
661
		atmel_request_port(port);
662 663 664 665 666 667
	}
}

/*
 * Verify the new serial_struct (for TIOCSSERIAL).
 */
668
static int atmel_verify_port(struct uart_port *port, struct serial_struct *ser)
669 670
{
	int ret = 0;
671
	if (ser->type != PORT_UNKNOWN && ser->type != PORT_ATMEL)
672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687
		ret = -EINVAL;
	if (port->irq != ser->irq)
		ret = -EINVAL;
	if (ser->io_type != SERIAL_IO_MEM)
		ret = -EINVAL;
	if (port->uartclk / 16 != ser->baud_base)
		ret = -EINVAL;
	if ((void *)port->mapbase != ser->iomem_base)
		ret = -EINVAL;
	if (port->iobase != ser->port)
		ret = -EINVAL;
	if (ser->hub6 != 0)
		ret = -EINVAL;
	return ret;
}

688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705
static struct uart_ops atmel_pops = {
	.tx_empty	= atmel_tx_empty,
	.set_mctrl	= atmel_set_mctrl,
	.get_mctrl	= atmel_get_mctrl,
	.stop_tx	= atmel_stop_tx,
	.start_tx	= atmel_start_tx,
	.stop_rx	= atmel_stop_rx,
	.enable_ms	= atmel_enable_ms,
	.break_ctl	= atmel_break_ctl,
	.startup	= atmel_startup,
	.shutdown	= atmel_shutdown,
	.set_termios	= atmel_set_termios,
	.type		= atmel_type,
	.release_port	= atmel_release_port,
	.request_port	= atmel_request_port,
	.config_port	= atmel_config_port,
	.verify_port	= atmel_verify_port,
	.pm		= atmel_serial_pm,
706 707
};

708 709 710
/*
 * Configure the port from the platform device resource info.
 */
711
static void __devinit atmel_init_port(struct atmel_uart_port *atmel_port, struct platform_device *pdev)
712
{
713
	struct uart_port *port = &atmel_port->uart;
714
	struct atmel_uart_data *data = pdev->dev.platform_data;
715 716

	port->iotype	= UPIO_MEM;
717
	port->flags	= UPF_BOOT_AUTOCONF;
718
	port->ops	= &atmel_pops;
719
	port->fifosize	= 1;
720 721 722 723 724 725
	port->line	= pdev->id;
	port->dev	= &pdev->dev;

	port->mapbase	= pdev->resource[0].start;
	port->irq	= pdev->resource[1].start;

726 727 728
	if (data->regs)
		/* Already mapped by setup code */
		port->membase = data->regs;
729 730 731 732
	else {
		port->flags	|= UPF_IOREMAP;
		port->membase	= NULL;
	}
733

734 735 736 737
	if (!atmel_port->clk) {		/* for console, the clock could already be configured */
		atmel_port->clk = clk_get(&pdev->dev, "usart");
		clk_enable(atmel_port->clk);
		port->uartclk = clk_get_rate(atmel_port->clk);
738
	}
739 740
}

741 742 743
/*
 * Register board-specific modem-control line handlers.
 */
744
void __init atmel_register_uart_fns(struct atmel_port_fns *fns)
745 746
{
	if (fns->enable_ms)
747
		atmel_pops.enable_ms = fns->enable_ms;
748
	if (fns->get_mctrl)
749
		atmel_pops.get_mctrl = fns->get_mctrl;
750
	if (fns->set_mctrl)
751
		atmel_pops.set_mctrl = fns->set_mctrl;
752 753
	atmel_open_hook		= fns->open;
	atmel_close_hook	= fns->close;
754 755
	atmel_pops.pm		= fns->pm;
	atmel_pops.set_wake	= fns->set_wake;
756 757 758
}


759
#ifdef CONFIG_SERIAL_ATMEL_CONSOLE
760
static void atmel_console_putchar(struct uart_port *port, int ch)
761
{
762
	while (!(UART_GET_CSR(port) & ATMEL_US_TXRDY))
763 764 765
		barrier();
	UART_PUT_CHAR(port, ch);
}
766 767 768 769

/*
 * Interrupts are disabled on entering
 */
770
static void atmel_console_write(struct console *co, const char *s, u_int count)
771
{
772
	struct uart_port *port = &atmel_ports[co->index].uart;
773
	unsigned int status, imr;
774 775 776 777 778

	/*
	 *	First, save IMR and then disable interrupts
	 */
	imr = UART_GET_IMR(port);	/* get interrupt mask */
779
	UART_PUT_IDR(port, ATMEL_US_RXRDY | ATMEL_US_TXRDY);
780

781
	uart_console_write(port, s, count, atmel_console_putchar);
782 783 784 785 786 787 788

	/*
	 *	Finally, wait for transmitter to become empty
	 *	and restore IMR
	 */
	do {
		status = UART_GET_CSR(port);
789
	} while (!(status & ATMEL_US_TXRDY));
790 791 792 793 794 795 796
	UART_PUT_IER(port, imr);	/* set interrupts back the way they were */
}

/*
 * If the port was already initialised (eg, by a boot loader), try to determine
 * the current setup.
 */
797
static void __init atmel_console_get_options(struct uart_port *port, int *baud, int *parity, int *bits)
798 799 800 801 802 803
{
	unsigned int mr, quot;

// TODO: CR is a write-only register
//	unsigned int cr;
//
804 805
//	cr = UART_GET_CR(port) & (ATMEL_US_RXEN | ATMEL_US_TXEN);
//	if (cr == (ATMEL_US_RXEN | ATMEL_US_TXEN)) {
806 807 808
//		/* ok, the port was enabled */
//	}

809 810
	mr = UART_GET_MR(port) & ATMEL_US_CHRL;
	if (mr == ATMEL_US_CHRL_8)
811 812 813 814
		*bits = 8;
	else
		*bits = 7;

815 816
	mr = UART_GET_MR(port) & ATMEL_US_PAR;
	if (mr == ATMEL_US_PAR_EVEN)
817
		*parity = 'e';
818
	else if (mr == ATMEL_US_PAR_ODD)
819 820
		*parity = 'o';

821 822 823 824 825 826
	/*
	 * The serial core only rounds down when matching this to a
	 * supported baud rate. Make sure we don't end up slightly
	 * lower than one of those, as it would make us fall through
	 * to a much lower baud rate than we really want.
	 */
827
	quot = UART_GET_BRGR(port);
828
	*baud = port->uartclk / (16 * (quot - 1));
829 830
}

831
static int __init atmel_console_setup(struct console *co, char *options)
832
{
833
	struct uart_port *port = &atmel_ports[co->index].uart;
834 835 836 837 838
	int baud = 115200;
	int bits = 8;
	int parity = 'n';
	int flow = 'n';

839 840
	if (port->membase == 0)		/* Port not initialized yet - delay setup */
		return -ENODEV;
841 842

	UART_PUT_IDR(port, -1);				/* disable interrupts */
843 844
	UART_PUT_CR(port, ATMEL_US_RSTSTA | ATMEL_US_RSTRX);
	UART_PUT_CR(port, ATMEL_US_TXEN | ATMEL_US_RXEN);
845 846 847 848

	if (options)
		uart_parse_options(options, &baud, &parity, &bits, &flow);
	else
849
		atmel_console_get_options(port, &baud, &parity, &bits);
850 851 852 853

	return uart_set_options(port, co, baud, parity, bits, flow);
}

854
static struct uart_driver atmel_uart;
855

856 857 858
static struct console atmel_console = {
	.name		= ATMEL_DEVICENAME,
	.write		= atmel_console_write,
859
	.device		= uart_console_device,
860
	.setup		= atmel_console_setup,
861 862
	.flags		= CON_PRINTBUFFER,
	.index		= -1,
863
	.data		= &atmel_uart,
864 865
};

866
#define ATMEL_CONSOLE_DEVICE	&atmel_console
867

868 869 870
/*
 * Early console initialization (before VM subsystem initialized).
 */
871
static int __init atmel_console_init(void)
872
{
873
	if (atmel_default_console_device) {
874 875 876
		add_preferred_console(ATMEL_DEVICENAME, atmel_default_console_device->id, NULL);
		atmel_init_port(&(atmel_ports[atmel_default_console_device->id]), atmel_default_console_device);
		register_console(&atmel_console);
877
	}
878 879 880

	return 0;
}
881
console_initcall(atmel_console_init);
882

883 884 885
/*
 * Late console initialization.
 */
886
static int __init atmel_late_console_init(void)
887
{
888 889
	if (atmel_default_console_device && !(atmel_console.flags & CON_ENABLED))
		register_console(&atmel_console);
890 891 892

	return 0;
}
893
core_initcall(atmel_late_console_init);
894

895
#else
896
#define ATMEL_CONSOLE_DEVICE	NULL
897 898
#endif

899
static struct uart_driver atmel_uart = {
900
	.owner			= THIS_MODULE,
901 902 903
	.driver_name		= "atmel_serial",
	.dev_name		= ATMEL_DEVICENAME,
	.major			= SERIAL_ATMEL_MAJOR,
904
	.minor			= MINOR_START,
905
	.nr			= ATMEL_MAX_UART,
906
	.cons			= ATMEL_CONSOLE_DEVICE,
907 908
};

909
#ifdef CONFIG_PM
910
static int atmel_serial_suspend(struct platform_device *pdev, pm_message_t state)
911
{
912
	struct uart_port *port = platform_get_drvdata(pdev);
913
	struct atmel_uart_port *atmel_port = (struct atmel_uart_port *) port;
914 915 916 917

	if (device_may_wakeup(&pdev->dev) && !at91_suspend_entering_slow_clock())
		enable_irq_wake(port->irq);
	else {
918 919
		uart_suspend_port(&atmel_uart, port);
		atmel_port->suspended = 1;
920
	}
921

922 923
	return 0;
}
924

925
static int atmel_serial_resume(struct platform_device *pdev)
926 927
{
	struct uart_port *port = platform_get_drvdata(pdev);
928
	struct atmel_uart_port *atmel_port = (struct atmel_uart_port *) port;
929

930 931 932
	if (atmel_port->suspended) {
		uart_resume_port(&atmel_uart, port);
		atmel_port->suspended = 0;
933
	}
934 935
	else
		disable_irq_wake(port->irq);
936 937 938

	return 0;
}
939
#else
940 941
#define atmel_serial_suspend NULL
#define atmel_serial_resume NULL
942
#endif
943

944
static int __devinit atmel_serial_probe(struct platform_device *pdev)
945
{
946
	struct atmel_uart_port *port;
947
	int ret;
948

949 950
	port = &atmel_ports[pdev->id];
	atmel_init_port(port, pdev);
951

952
	ret = uart_add_one_port(&atmel_uart, &port->uart);
953 954 955 956 957 958 959 960
	if (!ret) {
		device_init_wakeup(&pdev->dev, 1);
		platform_set_drvdata(pdev, port);
	}

	return ret;
}

961
static int __devexit atmel_serial_remove(struct platform_device *pdev)
962 963
{
	struct uart_port *port = platform_get_drvdata(pdev);
964
	struct atmel_uart_port *atmel_port = (struct atmel_uart_port *) port;
965 966
	int ret = 0;

967 968
	clk_disable(atmel_port->clk);
	clk_put(atmel_port->clk);
969 970 971 972 973

	device_init_wakeup(&pdev->dev, 0);
	platform_set_drvdata(pdev, NULL);

	if (port) {
974
		ret = uart_remove_one_port(&atmel_uart, port);
975 976 977 978 979 980
		kfree(port);
	}

	return ret;
}

981 982 983 984 985
static struct platform_driver atmel_serial_driver = {
	.probe		= atmel_serial_probe,
	.remove		= __devexit_p(atmel_serial_remove),
	.suspend	= atmel_serial_suspend,
	.resume		= atmel_serial_resume,
986
	.driver		= {
987
		.name	= "atmel_usart",
988 989 990 991
		.owner	= THIS_MODULE,
	},
};

992
static int __init atmel_serial_init(void)
993 994 995
{
	int ret;

996
	ret = uart_register_driver(&atmel_uart);
997 998 999
	if (ret)
		return ret;

1000
	ret = platform_driver_register(&atmel_serial_driver);
1001
	if (ret)
1002
		uart_unregister_driver(&atmel_uart);
1003 1004 1005 1006

	return ret;
}

1007
static void __exit atmel_serial_exit(void)
1008
{
1009 1010
	platform_driver_unregister(&atmel_serial_driver);
	uart_unregister_driver(&atmel_uart);
1011 1012
}

1013 1014
module_init(atmel_serial_init);
module_exit(atmel_serial_exit);
1015 1016

MODULE_AUTHOR("Rick Bronson");
1017
MODULE_DESCRIPTION("Atmel AT91 / AT32 serial port driver");
1018
MODULE_LICENSE("GPL");