i2c-sh_mobile.c 22.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * SuperH Mobile I2C Controller
 *
 * Copyright (C) 2008 Magnus Damm
 *
 * Portions of the code based on out-of-tree driver i2c-sh7343.c
 * Copyright (c) 2006 Carlos Munoz <carlos@kenati.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
 */

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/init.h>
#include <linux/delay.h>
#include <linux/platform_device.h>
#include <linux/interrupt.h>
#include <linux/i2c.h>
30
#include <linux/of_i2c.h>
31
#include <linux/err.h>
32
#include <linux/pm_runtime.h>
33 34
#include <linux/clk.h>
#include <linux/io.h>
35
#include <linux/slab.h>
36
#include <linux/i2c/i2c-sh_mobile.h>
37

38 39 40
/* Transmit operation:                                                      */
/*                                                                          */
/* 0 byte transmit                                                          */
41
/* BUS:     S     A8     ACK   P(*)                                         */
42 43 44 45 46 47
/* IRQ:       DTE   WAIT                                                    */
/* ICIC:                                                                    */
/* ICCR: 0x94 0x90                                                          */
/* ICDR:      A8                                                            */
/*                                                                          */
/* 1 byte transmit                                                          */
48
/* BUS:     S     A8     ACK   D8(1)   ACK   P(*)                           */
49 50 51 52 53 54
/* IRQ:       DTE   WAIT         WAIT                                       */
/* ICIC:      -DTE                                                          */
/* ICCR: 0x94       0x90                                                    */
/* ICDR:      A8    D8(1)                                                   */
/*                                                                          */
/* 2 byte transmit                                                          */
55
/* BUS:     S     A8     ACK   D8(1)   ACK   D8(2)   ACK   P(*)             */
56 57 58 59 60 61 62 63 64 65 66 67 68
/* IRQ:       DTE   WAIT         WAIT          WAIT                         */
/* ICIC:      -DTE                                                          */
/* ICCR: 0x94                    0x90                                       */
/* ICDR:      A8    D8(1)        D8(2)                                      */
/*                                                                          */
/* 3 bytes or more, +---------+ gets repeated                               */
/*                                                                          */
/*                                                                          */
/* Receive operation:                                                       */
/*                                                                          */
/* 0 byte receive - not supported since slave may hold SDA low              */
/*                                                                          */
/* 1 byte receive       [TX] | [RX]                                         */
69
/* BUS:     S     A8     ACK | D8(1)   ACK   P(*)                           */
70 71 72 73 74 75
/* IRQ:       DTE   WAIT     |   WAIT     DTE                               */
/* ICIC:      -DTE           |   +DTE                                       */
/* ICCR: 0x94       0x81     |   0xc0                                       */
/* ICDR:      A8             |            D8(1)                             */
/*                                                                          */
/* 2 byte receive        [TX]| [RX]                                         */
76
/* BUS:     S     A8     ACK | D8(1)   ACK   D8(2)   ACK   P(*)             */
77 78 79 80 81
/* IRQ:       DTE   WAIT     |   WAIT          WAIT     DTE                 */
/* ICIC:      -DTE           |                 +DTE                         */
/* ICCR: 0x94       0x81     |                 0xc0                         */
/* ICDR:      A8             |                 D8(1)    D8(2)               */
/*                                                                          */
82
/* 3 byte receive       [TX] | [RX]                                     (*) */
83 84 85 86 87 88 89 90 91 92 93 94 95 96
/* BUS:     S     A8     ACK | D8(1)   ACK   D8(2)   ACK   D8(3)   ACK    P */
/* IRQ:       DTE   WAIT     |   WAIT          WAIT         WAIT      DTE   */
/* ICIC:      -DTE           |                              +DTE            */
/* ICCR: 0x94       0x81     |                              0xc0            */
/* ICDR:      A8             |                 D8(1)        D8(2)     D8(3) */
/*                                                                          */
/* 4 bytes or more, this part is repeated    +---------+                    */
/*                                                                          */
/*                                                                          */
/* Interrupt order and BUSY flag                                            */
/*     ___                                                 _                */
/* SDA ___\___XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXAAAAAAAAA___/                 */
/* SCL      \_/1\_/2\_/3\_/4\_/5\_/6\_/7\_/8\___/9\_____/                   */
/*                                                                          */
97
/*        S   D7  D6  D5  D4  D3  D2  D1  D0              P(*)              */
98 99 100 101 102 103 104 105
/*                                           ___                            */
/* WAIT IRQ ________________________________/   \___________                */
/* TACK IRQ ____________________________________/   \_______                */
/* DTE  IRQ __________________________________________/   \_                */
/* AL   IRQ XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX                */
/*         _______________________________________________                  */
/* BUSY __/                                               \_                */
/*                                                                          */
106 107 108 109 110
/* (*) The STOP condition is only sent by the master at the end of the last */
/* I2C message or if the I2C_M_STOP flag is set. Similarly, the BUSY bit is */
/* only cleared after the STOP condition, so, between messages we have to   */
/* poll for the DTE bit.                                                    */
/*                                                                          */
111

112 113
enum sh_mobile_i2c_op {
	OP_START = 0,
114 115
	OP_TX_FIRST,
	OP_TX,
116 117
	OP_TX_STOP,
	OP_TX_TO_RX,
118
	OP_RX,
119
	OP_RX_STOP,
120
	OP_RX_STOP_DATA,
121 122 123 124 125 126
};

struct sh_mobile_i2c_data {
	struct device *dev;
	void __iomem *reg;
	struct i2c_adapter adap;
127
	unsigned long bus_speed;
128
	unsigned int clks_per_count;
129
	struct clk *clk;
130 131
	u_int8_t icic;
	u_int8_t flags;
132 133
	u_int16_t iccl;
	u_int16_t icch;
134 135 136 137 138 139

	spinlock_t lock;
	wait_queue_head_t wait;
	struct i2c_msg *msg;
	int pos;
	int sr;
140
	bool send_stop;
141 142
};

143 144
#define IIC_FLAG_HAS_ICIC67	(1 << 0)

145 146
#define STANDARD_MODE		100000
#define FAST_MODE		400000
147 148

/* Register offsets */
149 150 151 152 153 154
#define ICDR			0x00
#define ICCR			0x04
#define ICSR			0x08
#define ICIC			0x0c
#define ICCL			0x10
#define ICCH			0x14
155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171

/* Register bits */
#define ICCR_ICE		0x80
#define ICCR_RACK		0x40
#define ICCR_TRS		0x10
#define ICCR_BBSY		0x04
#define ICCR_SCP		0x01

#define ICSR_SCLM		0x80
#define ICSR_SDAM		0x40
#define SW_DONE			0x20
#define ICSR_BUSY		0x10
#define ICSR_AL			0x08
#define ICSR_TACK		0x04
#define ICSR_WAIT		0x02
#define ICSR_DTE		0x01

172 173
#define ICIC_ICCLB8		0x80
#define ICIC_ICCHB8		0x40
174 175 176 177 178
#define ICIC_ALE		0x08
#define ICIC_TACKE		0x04
#define ICIC_WAITE		0x02
#define ICIC_DTEE		0x01

179 180
static void iic_wr(struct sh_mobile_i2c_data *pd, int offs, unsigned char data)
{
181 182 183
	if (offs == ICIC)
		data |= pd->icic;

184 185 186 187 188 189 190 191 192 193 194 195 196 197
	iowrite8(data, pd->reg + offs);
}

static unsigned char iic_rd(struct sh_mobile_i2c_data *pd, int offs)
{
	return ioread8(pd->reg + offs);
}

static void iic_set_clr(struct sh_mobile_i2c_data *pd, int offs,
			unsigned char set, unsigned char clr)
{
	iic_wr(pd, offs, (iic_rd(pd, offs) | set) & ~clr);
}

198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231
static u32 sh_mobile_i2c_iccl(unsigned long count_khz, u32 tLOW, u32 tf, int offset)
{
	/*
	 * Conditional expression:
	 *   ICCL >= COUNT_CLK * (tLOW + tf)
	 *
	 * SH-Mobile IIC hardware starts counting the LOW period of
	 * the SCL signal (tLOW) as soon as it pulls the SCL line.
	 * In order to meet the tLOW timing spec, we need to take into
	 * account the fall time of SCL signal (tf).  Default tf value
	 * should be 0.3 us, for safety.
	 */
	return (((count_khz * (tLOW + tf)) + 5000) / 10000) + offset;
}

static u32 sh_mobile_i2c_icch(unsigned long count_khz, u32 tHIGH, u32 tf, int offset)
{
	/*
	 * Conditional expression:
	 *   ICCH >= COUNT_CLK * (tHIGH + tf)
	 *
	 * SH-Mobile IIC hardware is aware of SCL transition period 'tr',
	 * and can ignore it.  SH-Mobile IIC controller starts counting
	 * the HIGH period of the SCL signal (tHIGH) after the SCL input
	 * voltage increases at VIH.
	 *
	 * Afterward it turned out calculating ICCH using only tHIGH spec
	 * will result in violation of the tHD;STA timing spec.  We need
	 * to take into account the fall time of SDA signal (tf) at START
	 * condition, in order to meet both tHIGH and tHD;STA specs.
	 */
	return (((count_khz * (tHIGH + tf)) + 5000) / 10000) + offset;
}

232
static void sh_mobile_i2c_init(struct sh_mobile_i2c_data *pd)
233
{
234 235 236
	unsigned long i2c_clk_khz;
	u32 tHIGH, tLOW, tf;
	int offset;
237 238

	/* Get clock rate after clock is enabled */
239
	clk_enable(pd->clk);
240
	i2c_clk_khz = clk_get_rate(pd->clk) / 1000;
241
	i2c_clk_khz /= pd->clks_per_count;
242 243 244 245 246 247 248 249 250 251 252 253 254 255 256

	if (pd->bus_speed == STANDARD_MODE) {
		tLOW	= 47;	/* tLOW = 4.7 us */
		tHIGH	= 40;	/* tHD;STA = tHIGH = 4.0 us */
		tf	= 3;	/* tf = 0.3 us */
		offset	= 0;	/* No offset */
	} else if (pd->bus_speed == FAST_MODE) {
		tLOW	= 13;	/* tLOW = 1.3 us */
		tHIGH	= 6;	/* tHD;STA = tHIGH = 0.6 us */
		tf	= 3;	/* tf = 0.3 us */
		offset	= 0;	/* No offset */
	} else {
		dev_err(pd->dev, "unrecognized bus speed %lu Hz\n",
			pd->bus_speed);
		goto out;
257 258
	}

259 260 261 262
	pd->iccl = sh_mobile_i2c_iccl(i2c_clk_khz, tLOW, tf, offset);
	/* one more bit of ICCL in ICIC */
	if ((pd->iccl > 0xff) && (pd->flags & IIC_FLAG_HAS_ICIC67))
		pd->icic |= ICIC_ICCLB8;
263
	else
264
		pd->icic &= ~ICIC_ICCLB8;
265

266
	pd->icch = sh_mobile_i2c_icch(i2c_clk_khz, tHIGH, tf, offset);
267
	/* one more bit of ICCH in ICIC */
268 269 270 271
	if ((pd->icch > 0xff) && (pd->flags & IIC_FLAG_HAS_ICIC67))
		pd->icic |= ICIC_ICCHB8;
	else
		pd->icic &= ~ICIC_ICCHB8;
272

273
out:
274 275 276 277 278 279 280 281 282
	clk_disable(pd->clk);
}

static void activate_ch(struct sh_mobile_i2c_data *pd)
{
	/* Wake up device and enable clock */
	pm_runtime_get_sync(pd->dev);
	clk_enable(pd->clk);

283
	/* Enable channel and configure rx ack */
284
	iic_set_clr(pd, ICCR, ICCR_ICE, 0);
285 286

	/* Mask all interrupts */
287
	iic_wr(pd, ICIC, 0);
288 289

	/* Set the clock */
290 291
	iic_wr(pd, ICCL, pd->iccl & 0xff);
	iic_wr(pd, ICCH, pd->icch & 0xff);
292 293 294 295 296
}

static void deactivate_ch(struct sh_mobile_i2c_data *pd)
{
	/* Clear/disable interrupts */
297 298
	iic_wr(pd, ICSR, 0);
	iic_wr(pd, ICIC, 0);
299 300

	/* Disable channel */
301
	iic_set_clr(pd, ICCR, 0, ICCR_ICE);
302

303
	/* Disable clock and mark device as idle */
304
	clk_disable(pd->clk);
305
	pm_runtime_put_sync(pd->dev);
306 307 308 309 310 311 312 313 314 315 316 317 318
}

static unsigned char i2c_op(struct sh_mobile_i2c_data *pd,
			    enum sh_mobile_i2c_op op, unsigned char data)
{
	unsigned char ret = 0;
	unsigned long flags;

	dev_dbg(pd->dev, "op %d, data in 0x%02x\n", op, data);

	spin_lock_irqsave(&pd->lock, flags);

	switch (op) {
319
	case OP_START: /* issue start and trigger DTE interrupt */
320
		iic_wr(pd, ICCR, 0x94);
321
		break;
322
	case OP_TX_FIRST: /* disable DTE interrupt and write data */
323 324
		iic_wr(pd, ICIC, ICIC_WAITE | ICIC_ALE | ICIC_TACKE);
		iic_wr(pd, ICDR, data);
325
		break;
326
	case OP_TX: /* write data */
327
		iic_wr(pd, ICDR, data);
328
		break;
329
	case OP_TX_STOP: /* write data and issue a stop afterwards */
330
		iic_wr(pd, ICDR, data);
331
		iic_wr(pd, ICCR, pd->send_stop ? 0x90 : 0x94);
332 333
		break;
	case OP_TX_TO_RX: /* select read mode */
334
		iic_wr(pd, ICCR, 0x81);
335
		break;
336
	case OP_RX: /* just read data */
337
		ret = iic_rd(pd, ICDR);
338
		break;
339
	case OP_RX_STOP: /* enable DTE interrupt, issue stop */
340 341 342
		iic_wr(pd, ICIC,
		       ICIC_DTEE | ICIC_WAITE | ICIC_ALE | ICIC_TACKE);
		iic_wr(pd, ICCR, 0xc0);
343 344
		break;
	case OP_RX_STOP_DATA: /* enable DTE interrupt, read data, issue stop */
345 346 347 348
		iic_wr(pd, ICIC,
		       ICIC_DTEE | ICIC_WAITE | ICIC_ALE | ICIC_TACKE);
		ret = iic_rd(pd, ICDR);
		iic_wr(pd, ICCR, 0xc0);
349 350 351 352 353 354 355 356 357
		break;
	}

	spin_unlock_irqrestore(&pd->lock, flags);

	dev_dbg(pd->dev, "op %d, data out 0x%02x\n", op, ret);
	return ret;
}

358
static bool sh_mobile_i2c_is_first_byte(struct sh_mobile_i2c_data *pd)
359
{
360
	return pd->pos == -1;
361 362
}

363
static bool sh_mobile_i2c_is_last_byte(struct sh_mobile_i2c_data *pd)
364
{
365
	return pd->pos == pd->msg->len - 1;
366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432
}

static void sh_mobile_i2c_get_data(struct sh_mobile_i2c_data *pd,
				   unsigned char *buf)
{
	switch (pd->pos) {
	case -1:
		*buf = (pd->msg->addr & 0x7f) << 1;
		*buf |= (pd->msg->flags & I2C_M_RD) ? 1 : 0;
		break;
	default:
		*buf = pd->msg->buf[pd->pos];
	}
}

static int sh_mobile_i2c_isr_tx(struct sh_mobile_i2c_data *pd)
{
	unsigned char data;

	if (pd->pos == pd->msg->len)
		return 1;

	sh_mobile_i2c_get_data(pd, &data);

	if (sh_mobile_i2c_is_last_byte(pd))
		i2c_op(pd, OP_TX_STOP, data);
	else if (sh_mobile_i2c_is_first_byte(pd))
		i2c_op(pd, OP_TX_FIRST, data);
	else
		i2c_op(pd, OP_TX, data);

	pd->pos++;
	return 0;
}

static int sh_mobile_i2c_isr_rx(struct sh_mobile_i2c_data *pd)
{
	unsigned char data;
	int real_pos;

	do {
		if (pd->pos <= -1) {
			sh_mobile_i2c_get_data(pd, &data);

			if (sh_mobile_i2c_is_first_byte(pd))
				i2c_op(pd, OP_TX_FIRST, data);
			else
				i2c_op(pd, OP_TX, data);
			break;
		}

		if (pd->pos == 0) {
			i2c_op(pd, OP_TX_TO_RX, 0);
			break;
		}

		real_pos = pd->pos - 2;

		if (pd->pos == pd->msg->len) {
			if (real_pos < 0) {
				i2c_op(pd, OP_RX_STOP, 0);
				break;
			}
			data = i2c_op(pd, OP_RX_STOP_DATA, 0);
		} else
			data = i2c_op(pd, OP_RX, 0);

M
Magnus Damm 已提交
433 434
		if (real_pos >= 0)
			pd->msg->buf[real_pos] = data;
435 436 437 438 439 440
	} while (0);

	pd->pos++;
	return pd->pos == (pd->msg->len + 2);
}

441 442 443 444
static irqreturn_t sh_mobile_i2c_isr(int irq, void *dev_id)
{
	struct platform_device *dev = dev_id;
	struct sh_mobile_i2c_data *pd = platform_get_drvdata(dev);
445 446
	unsigned char sr;
	int wakeup;
447

448
	sr = iic_rd(pd, ICSR);
449
	pd->sr |= sr; /* remember state */
450 451

	dev_dbg(pd->dev, "i2c_isr 0x%02x 0x%02x %s %d %d!\n", sr, pd->sr,
452 453
	       (pd->msg->flags & I2C_M_RD) ? "read" : "write",
	       pd->pos, pd->msg->len);
454 455

	if (sr & (ICSR_AL | ICSR_TACK)) {
456
		/* don't interrupt transaction - continue to issue stop */
457
		iic_wr(pd, ICSR, sr & ~(ICSR_AL | ICSR_TACK));
458 459 460 461 462
		wakeup = 0;
	} else if (pd->msg->flags & I2C_M_RD)
		wakeup = sh_mobile_i2c_isr_rx(pd);
	else
		wakeup = sh_mobile_i2c_isr_tx(pd);
463

464
	if (sr & ICSR_WAIT) /* TODO: add delay here to support slow acks */
465
		iic_wr(pd, ICSR, sr & ~ICSR_WAIT);
466 467 468 469 470 471

	if (wakeup) {
		pd->sr |= SW_DONE;
		wake_up(&pd->wait);
	}

472 473 474
	/* defeat write posting to avoid spurious WAIT interrupts */
	iic_rd(pd, ICSR);

475 476 477
	return IRQ_HANDLED;
}

478 479
static int start_ch(struct sh_mobile_i2c_data *pd, struct i2c_msg *usr_msg,
		    bool do_init)
480
{
481 482 483 484 485
	if (usr_msg->len == 0 && (usr_msg->flags & I2C_M_RD)) {
		dev_err(pd->dev, "Unsupported zero length i2c read\n");
		return -EIO;
	}

486 487 488
	if (do_init) {
		/* Initialize channel registers */
		iic_set_clr(pd, ICCR, 0, ICCR_ICE);
489

490 491
		/* Enable channel and configure rx ack */
		iic_set_clr(pd, ICCR, ICCR_ICE, 0);
492

493 494 495 496
		/* Set the clock */
		iic_wr(pd, ICCL, pd->iccl & 0xff);
		iic_wr(pd, ICCH, pd->icch & 0xff);
	}
497 498 499 500 501

	pd->msg = usr_msg;
	pd->pos = -1;
	pd->sr = 0;

502
	/* Enable all interrupts to begin with */
503
	iic_wr(pd, ICIC, ICIC_DTEE | ICIC_WAITE | ICIC_ALE | ICIC_TACKE);
504 505 506
	return 0;
}

507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530
static int poll_dte(struct sh_mobile_i2c_data *pd)
{
	int i;

	for (i = 1000; i; i--) {
		u_int8_t val = iic_rd(pd, ICSR);

		if (val & ICSR_DTE)
			break;

		if (val & ICSR_TACK)
			return -EIO;

		udelay(10);
	}

	if (!i) {
		dev_warn(pd->dev, "Timeout polling for DTE!\n");
		return -ETIMEDOUT;
	}

	return 0;
}

531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561
static int poll_busy(struct sh_mobile_i2c_data *pd)
{
	int i;

	for (i = 1000; i; i--) {
		u_int8_t val = iic_rd(pd, ICSR);

		dev_dbg(pd->dev, "val 0x%02x pd->sr 0x%02x\n", val, pd->sr);

		/* the interrupt handler may wake us up before the
		 * transfer is finished, so poll the hardware
		 * until we're done.
		 */
		if (!(val & ICSR_BUSY)) {
			/* handle missing acknowledge and arbitration lost */
			if ((val | pd->sr) & (ICSR_TACK | ICSR_AL))
				return -EIO;
			break;
		}

		udelay(10);
	}

	if (!i) {
		dev_err(pd->dev, "Polling timed out\n");
		return -ETIMEDOUT;
	}

	return 0;
}

562 563 564 565 566 567 568
static int sh_mobile_i2c_xfer(struct i2c_adapter *adapter,
			      struct i2c_msg *msgs,
			      int num)
{
	struct sh_mobile_i2c_data *pd = i2c_get_adapdata(adapter);
	struct i2c_msg	*msg;
	int err = 0;
569
	int i, k;
570 571 572 573 574

	activate_ch(pd);

	/* Process all messages */
	for (i = 0; i < num; i++) {
575
		bool do_start = pd->send_stop || !i;
576
		msg = &msgs[i];
577
		pd->send_stop = i == num - 1 || msg->flags & I2C_M_STOP;
578

579
		err = start_ch(pd, msg, do_start);
580 581 582
		if (err)
			break;

583 584
		if (do_start)
			i2c_op(pd, OP_START, 0);
585 586 587 588 589

		/* The interrupt handler takes care of the rest... */
		k = wait_event_timeout(pd->wait,
				       pd->sr & (ICSR_TACK | SW_DONE),
				       5 * HZ);
590
		if (!k) {
591
			dev_err(pd->dev, "Transfer request timed out\n");
592 593 594
			err = -ETIMEDOUT;
			break;
		}
595

596 597 598 599
		if (pd->send_stop)
			err = poll_busy(pd);
		else
			err = poll_dte(pd);
600
		if (err < 0)
601 602 603 604 605 606 607 608 609 610 611 612
			break;
	}

	deactivate_ch(pd);

	if (!err)
		err = num;
	return err;
}

static u32 sh_mobile_i2c_func(struct i2c_adapter *adapter)
{
613
	return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL | I2C_FUNC_PROTOCOL_MANGLING;
614 615 616 617 618 619 620 621 622 623 624
}

static struct i2c_algorithm sh_mobile_i2c_algorithm = {
	.functionality	= sh_mobile_i2c_func,
	.master_xfer	= sh_mobile_i2c_xfer,
};

static int sh_mobile_i2c_hook_irqs(struct platform_device *dev, int hook)
{
	struct resource *res;
	int ret = -ENXIO;
625
	int n, k = 0;
626 627 628

	while ((res = platform_get_resource(dev, IORESOURCE_IRQ, k))) {
		for (n = res->start; hook && n <= res->end; n++) {
Y
Yong Zhang 已提交
629
			if (request_irq(n, sh_mobile_i2c_isr, 0,
630 631 632 633
					dev_name(&dev->dev), dev)) {
				for (n--; n >= res->start; n--)
					free_irq(n, dev);

634
				goto rollback;
635
			}
636 637 638 639 640 641 642 643 644 645
		}
		k++;
	}

	if (hook)
		return k > 0 ? 0 : -ENOENT;

	ret = 0;

 rollback:
646 647 648 649 650 651
	k--;

	while (k >= 0) {
		res = platform_get_resource(dev, IORESOURCE_IRQ, k);
		for (n = res->start; n <= res->end; n++)
			free_irq(n, dev);
652

653
		k--;
654 655 656 657 658 659 660
	}

	return ret;
}

static int sh_mobile_i2c_probe(struct platform_device *dev)
{
661
	struct i2c_sh_mobile_platform_data *pdata = dev->dev.platform_data;
662 663 664 665 666 667 668 669 670 671 672 673
	struct sh_mobile_i2c_data *pd;
	struct i2c_adapter *adap;
	struct resource *res;
	int size;
	int ret;

	pd = kzalloc(sizeof(struct sh_mobile_i2c_data), GFP_KERNEL);
	if (pd == NULL) {
		dev_err(&dev->dev, "cannot allocate private data\n");
		return -ENOMEM;
	}

674
	pd->clk = clk_get(&dev->dev, NULL);
675
	if (IS_ERR(pd->clk)) {
676
		dev_err(&dev->dev, "cannot get clock\n");
677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696
		ret = PTR_ERR(pd->clk);
		goto err;
	}

	ret = sh_mobile_i2c_hook_irqs(dev, 1);
	if (ret) {
		dev_err(&dev->dev, "cannot request IRQ\n");
		goto err_clk;
	}

	pd->dev = &dev->dev;
	platform_set_drvdata(dev, pd);

	res = platform_get_resource(dev, IORESOURCE_MEM, 0);
	if (res == NULL) {
		dev_err(&dev->dev, "cannot find IO resource\n");
		ret = -ENOENT;
		goto err_irq;
	}

J
Julia Lawall 已提交
697
	size = resource_size(res);
698 699 700 701 702 703 704 705

	pd->reg = ioremap(res->start, size);
	if (pd->reg == NULL) {
		dev_err(&dev->dev, "cannot map IO\n");
		ret = -ENXIO;
		goto err_irq;
	}

706 707
	/* Use platform data bus speed or STANDARD_MODE */
	pd->bus_speed = STANDARD_MODE;
708 709
	if (pdata && pdata->bus_speed)
		pd->bus_speed = pdata->bus_speed;
710 711 712
	pd->clks_per_count = 1;
	if (pdata && pdata->clks_per_count)
		pd->clks_per_count = pdata->clks_per_count;
713

714 715 716 717 718 719
	/* The IIC blocks on SH-Mobile ARM processors
	 * come with two new bits in ICIC.
	 */
	if (size > 0x17)
		pd->flags |= IIC_FLAG_HAS_ICIC67;

720 721
	sh_mobile_i2c_init(pd);

722 723 724 725 726 727 728 729 730 731 732 733 734
	/* Enable Runtime PM for this device.
	 *
	 * Also tell the Runtime PM core to ignore children
	 * for this device since it is valid for us to suspend
	 * this I2C master driver even though the slave devices
	 * on the I2C bus may not be suspended.
	 *
	 * The state of the I2C hardware bus is unaffected by
	 * the Runtime PM state.
	 */
	pm_suspend_ignore_children(&dev->dev, true);
	pm_runtime_enable(&dev->dev);

735 736 737 738 739 740 741 742 743
	/* setup the private data */
	adap = &pd->adap;
	i2c_set_adapdata(adap, pd);

	adap->owner = THIS_MODULE;
	adap->algo = &sh_mobile_i2c_algorithm;
	adap->dev.parent = &dev->dev;
	adap->retries = 5;
	adap->nr = dev->id;
744
	adap->dev.of_node = dev->dev.of_node;
745 746 747

	strlcpy(adap->name, dev->name, sizeof(adap->name));

748 749
	spin_lock_init(&pd->lock);
	init_waitqueue_head(&pd->wait);
750 751 752 753 754 755 756

	ret = i2c_add_numbered_adapter(adap);
	if (ret < 0) {
		dev_err(&dev->dev, "cannot add numbered adapter\n");
		goto err_all;
	}

757 758 759
	dev_info(&dev->dev,
		 "I2C adapter %d with bus speed %lu Hz (L/H=%x/%x)\n",
		 adap->nr, pd->bus_speed, pd->iccl, pd->icch);
760 761

	of_i2c_register_devices(adap);
762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782
	return 0;

 err_all:
	iounmap(pd->reg);
 err_irq:
	sh_mobile_i2c_hook_irqs(dev, 0);
 err_clk:
	clk_put(pd->clk);
 err:
	kfree(pd);
	return ret;
}

static int sh_mobile_i2c_remove(struct platform_device *dev)
{
	struct sh_mobile_i2c_data *pd = platform_get_drvdata(dev);

	i2c_del_adapter(&pd->adap);
	iounmap(pd->reg);
	sh_mobile_i2c_hook_irqs(dev, 0);
	clk_put(pd->clk);
783
	pm_runtime_disable(&dev->dev);
784 785 786 787
	kfree(pd);
	return 0;
}

788 789 790 791 792 793 794 795 796 797 798 799
static int sh_mobile_i2c_runtime_nop(struct device *dev)
{
	/* Runtime PM callback shared between ->runtime_suspend()
	 * and ->runtime_resume(). Simply returns success.
	 *
	 * This driver re-initializes all registers after
	 * pm_runtime_get_sync() anyway so there is no need
	 * to save and restore registers here.
	 */
	return 0;
}

800
static const struct dev_pm_ops sh_mobile_i2c_dev_pm_ops = {
801 802 803 804
	.runtime_suspend = sh_mobile_i2c_runtime_nop,
	.runtime_resume = sh_mobile_i2c_runtime_nop,
};

805
static const struct of_device_id sh_mobile_i2c_dt_ids[] = {
806 807 808 809 810
	{ .compatible = "renesas,rmobile-iic", },
	{},
};
MODULE_DEVICE_TABLE(of, sh_mobile_i2c_dt_ids);

811 812 813 814
static struct platform_driver sh_mobile_i2c_driver = {
	.driver		= {
		.name		= "i2c-sh_mobile",
		.owner		= THIS_MODULE,
815
		.pm		= &sh_mobile_i2c_dev_pm_ops,
816
		.of_match_table = sh_mobile_i2c_dt_ids,
817 818 819 820 821 822 823 824 825 826 827 828 829 830 831
	},
	.probe		= sh_mobile_i2c_probe,
	.remove		= sh_mobile_i2c_remove,
};

static int __init sh_mobile_i2c_adap_init(void)
{
	return platform_driver_register(&sh_mobile_i2c_driver);
}

static void __exit sh_mobile_i2c_adap_exit(void)
{
	platform_driver_unregister(&sh_mobile_i2c_driver);
}

832
subsys_initcall(sh_mobile_i2c_adap_init);
833 834 835 836 837
module_exit(sh_mobile_i2c_adap_exit);

MODULE_DESCRIPTION("SuperH Mobile I2C Bus Controller driver");
MODULE_AUTHOR("Magnus Damm");
MODULE_LICENSE("GPL v2");
838
MODULE_ALIAS("platform:i2c-sh_mobile");