perf_event.c 40.4 KB
Newer Older
I
Ingo Molnar 已提交
1
/*
2
 * Performance events x86 architecture code
I
Ingo Molnar 已提交
3
 *
4 5 6 7 8
 *  Copyright (C) 2008 Thomas Gleixner <tglx@linutronix.de>
 *  Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar
 *  Copyright (C) 2009 Jaswinder Singh Rajput
 *  Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter
 *  Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra <pzijlstr@redhat.com>
9
 *  Copyright (C) 2009 Intel Corporation, <markus.t.metzger@intel.com>
10
 *  Copyright (C) 2009 Google, Inc., Stephane Eranian
I
Ingo Molnar 已提交
11 12 13 14
 *
 *  For licencing details see kernel-base/COPYING
 */

15
#include <linux/perf_event.h>
I
Ingo Molnar 已提交
16 17 18 19
#include <linux/capability.h>
#include <linux/notifier.h>
#include <linux/hardirq.h>
#include <linux/kprobes.h>
20
#include <linux/module.h>
I
Ingo Molnar 已提交
21 22
#include <linux/kdebug.h>
#include <linux/sched.h>
23
#include <linux/uaccess.h>
24
#include <linux/slab.h>
25
#include <linux/cpu.h>
26
#include <linux/bitops.h>
27
#include <linux/device.h>
I
Ingo Molnar 已提交
28 29

#include <asm/apic.h>
30
#include <asm/stacktrace.h>
P
Peter Zijlstra 已提交
31
#include <asm/nmi.h>
32
#include <asm/compat.h>
33
#include <asm/smp.h>
34
#include <asm/alternative.h>
35
#include <asm/timer.h>
I
Ingo Molnar 已提交
36

37 38
#include "perf_event.h"

39 40 41 42 43 44 45 46 47 48 49
#if 0
#undef wrmsrl
#define wrmsrl(msr, val) 					\
do {								\
	trace_printk("wrmsrl(%lx, %lx)\n", (unsigned long)(msr),\
			(unsigned long)(val));			\
	native_write_msr((msr), (u32)((u64)(val)), 		\
			(u32)((u64)(val) >> 32));		\
} while (0)
#endif

50
struct x86_pmu x86_pmu __read_mostly;
51

52
DEFINE_PER_CPU(struct cpu_hw_events, cpu_hw_events) = {
53 54
	.enabled = 1,
};
I
Ingo Molnar 已提交
55

56
u64 __read_mostly hw_cache_event_ids
57 58 59
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX];
60
u64 __read_mostly hw_cache_extra_regs
61 62 63
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX];
64

65
/*
66 67
 * Propagate event elapsed time into the generic event.
 * Can only be executed on the CPU where the event is active.
68 69
 * Returns the delta events processed.
 */
70
u64 x86_perf_event_update(struct perf_event *event)
71
{
72
	struct hw_perf_event *hwc = &event->hw;
73
	int shift = 64 - x86_pmu.cntval_bits;
74
	u64 prev_raw_count, new_raw_count;
75
	int idx = hwc->idx;
76
	s64 delta;
77

78 79 80
	if (idx == X86_PMC_IDX_FIXED_BTS)
		return 0;

81
	/*
82
	 * Careful: an NMI might modify the previous event value.
83 84 85
	 *
	 * Our tactic to handle this is to first atomically read and
	 * exchange a new raw count - then add that new-prev delta
86
	 * count to the generic event atomically:
87 88
	 */
again:
89
	prev_raw_count = local64_read(&hwc->prev_count);
90
	rdmsrl(hwc->event_base, new_raw_count);
91

92
	if (local64_cmpxchg(&hwc->prev_count, prev_raw_count,
93 94 95 96 97 98
					new_raw_count) != prev_raw_count)
		goto again;

	/*
	 * Now we have the new raw value and have updated the prev
	 * timestamp already. We can now calculate the elapsed delta
99
	 * (event-)time and add that to the generic event.
100 101
	 *
	 * Careful, not all hw sign-extends above the physical width
102
	 * of the count.
103
	 */
104 105
	delta = (new_raw_count << shift) - (prev_raw_count << shift);
	delta >>= shift;
106

107 108
	local64_add(delta, &event->count);
	local64_sub(delta, &hwc->period_left);
109 110

	return new_raw_count;
111 112
}

113 114 115 116 117
/*
 * Find and validate any extra registers to set up.
 */
static int x86_pmu_extra_regs(u64 config, struct perf_event *event)
{
118
	struct hw_perf_event_extra *reg;
119 120
	struct extra_reg *er;

121
	reg = &event->hw.extra_reg;
122 123 124 125 126 127 128 129 130

	if (!x86_pmu.extra_regs)
		return 0;

	for (er = x86_pmu.extra_regs; er->msr; er++) {
		if (er->event != (config & er->config_mask))
			continue;
		if (event->attr.config1 & ~er->valid_mask)
			return -EINVAL;
131 132 133 134

		reg->idx = er->idx;
		reg->config = event->attr.config1;
		reg->reg = er->msr;
135 136 137 138 139
		break;
	}
	return 0;
}

140
static atomic_t active_events;
P
Peter Zijlstra 已提交
141 142
static DEFINE_MUTEX(pmc_reserve_mutex);

143 144
#ifdef CONFIG_X86_LOCAL_APIC

P
Peter Zijlstra 已提交
145 146 147 148
static bool reserve_pmc_hardware(void)
{
	int i;

149
	for (i = 0; i < x86_pmu.num_counters; i++) {
150
		if (!reserve_perfctr_nmi(x86_pmu_event_addr(i)))
P
Peter Zijlstra 已提交
151 152 153
			goto perfctr_fail;
	}

154
	for (i = 0; i < x86_pmu.num_counters; i++) {
155
		if (!reserve_evntsel_nmi(x86_pmu_config_addr(i)))
P
Peter Zijlstra 已提交
156 157 158 159 160 161 162
			goto eventsel_fail;
	}

	return true;

eventsel_fail:
	for (i--; i >= 0; i--)
163
		release_evntsel_nmi(x86_pmu_config_addr(i));
P
Peter Zijlstra 已提交
164

165
	i = x86_pmu.num_counters;
P
Peter Zijlstra 已提交
166 167 168

perfctr_fail:
	for (i--; i >= 0; i--)
169
		release_perfctr_nmi(x86_pmu_event_addr(i));
P
Peter Zijlstra 已提交
170 171 172 173 174 175 176 177

	return false;
}

static void release_pmc_hardware(void)
{
	int i;

178
	for (i = 0; i < x86_pmu.num_counters; i++) {
179 180
		release_perfctr_nmi(x86_pmu_event_addr(i));
		release_evntsel_nmi(x86_pmu_config_addr(i));
P
Peter Zijlstra 已提交
181 182 183
	}
}

184 185 186 187 188 189 190
#else

static bool reserve_pmc_hardware(void) { return true; }
static void release_pmc_hardware(void) {}

#endif

191 192 193
static bool check_hw_exists(void)
{
	u64 val, val_new = 0;
194
	int i, reg, ret = 0;
195

196 197 198 199 200
	/*
	 * Check to see if the BIOS enabled any of the counters, if so
	 * complain and bail.
	 */
	for (i = 0; i < x86_pmu.num_counters; i++) {
201
		reg = x86_pmu_config_addr(i);
202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224
		ret = rdmsrl_safe(reg, &val);
		if (ret)
			goto msr_fail;
		if (val & ARCH_PERFMON_EVENTSEL_ENABLE)
			goto bios_fail;
	}

	if (x86_pmu.num_counters_fixed) {
		reg = MSR_ARCH_PERFMON_FIXED_CTR_CTRL;
		ret = rdmsrl_safe(reg, &val);
		if (ret)
			goto msr_fail;
		for (i = 0; i < x86_pmu.num_counters_fixed; i++) {
			if (val & (0x03 << i*4))
				goto bios_fail;
		}
	}

	/*
	 * Now write a value and read it back to see if it matches,
	 * this is needed to detect certain hardware emulators (qemu/kvm)
	 * that don't trap on the MSR access and always return 0s.
	 */
225
	val = 0xabcdUL;
226 227
	ret = checking_wrmsrl(x86_pmu_event_addr(0), val);
	ret |= rdmsrl_safe(x86_pmu_event_addr(0), &val_new);
228
	if (ret || val != val_new)
229
		goto msr_fail;
230 231

	return true;
232 233

bios_fail:
234 235 236 237
	/*
	 * We still allow the PMU driver to operate:
	 */
	printk(KERN_CONT "Broken BIOS detected, complain to your hardware vendor.\n");
238
	printk(KERN_ERR FW_BUG "the BIOS has corrupted hw-PMU resources (MSR %x is %Lx)\n", reg, val);
239 240

	return true;
241 242 243

msr_fail:
	printk(KERN_CONT "Broken PMU hardware detected, using software events only.\n");
244

245
	return false;
246 247
}

248
static void hw_perf_event_destroy(struct perf_event *event)
P
Peter Zijlstra 已提交
249
{
250
	if (atomic_dec_and_mutex_lock(&active_events, &pmc_reserve_mutex)) {
P
Peter Zijlstra 已提交
251
		release_pmc_hardware();
252
		release_ds_buffers();
P
Peter Zijlstra 已提交
253 254 255 256
		mutex_unlock(&pmc_reserve_mutex);
	}
}

257 258 259 260 261
static inline int x86_pmu_initialized(void)
{
	return x86_pmu.handle_irq != NULL;
}

262
static inline int
263
set_ext_hw_attr(struct hw_perf_event *hwc, struct perf_event *event)
264
{
265
	struct perf_event_attr *attr = &event->attr;
266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291
	unsigned int cache_type, cache_op, cache_result;
	u64 config, val;

	config = attr->config;

	cache_type = (config >>  0) & 0xff;
	if (cache_type >= PERF_COUNT_HW_CACHE_MAX)
		return -EINVAL;

	cache_op = (config >>  8) & 0xff;
	if (cache_op >= PERF_COUNT_HW_CACHE_OP_MAX)
		return -EINVAL;

	cache_result = (config >> 16) & 0xff;
	if (cache_result >= PERF_COUNT_HW_CACHE_RESULT_MAX)
		return -EINVAL;

	val = hw_cache_event_ids[cache_type][cache_op][cache_result];

	if (val == 0)
		return -ENOENT;

	if (val == -1)
		return -EINVAL;

	hwc->config |= val;
292 293
	attr->config1 = hw_cache_extra_regs[cache_type][cache_op][cache_result];
	return x86_pmu_extra_regs(val, event);
294 295
}

296
int x86_setup_perfctr(struct perf_event *event)
297 298 299 300 301
{
	struct perf_event_attr *attr = &event->attr;
	struct hw_perf_event *hwc = &event->hw;
	u64 config;

302
	if (!is_sampling_event(event)) {
303 304
		hwc->sample_period = x86_pmu.max_period;
		hwc->last_period = hwc->sample_period;
305
		local64_set(&hwc->period_left, hwc->sample_period);
306 307 308 309 310 311 312 313 314 315 316 317
	} else {
		/*
		 * If we have a PMU initialized but no APIC
		 * interrupts, we cannot sample hardware
		 * events (user-space has to fall back and
		 * sample via a hrtimer based software event):
		 */
		if (!x86_pmu.apic)
			return -EOPNOTSUPP;
	}

	if (attr->type == PERF_TYPE_RAW)
318
		return x86_pmu_extra_regs(event->attr.config, event);
319 320

	if (attr->type == PERF_TYPE_HW_CACHE)
321
		return set_ext_hw_attr(hwc, event);
322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339

	if (attr->config >= x86_pmu.max_events)
		return -EINVAL;

	/*
	 * The generic map:
	 */
	config = x86_pmu.event_map(attr->config);

	if (config == 0)
		return -ENOENT;

	if (config == -1LL)
		return -EINVAL;

	/*
	 * Branch tracing:
	 */
P
Peter Zijlstra 已提交
340 341
	if (attr->config == PERF_COUNT_HW_BRANCH_INSTRUCTIONS &&
	    !attr->freq && hwc->sample_period == 1) {
342
		/* BTS is not supported by this architecture. */
343
		if (!x86_pmu.bts_active)
344 345 346 347 348 349 350 351 352 353 354
			return -EOPNOTSUPP;

		/* BTS is currently only allowed for user-mode. */
		if (!attr->exclude_kernel)
			return -EOPNOTSUPP;
	}

	hwc->config |= config;

	return 0;
}
355

356
int x86_pmu_hw_config(struct perf_event *event)
357
{
P
Peter Zijlstra 已提交
358 359 360 361
	if (event->attr.precise_ip) {
		int precise = 0;

		/* Support for constant skid */
362
		if (x86_pmu.pebs_active) {
P
Peter Zijlstra 已提交
363 364
			precise++;

365 366 367 368
			/* Support for IP fixup */
			if (x86_pmu.lbr_nr)
				precise++;
		}
P
Peter Zijlstra 已提交
369 370 371 372 373

		if (event->attr.precise_ip > precise)
			return -EOPNOTSUPP;
	}

374 375 376 377
	/*
	 * Generate PMC IRQs:
	 * (keep 'enabled' bit clear for now)
	 */
378
	event->hw.config = ARCH_PERFMON_EVENTSEL_INT;
379 380 381 382

	/*
	 * Count user and OS events unless requested not to
	 */
383 384 385 386
	if (!event->attr.exclude_user)
		event->hw.config |= ARCH_PERFMON_EVENTSEL_USR;
	if (!event->attr.exclude_kernel)
		event->hw.config |= ARCH_PERFMON_EVENTSEL_OS;
387

388 389
	if (event->attr.type == PERF_TYPE_RAW)
		event->hw.config |= event->attr.config & X86_RAW_EVENT_MASK;
390

391
	return x86_setup_perfctr(event);
392 393
}

I
Ingo Molnar 已提交
394
/*
395
 * Setup the hardware configuration for a given attr_type
I
Ingo Molnar 已提交
396
 */
397
static int __x86_pmu_event_init(struct perf_event *event)
I
Ingo Molnar 已提交
398
{
P
Peter Zijlstra 已提交
399
	int err;
I
Ingo Molnar 已提交
400

401 402
	if (!x86_pmu_initialized())
		return -ENODEV;
I
Ingo Molnar 已提交
403

P
Peter Zijlstra 已提交
404
	err = 0;
405
	if (!atomic_inc_not_zero(&active_events)) {
P
Peter Zijlstra 已提交
406
		mutex_lock(&pmc_reserve_mutex);
407
		if (atomic_read(&active_events) == 0) {
408 409
			if (!reserve_pmc_hardware())
				err = -EBUSY;
410 411
			else
				reserve_ds_buffers();
412 413
		}
		if (!err)
414
			atomic_inc(&active_events);
P
Peter Zijlstra 已提交
415 416 417 418 419
		mutex_unlock(&pmc_reserve_mutex);
	}
	if (err)
		return err;

420
	event->destroy = hw_perf_event_destroy;
421

422 423 424
	event->hw.idx = -1;
	event->hw.last_cpu = -1;
	event->hw.last_tag = ~0ULL;
425

426 427 428
	/* mark unused */
	event->hw.extra_reg.idx = EXTRA_REG_NONE;

429
	return x86_pmu.hw_config(event);
430 431
}

432
void x86_pmu_disable_all(void)
433
{
434
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
435 436
	int idx;

437
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
438 439
		u64 val;

440
		if (!test_bit(idx, cpuc->active_mask))
441
			continue;
442
		rdmsrl(x86_pmu_config_addr(idx), val);
443
		if (!(val & ARCH_PERFMON_EVENTSEL_ENABLE))
444
			continue;
445
		val &= ~ARCH_PERFMON_EVENTSEL_ENABLE;
446
		wrmsrl(x86_pmu_config_addr(idx), val);
447 448 449
	}
}

P
Peter Zijlstra 已提交
450
static void x86_pmu_disable(struct pmu *pmu)
451
{
452 453
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);

454
	if (!x86_pmu_initialized())
455
		return;
456

457 458 459 460 461 462
	if (!cpuc->enabled)
		return;

	cpuc->n_added = 0;
	cpuc->enabled = 0;
	barrier();
463 464

	x86_pmu.disable_all();
465
}
I
Ingo Molnar 已提交
466

467
void x86_pmu_enable_all(int added)
468
{
469
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
470 471
	int idx;

472
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
473
		struct hw_perf_event *hwc = &cpuc->events[idx]->hw;
474

475
		if (!test_bit(idx, cpuc->active_mask))
476
			continue;
477

478
		__x86_pmu_enable_event(hwc, ARCH_PERFMON_EVENTSEL_ENABLE);
479 480 481
	}
}

P
Peter Zijlstra 已提交
482
static struct pmu pmu;
483 484 485 486 487 488

static inline int is_x86_event(struct perf_event *event)
{
	return event->pmu == &pmu;
}

489 490 491 492 493 494 495 496 497 498 499 500 501 502 503
/*
 * Event scheduler state:
 *
 * Assign events iterating over all events and counters, beginning
 * with events with least weights first. Keep the current iterator
 * state in struct sched_state.
 */
struct sched_state {
	int	weight;
	int	event;		/* event index */
	int	counter;	/* counter index */
	int	unassigned;	/* number of events to be assigned left */
	unsigned long used[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
};

504 505 506
/* Total max is X86_PMC_IDX_MAX, but we are O(n!) limited */
#define	SCHED_STATES_MAX	2

507 508 509 510 511
struct perf_sched {
	int			max_weight;
	int			max_events;
	struct event_constraint	**constraints;
	struct sched_state	state;
512 513
	int			saved_states;
	struct sched_state	saved[SCHED_STATES_MAX];
514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538
};

/*
 * Initialize interator that runs through all events and counters.
 */
static void perf_sched_init(struct perf_sched *sched, struct event_constraint **c,
			    int num, int wmin, int wmax)
{
	int idx;

	memset(sched, 0, sizeof(*sched));
	sched->max_events	= num;
	sched->max_weight	= wmax;
	sched->constraints	= c;

	for (idx = 0; idx < num; idx++) {
		if (c[idx]->weight == wmin)
			break;
	}

	sched->state.event	= idx;		/* start with min weight */
	sched->state.weight	= wmin;
	sched->state.unassigned	= num;
}

539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561
static void perf_sched_save_state(struct perf_sched *sched)
{
	if (WARN_ON_ONCE(sched->saved_states >= SCHED_STATES_MAX))
		return;

	sched->saved[sched->saved_states] = sched->state;
	sched->saved_states++;
}

static bool perf_sched_restore_state(struct perf_sched *sched)
{
	if (!sched->saved_states)
		return false;

	sched->saved_states--;
	sched->state = sched->saved[sched->saved_states];

	/* continue with next counter: */
	clear_bit(sched->state.counter++, sched->state.used);

	return true;
}

562 563 564 565
/*
 * Select a counter for the current event to schedule. Return true on
 * success.
 */
566
static bool __perf_sched_find_counter(struct perf_sched *sched)
567 568 569 570 571 572 573 574 575 576 577 578
{
	struct event_constraint *c;
	int idx;

	if (!sched->state.unassigned)
		return false;

	if (sched->state.event >= sched->max_events)
		return false;

	c = sched->constraints[sched->state.event];

579 580 581 582 583 584 585 586
	/* Prefer fixed purpose counters */
	if (x86_pmu.num_counters_fixed) {
		idx = X86_PMC_IDX_FIXED;
		for_each_set_bit_cont(idx, c->idxmsk, X86_PMC_IDX_MAX) {
			if (!__test_and_set_bit(idx, sched->state.used))
				goto done;
		}
	}
587 588
	/* Grab the first unused counter starting with idx */
	idx = sched->state.counter;
589
	for_each_set_bit_cont(idx, c->idxmsk, X86_PMC_IDX_FIXED) {
590
		if (!__test_and_set_bit(idx, sched->state.used))
591
			goto done;
592 593
	}

594 595 596 597
	return false;

done:
	sched->state.counter = idx;
598

599 600 601 602 603 604 605 606 607 608 609 610 611
	if (c->overlap)
		perf_sched_save_state(sched);

	return true;
}

static bool perf_sched_find_counter(struct perf_sched *sched)
{
	while (!__perf_sched_find_counter(sched)) {
		if (!perf_sched_restore_state(sched))
			return false;
	}

612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663
	return true;
}

/*
 * Go through all unassigned events and find the next one to schedule.
 * Take events with the least weight first. Return true on success.
 */
static bool perf_sched_next_event(struct perf_sched *sched)
{
	struct event_constraint *c;

	if (!sched->state.unassigned || !--sched->state.unassigned)
		return false;

	do {
		/* next event */
		sched->state.event++;
		if (sched->state.event >= sched->max_events) {
			/* next weight */
			sched->state.event = 0;
			sched->state.weight++;
			if (sched->state.weight > sched->max_weight)
				return false;
		}
		c = sched->constraints[sched->state.event];
	} while (c->weight != sched->state.weight);

	sched->state.counter = 0;	/* start with first counter */

	return true;
}

/*
 * Assign a counter for each event.
 */
static int perf_assign_events(struct event_constraint **constraints, int n,
			      int wmin, int wmax, int *assign)
{
	struct perf_sched sched;

	perf_sched_init(&sched, constraints, n, wmin, wmax);

	do {
		if (!perf_sched_find_counter(&sched))
			break;	/* failed */
		if (assign)
			assign[sched.state.event] = sched.state.counter;
	} while (perf_sched_next_event(&sched));

	return sched.state.unassigned;
}

664
int x86_schedule_events(struct cpu_hw_events *cpuc, int n, int *assign)
665
{
666
	struct event_constraint *c, *constraints[X86_PMC_IDX_MAX];
667
	unsigned long used_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
668
	int i, wmin, wmax, num = 0;
669 670 671 672
	struct hw_perf_event *hwc;

	bitmap_zero(used_mask, X86_PMC_IDX_MAX);

673
	for (i = 0, wmin = X86_PMC_IDX_MAX, wmax = 0; i < n; i++) {
674 675
		c = x86_pmu.get_event_constraints(cpuc, cpuc->event_list[i]);
		constraints[i] = c;
676 677
		wmin = min(wmin, c->weight);
		wmax = max(wmax, c->weight);
678 679
	}

680 681 682
	/*
	 * fastpath, try to reuse previous register
	 */
683
	for (i = 0; i < n; i++) {
684
		hwc = &cpuc->event_list[i]->hw;
685
		c = constraints[i];
686 687 688 689 690 691

		/* never assigned */
		if (hwc->idx == -1)
			break;

		/* constraint still honored */
692
		if (!test_bit(hwc->idx, c->idxmsk))
693 694 695 696 697 698
			break;

		/* not already used */
		if (test_bit(hwc->idx, used_mask))
			break;

P
Peter Zijlstra 已提交
699
		__set_bit(hwc->idx, used_mask);
700 701 702 703
		if (assign)
			assign[i] = hwc->idx;
	}

704 705 706
	/* slow path */
	if (i != n)
		num = perf_assign_events(constraints, n, wmin, wmax, assign);
707

708 709 710 711 712 713 714 715 716 717
	/*
	 * scheduling failed or is just a simulation,
	 * free resources if necessary
	 */
	if (!assign || num) {
		for (i = 0; i < n; i++) {
			if (x86_pmu.put_event_constraints)
				x86_pmu.put_event_constraints(cpuc, cpuc->event_list[i]);
		}
	}
718
	return num ? -EINVAL : 0;
719 720 721 722 723 724 725 726 727 728 729
}

/*
 * dogrp: true if must collect siblings events (group)
 * returns total number of events and error code
 */
static int collect_events(struct cpu_hw_events *cpuc, struct perf_event *leader, bool dogrp)
{
	struct perf_event *event;
	int n, max_count;

730
	max_count = x86_pmu.num_counters + x86_pmu.num_counters_fixed;
731 732 733 734 735 736

	/* current number of events already accepted */
	n = cpuc->n_events;

	if (is_x86_event(leader)) {
		if (n >= max_count)
737
			return -EINVAL;
738 739 740 741 742 743 744 745
		cpuc->event_list[n] = leader;
		n++;
	}
	if (!dogrp)
		return n;

	list_for_each_entry(event, &leader->sibling_list, group_entry) {
		if (!is_x86_event(event) ||
746
		    event->state <= PERF_EVENT_STATE_OFF)
747 748 749
			continue;

		if (n >= max_count)
750
			return -EINVAL;
751 752 753 754 755 756 757 758

		cpuc->event_list[n] = event;
		n++;
	}
	return n;
}

static inline void x86_assign_hw_event(struct perf_event *event,
759
				struct cpu_hw_events *cpuc, int i)
760
{
761 762 763 764 765
	struct hw_perf_event *hwc = &event->hw;

	hwc->idx = cpuc->assign[i];
	hwc->last_cpu = smp_processor_id();
	hwc->last_tag = ++cpuc->tags[i];
766 767 768 769 770 771

	if (hwc->idx == X86_PMC_IDX_FIXED_BTS) {
		hwc->config_base = 0;
		hwc->event_base	= 0;
	} else if (hwc->idx >= X86_PMC_IDX_FIXED) {
		hwc->config_base = MSR_ARCH_PERFMON_FIXED_CTR_CTRL;
772
		hwc->event_base = MSR_ARCH_PERFMON_FIXED_CTR0 + (hwc->idx - X86_PMC_IDX_FIXED);
773
	} else {
774 775
		hwc->config_base = x86_pmu_config_addr(hwc->idx);
		hwc->event_base  = x86_pmu_event_addr(hwc->idx);
776 777 778
	}
}

779 780 781 782 783 784 785 786 787
static inline int match_prev_assignment(struct hw_perf_event *hwc,
					struct cpu_hw_events *cpuc,
					int i)
{
	return hwc->idx == cpuc->assign[i] &&
		hwc->last_cpu == smp_processor_id() &&
		hwc->last_tag == cpuc->tags[i];
}

P
Peter Zijlstra 已提交
788
static void x86_pmu_start(struct perf_event *event, int flags);
789

P
Peter Zijlstra 已提交
790
static void x86_pmu_enable(struct pmu *pmu)
791
{
792 793 794
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
	struct perf_event *event;
	struct hw_perf_event *hwc;
795
	int i, added = cpuc->n_added;
796

797
	if (!x86_pmu_initialized())
798
		return;
799 800 801 802

	if (cpuc->enabled)
		return;

803
	if (cpuc->n_added) {
804
		int n_running = cpuc->n_events - cpuc->n_added;
805 806 807 808 809 810 811
		/*
		 * apply assignment obtained either from
		 * hw_perf_group_sched_in() or x86_pmu_enable()
		 *
		 * step1: save events moving to new counters
		 * step2: reprogram moved events into new counters
		 */
812
		for (i = 0; i < n_running; i++) {
813 814 815
			event = cpuc->event_list[i];
			hwc = &event->hw;

816 817 818 819 820 821 822 823
			/*
			 * we can avoid reprogramming counter if:
			 * - assigned same counter as last time
			 * - running on same CPU as last time
			 * - no other event has used the counter since
			 */
			if (hwc->idx == -1 ||
			    match_prev_assignment(hwc, cpuc, i))
824 825
				continue;

P
Peter Zijlstra 已提交
826 827 828 829 830 831 832 833
			/*
			 * Ensure we don't accidentally enable a stopped
			 * counter simply because we rescheduled.
			 */
			if (hwc->state & PERF_HES_STOPPED)
				hwc->state |= PERF_HES_ARCH;

			x86_pmu_stop(event, PERF_EF_UPDATE);
834 835 836 837 838 839
		}

		for (i = 0; i < cpuc->n_events; i++) {
			event = cpuc->event_list[i];
			hwc = &event->hw;

840
			if (!match_prev_assignment(hwc, cpuc, i))
841
				x86_assign_hw_event(event, cpuc, i);
842 843
			else if (i < n_running)
				continue;
844

P
Peter Zijlstra 已提交
845 846 847 848
			if (hwc->state & PERF_HES_ARCH)
				continue;

			x86_pmu_start(event, PERF_EF_RELOAD);
849 850 851 852
		}
		cpuc->n_added = 0;
		perf_events_lapic_init();
	}
853 854 855 856

	cpuc->enabled = 1;
	barrier();

857
	x86_pmu.enable_all(added);
858 859
}

860
static DEFINE_PER_CPU(u64 [X86_PMC_IDX_MAX], pmc_prev_left);
I
Ingo Molnar 已提交
861

862 863
/*
 * Set the next IRQ period, based on the hwc->period_left value.
864
 * To be called with the event disabled in hw:
865
 */
866
int x86_perf_event_set_period(struct perf_event *event)
I
Ingo Molnar 已提交
867
{
868
	struct hw_perf_event *hwc = &event->hw;
869
	s64 left = local64_read(&hwc->period_left);
870
	s64 period = hwc->sample_period;
871
	int ret = 0, idx = hwc->idx;
872

873 874 875
	if (idx == X86_PMC_IDX_FIXED_BTS)
		return 0;

876
	/*
877
	 * If we are way outside a reasonable range then just skip forward:
878 879 880
	 */
	if (unlikely(left <= -period)) {
		left = period;
881
		local64_set(&hwc->period_left, left);
882
		hwc->last_period = period;
883
		ret = 1;
884 885 886 887
	}

	if (unlikely(left <= 0)) {
		left += period;
888
		local64_set(&hwc->period_left, left);
889
		hwc->last_period = period;
890
		ret = 1;
891
	}
892
	/*
893
	 * Quirk: certain CPUs dont like it if just 1 hw_event is left:
894 895 896
	 */
	if (unlikely(left < 2))
		left = 2;
I
Ingo Molnar 已提交
897

898 899 900
	if (left > x86_pmu.max_period)
		left = x86_pmu.max_period;

901
	per_cpu(pmc_prev_left[idx], smp_processor_id()) = left;
902 903

	/*
904
	 * The hw event starts counting from this event offset,
905 906
	 * mark it to be able to extra future deltas:
	 */
907
	local64_set(&hwc->prev_count, (u64)-left);
908

909
	wrmsrl(hwc->event_base, (u64)(-left) & x86_pmu.cntval_mask);
910 911 912 913 914 915 916

	/*
	 * Due to erratum on certan cpu we need
	 * a second write to be sure the register
	 * is updated properly
	 */
	if (x86_pmu.perfctr_second_write) {
917
		wrmsrl(hwc->event_base,
918
			(u64)(-left) & x86_pmu.cntval_mask);
919
	}
920

921
	perf_event_update_userpage(event);
922

923
	return ret;
924 925
}

926
void x86_pmu_enable_event(struct perf_event *event)
927
{
T
Tejun Heo 已提交
928
	if (__this_cpu_read(cpu_hw_events.enabled))
929 930
		__x86_pmu_enable_event(&event->hw,
				       ARCH_PERFMON_EVENTSEL_ENABLE);
I
Ingo Molnar 已提交
931 932
}

933
/*
P
Peter Zijlstra 已提交
934
 * Add a single event to the PMU.
935 936 937
 *
 * The event is added to the group of enabled events
 * but only if it can be scehduled with existing events.
938
 */
P
Peter Zijlstra 已提交
939
static int x86_pmu_add(struct perf_event *event, int flags)
940 941
{
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
942 943 944
	struct hw_perf_event *hwc;
	int assign[X86_PMC_IDX_MAX];
	int n, n0, ret;
945

946
	hwc = &event->hw;
947

P
Peter Zijlstra 已提交
948
	perf_pmu_disable(event->pmu);
949
	n0 = cpuc->n_events;
950 951 952
	ret = n = collect_events(cpuc, event, false);
	if (ret < 0)
		goto out;
953

P
Peter Zijlstra 已提交
954 955 956 957
	hwc->state = PERF_HES_UPTODATE | PERF_HES_STOPPED;
	if (!(flags & PERF_EF_START))
		hwc->state |= PERF_HES_ARCH;

958 959
	/*
	 * If group events scheduling transaction was started,
L
Lucas De Marchi 已提交
960
	 * skip the schedulability test here, it will be performed
P
Peter Zijlstra 已提交
961
	 * at commit time (->commit_txn) as a whole
962
	 */
963
	if (cpuc->group_flag & PERF_EVENT_TXN)
964
		goto done_collect;
965

966
	ret = x86_pmu.schedule_events(cpuc, n, assign);
967
	if (ret)
968
		goto out;
969 970 971 972 973
	/*
	 * copy new assignment, now we know it is possible
	 * will be used by hw_perf_enable()
	 */
	memcpy(cpuc->assign, assign, n*sizeof(int));
974

975
done_collect:
976
	cpuc->n_events = n;
977
	cpuc->n_added += n - n0;
978
	cpuc->n_txn += n - n0;
979

980 981
	ret = 0;
out:
P
Peter Zijlstra 已提交
982
	perf_pmu_enable(event->pmu);
983
	return ret;
I
Ingo Molnar 已提交
984 985
}

P
Peter Zijlstra 已提交
986
static void x86_pmu_start(struct perf_event *event, int flags)
987
{
P
Peter Zijlstra 已提交
988 989 990
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
	int idx = event->hw.idx;

P
Peter Zijlstra 已提交
991 992 993 994 995 996 997 998 999 1000 1001 1002
	if (WARN_ON_ONCE(!(event->hw.state & PERF_HES_STOPPED)))
		return;

	if (WARN_ON_ONCE(idx == -1))
		return;

	if (flags & PERF_EF_RELOAD) {
		WARN_ON_ONCE(!(event->hw.state & PERF_HES_UPTODATE));
		x86_perf_event_set_period(event);
	}

	event->hw.state = 0;
1003

P
Peter Zijlstra 已提交
1004 1005
	cpuc->events[idx] = event;
	__set_bit(idx, cpuc->active_mask);
1006
	__set_bit(idx, cpuc->running);
1007
	x86_pmu.enable(event);
P
Peter Zijlstra 已提交
1008
	perf_event_update_userpage(event);
1009 1010
}

1011
void perf_event_print_debug(void)
I
Ingo Molnar 已提交
1012
{
1013
	u64 ctrl, status, overflow, pmc_ctrl, pmc_count, prev_left, fixed;
1014
	u64 pebs;
1015
	struct cpu_hw_events *cpuc;
1016
	unsigned long flags;
1017 1018
	int cpu, idx;

1019
	if (!x86_pmu.num_counters)
1020
		return;
I
Ingo Molnar 已提交
1021

1022
	local_irq_save(flags);
I
Ingo Molnar 已提交
1023 1024

	cpu = smp_processor_id();
1025
	cpuc = &per_cpu(cpu_hw_events, cpu);
I
Ingo Molnar 已提交
1026

1027
	if (x86_pmu.version >= 2) {
1028 1029 1030 1031
		rdmsrl(MSR_CORE_PERF_GLOBAL_CTRL, ctrl);
		rdmsrl(MSR_CORE_PERF_GLOBAL_STATUS, status);
		rdmsrl(MSR_CORE_PERF_GLOBAL_OVF_CTRL, overflow);
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR_CTRL, fixed);
1032
		rdmsrl(MSR_IA32_PEBS_ENABLE, pebs);
1033 1034 1035 1036 1037 1038

		pr_info("\n");
		pr_info("CPU#%d: ctrl:       %016llx\n", cpu, ctrl);
		pr_info("CPU#%d: status:     %016llx\n", cpu, status);
		pr_info("CPU#%d: overflow:   %016llx\n", cpu, overflow);
		pr_info("CPU#%d: fixed:      %016llx\n", cpu, fixed);
1039
		pr_info("CPU#%d: pebs:       %016llx\n", cpu, pebs);
1040
	}
1041
	pr_info("CPU#%d: active:     %016llx\n", cpu, *(u64 *)cpuc->active_mask);
I
Ingo Molnar 已提交
1042

1043
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
1044 1045
		rdmsrl(x86_pmu_config_addr(idx), pmc_ctrl);
		rdmsrl(x86_pmu_event_addr(idx), pmc_count);
I
Ingo Molnar 已提交
1046

1047
		prev_left = per_cpu(pmc_prev_left[idx], cpu);
I
Ingo Molnar 已提交
1048

1049
		pr_info("CPU#%d:   gen-PMC%d ctrl:  %016llx\n",
I
Ingo Molnar 已提交
1050
			cpu, idx, pmc_ctrl);
1051
		pr_info("CPU#%d:   gen-PMC%d count: %016llx\n",
I
Ingo Molnar 已提交
1052
			cpu, idx, pmc_count);
1053
		pr_info("CPU#%d:   gen-PMC%d left:  %016llx\n",
1054
			cpu, idx, prev_left);
I
Ingo Molnar 已提交
1055
	}
1056
	for (idx = 0; idx < x86_pmu.num_counters_fixed; idx++) {
1057 1058
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR0 + idx, pmc_count);

1059
		pr_info("CPU#%d: fixed-PMC%d count: %016llx\n",
1060 1061
			cpu, idx, pmc_count);
	}
1062
	local_irq_restore(flags);
I
Ingo Molnar 已提交
1063 1064
}

1065
void x86_pmu_stop(struct perf_event *event, int flags)
I
Ingo Molnar 已提交
1066
{
1067
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
1068
	struct hw_perf_event *hwc = &event->hw;
I
Ingo Molnar 已提交
1069

P
Peter Zijlstra 已提交
1070 1071 1072 1073 1074 1075
	if (__test_and_clear_bit(hwc->idx, cpuc->active_mask)) {
		x86_pmu.disable(event);
		cpuc->events[hwc->idx] = NULL;
		WARN_ON_ONCE(hwc->state & PERF_HES_STOPPED);
		hwc->state |= PERF_HES_STOPPED;
	}
1076

P
Peter Zijlstra 已提交
1077 1078 1079 1080 1081 1082 1083 1084
	if ((flags & PERF_EF_UPDATE) && !(hwc->state & PERF_HES_UPTODATE)) {
		/*
		 * Drain the remaining delta count out of a event
		 * that we are disabling:
		 */
		x86_perf_event_update(event);
		hwc->state |= PERF_HES_UPTODATE;
	}
1085 1086
}

P
Peter Zijlstra 已提交
1087
static void x86_pmu_del(struct perf_event *event, int flags)
1088 1089 1090 1091
{
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
	int i;

1092 1093 1094 1095 1096
	/*
	 * If we're called during a txn, we don't need to do anything.
	 * The events never got scheduled and ->cancel_txn will truncate
	 * the event_list.
	 */
1097
	if (cpuc->group_flag & PERF_EVENT_TXN)
1098 1099
		return;

P
Peter Zijlstra 已提交
1100
	x86_pmu_stop(event, PERF_EF_UPDATE);
1101

1102 1103 1104 1105 1106 1107 1108 1109 1110 1111
	for (i = 0; i < cpuc->n_events; i++) {
		if (event == cpuc->event_list[i]) {

			if (x86_pmu.put_event_constraints)
				x86_pmu.put_event_constraints(cpuc, event);

			while (++i < cpuc->n_events)
				cpuc->event_list[i-1] = cpuc->event_list[i];

			--cpuc->n_events;
1112
			break;
1113 1114
		}
	}
1115
	perf_event_update_userpage(event);
I
Ingo Molnar 已提交
1116 1117
}

1118
int x86_pmu_handle_irq(struct pt_regs *regs)
1119
{
1120
	struct perf_sample_data data;
1121 1122
	struct cpu_hw_events *cpuc;
	struct perf_event *event;
V
Vince Weaver 已提交
1123
	int idx, handled = 0;
1124 1125
	u64 val;

1126
	perf_sample_data_init(&data, 0);
1127

1128
	cpuc = &__get_cpu_var(cpu_hw_events);
1129

1130 1131 1132 1133 1134 1135 1136 1137 1138 1139
	/*
	 * Some chipsets need to unmask the LVTPC in a particular spot
	 * inside the nmi handler.  As a result, the unmasking was pushed
	 * into all the nmi handlers.
	 *
	 * This generic handler doesn't seem to have any issues where the
	 * unmasking occurs so it was left at the top.
	 */
	apic_write(APIC_LVTPC, APIC_DM_NMI);

1140
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
1141 1142 1143 1144 1145 1146 1147 1148
		if (!test_bit(idx, cpuc->active_mask)) {
			/*
			 * Though we deactivated the counter some cpus
			 * might still deliver spurious interrupts still
			 * in flight. Catch them:
			 */
			if (__test_and_clear_bit(idx, cpuc->running))
				handled++;
1149
			continue;
1150
		}
1151

1152
		event = cpuc->events[idx];
1153

1154
		val = x86_perf_event_update(event);
1155
		if (val & (1ULL << (x86_pmu.cntval_bits - 1)))
1156
			continue;
1157

1158
		/*
1159
		 * event overflow
1160
		 */
1161
		handled++;
1162
		data.period	= event->hw.last_period;
1163

1164
		if (!x86_perf_event_set_period(event))
1165 1166
			continue;

1167
		if (perf_event_overflow(event, &data, regs))
P
Peter Zijlstra 已提交
1168
			x86_pmu_stop(event, 0);
1169
	}
1170

1171 1172 1173
	if (handled)
		inc_irq_stat(apic_perf_irqs);

1174 1175
	return handled;
}
1176

1177
void perf_events_lapic_init(void)
I
Ingo Molnar 已提交
1178
{
1179
	if (!x86_pmu.apic || !x86_pmu_initialized())
I
Ingo Molnar 已提交
1180
		return;
1181

I
Ingo Molnar 已提交
1182
	/*
1183
	 * Always use NMI for PMU
I
Ingo Molnar 已提交
1184
	 */
1185
	apic_write(APIC_LVTPC, APIC_DM_NMI);
I
Ingo Molnar 已提交
1186 1187 1188
}

static int __kprobes
1189
perf_event_nmi_handler(unsigned int cmd, struct pt_regs *regs)
I
Ingo Molnar 已提交
1190
{
1191
	if (!atomic_read(&active_events))
1192
		return NMI_DONE;
1193

1194
	return x86_pmu.handle_irq(regs);
I
Ingo Molnar 已提交
1195 1196
}

1197 1198
struct event_constraint emptyconstraint;
struct event_constraint unconstrained;
1199

1200 1201 1202 1203
static int __cpuinit
x86_pmu_notifier(struct notifier_block *self, unsigned long action, void *hcpu)
{
	unsigned int cpu = (long)hcpu;
1204
	struct cpu_hw_events *cpuc = &per_cpu(cpu_hw_events, cpu);
1205
	int ret = NOTIFY_OK;
1206 1207 1208

	switch (action & ~CPU_TASKS_FROZEN) {
	case CPU_UP_PREPARE:
1209
		cpuc->kfree_on_online = NULL;
1210
		if (x86_pmu.cpu_prepare)
1211
			ret = x86_pmu.cpu_prepare(cpu);
1212 1213 1214
		break;

	case CPU_STARTING:
1215 1216
		if (x86_pmu.attr_rdpmc)
			set_in_cr4(X86_CR4_PCE);
1217 1218 1219 1220
		if (x86_pmu.cpu_starting)
			x86_pmu.cpu_starting(cpu);
		break;

1221 1222 1223 1224
	case CPU_ONLINE:
		kfree(cpuc->kfree_on_online);
		break;

1225 1226 1227 1228 1229
	case CPU_DYING:
		if (x86_pmu.cpu_dying)
			x86_pmu.cpu_dying(cpu);
		break;

1230
	case CPU_UP_CANCELED:
1231 1232 1233 1234 1235 1236 1237 1238 1239
	case CPU_DEAD:
		if (x86_pmu.cpu_dead)
			x86_pmu.cpu_dead(cpu);
		break;

	default:
		break;
	}

1240
	return ret;
1241 1242
}

1243 1244 1245 1246 1247 1248 1249 1250 1251 1252
static void __init pmu_check_apic(void)
{
	if (cpu_has_apic)
		return;

	x86_pmu.apic = 0;
	pr_info("no APIC, boot with the \"lapic\" boot parameter to force-enable it.\n");
	pr_info("no hardware sampling interrupt available.\n");
}

1253
static int __init init_hw_perf_events(void)
1254
{
1255
	struct x86_pmu_quirk *quirk;
1256
	struct event_constraint *c;
1257 1258
	int err;

1259
	pr_info("Performance Events: ");
1260

1261 1262
	switch (boot_cpu_data.x86_vendor) {
	case X86_VENDOR_INTEL:
1263
		err = intel_pmu_init();
1264
		break;
1265
	case X86_VENDOR_AMD:
1266
		err = amd_pmu_init();
1267
		break;
1268
	default:
1269
		return 0;
1270
	}
1271
	if (err != 0) {
1272
		pr_cont("no PMU driver, software events only.\n");
1273
		return 0;
1274
	}
1275

1276 1277
	pmu_check_apic();

1278
	/* sanity check that the hardware exists or is emulated */
1279
	if (!check_hw_exists())
1280
		return 0;
1281

1282
	pr_cont("%s PMU driver.\n", x86_pmu.name);
1283

1284 1285
	for (quirk = x86_pmu.quirks; quirk; quirk = quirk->next)
		quirk->func();
1286

1287
	if (x86_pmu.num_counters > X86_PMC_MAX_GENERIC) {
1288
		WARN(1, KERN_ERR "hw perf events %d > max(%d), clipping!",
1289 1290
		     x86_pmu.num_counters, X86_PMC_MAX_GENERIC);
		x86_pmu.num_counters = X86_PMC_MAX_GENERIC;
I
Ingo Molnar 已提交
1291
	}
1292
	x86_pmu.intel_ctrl = (1 << x86_pmu.num_counters) - 1;
I
Ingo Molnar 已提交
1293

1294
	if (x86_pmu.num_counters_fixed > X86_PMC_MAX_FIXED) {
1295
		WARN(1, KERN_ERR "hw perf events fixed %d > max(%d), clipping!",
1296 1297
		     x86_pmu.num_counters_fixed, X86_PMC_MAX_FIXED);
		x86_pmu.num_counters_fixed = X86_PMC_MAX_FIXED;
1298
	}
1299

1300
	x86_pmu.intel_ctrl |=
1301
		((1LL << x86_pmu.num_counters_fixed)-1) << X86_PMC_IDX_FIXED;
I
Ingo Molnar 已提交
1302

1303
	perf_events_lapic_init();
1304
	register_nmi_handler(NMI_LOCAL, perf_event_nmi_handler, 0, "PMI");
1305

1306
	unconstrained = (struct event_constraint)
1307
		__EVENT_CONSTRAINT(0, (1ULL << x86_pmu.num_counters) - 1,
1308
				   0, x86_pmu.num_counters, 0);
1309

1310
	if (x86_pmu.event_constraints) {
1311 1312 1313 1314
		/*
		 * event on fixed counter2 (REF_CYCLES) only works on this
		 * counter, so do not extend mask to generic counters
		 */
1315
		for_each_event_constraint(c, x86_pmu.event_constraints) {
1316 1317
			if (c->cmask != X86_RAW_EVENT_MASK
			    || c->idxmsk64 == X86_PMC_MSK_FIXED_REF_CYCLES) {
1318
				continue;
1319
			}
1320

1321 1322
			c->idxmsk64 |= (1ULL << x86_pmu.num_counters) - 1;
			c->weight += x86_pmu.num_counters;
1323 1324 1325
		}
	}

1326 1327
	x86_pmu.attr_rdpmc = 1; /* enable userspace RDPMC usage by default */

I
Ingo Molnar 已提交
1328
	pr_info("... version:                %d\n",     x86_pmu.version);
1329 1330 1331
	pr_info("... bit width:              %d\n",     x86_pmu.cntval_bits);
	pr_info("... generic registers:      %d\n",     x86_pmu.num_counters);
	pr_info("... value mask:             %016Lx\n", x86_pmu.cntval_mask);
I
Ingo Molnar 已提交
1332
	pr_info("... max period:             %016Lx\n", x86_pmu.max_period);
1333
	pr_info("... fixed-purpose events:   %d\n",     x86_pmu.num_counters_fixed);
1334
	pr_info("... event mask:             %016Lx\n", x86_pmu.intel_ctrl);
1335

P
Peter Zijlstra 已提交
1336
	perf_pmu_register(&pmu, "cpu", PERF_TYPE_RAW);
1337
	perf_cpu_notifier(x86_pmu_notifier);
1338 1339

	return 0;
I
Ingo Molnar 已提交
1340
}
1341
early_initcall(init_hw_perf_events);
I
Ingo Molnar 已提交
1342

1343
static inline void x86_pmu_read(struct perf_event *event)
1344
{
1345
	x86_perf_event_update(event);
1346 1347
}

1348 1349 1350 1351 1352
/*
 * Start group events scheduling transaction
 * Set the flag to make pmu::enable() not perform the
 * schedulability test, it will be performed at commit time
 */
P
Peter Zijlstra 已提交
1353
static void x86_pmu_start_txn(struct pmu *pmu)
1354
{
P
Peter Zijlstra 已提交
1355
	perf_pmu_disable(pmu);
T
Tejun Heo 已提交
1356 1357
	__this_cpu_or(cpu_hw_events.group_flag, PERF_EVENT_TXN);
	__this_cpu_write(cpu_hw_events.n_txn, 0);
1358 1359 1360 1361 1362 1363 1364
}

/*
 * Stop group events scheduling transaction
 * Clear the flag and pmu::enable() will perform the
 * schedulability test.
 */
P
Peter Zijlstra 已提交
1365
static void x86_pmu_cancel_txn(struct pmu *pmu)
1366
{
T
Tejun Heo 已提交
1367
	__this_cpu_and(cpu_hw_events.group_flag, ~PERF_EVENT_TXN);
1368 1369 1370
	/*
	 * Truncate the collected events.
	 */
T
Tejun Heo 已提交
1371 1372
	__this_cpu_sub(cpu_hw_events.n_added, __this_cpu_read(cpu_hw_events.n_txn));
	__this_cpu_sub(cpu_hw_events.n_events, __this_cpu_read(cpu_hw_events.n_txn));
P
Peter Zijlstra 已提交
1373
	perf_pmu_enable(pmu);
1374 1375 1376 1377 1378 1379 1380
}

/*
 * Commit group events scheduling transaction
 * Perform the group schedulability test as a whole
 * Return 0 if success
 */
P
Peter Zijlstra 已提交
1381
static int x86_pmu_commit_txn(struct pmu *pmu)
1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401
{
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
	int assign[X86_PMC_IDX_MAX];
	int n, ret;

	n = cpuc->n_events;

	if (!x86_pmu_initialized())
		return -EAGAIN;

	ret = x86_pmu.schedule_events(cpuc, n, assign);
	if (ret)
		return ret;

	/*
	 * copy new assignment, now we know it is possible
	 * will be used by hw_perf_enable()
	 */
	memcpy(cpuc->assign, assign, n*sizeof(int));

1402
	cpuc->group_flag &= ~PERF_EVENT_TXN;
P
Peter Zijlstra 已提交
1403
	perf_pmu_enable(pmu);
1404 1405
	return 0;
}
1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439
/*
 * a fake_cpuc is used to validate event groups. Due to
 * the extra reg logic, we need to also allocate a fake
 * per_core and per_cpu structure. Otherwise, group events
 * using extra reg may conflict without the kernel being
 * able to catch this when the last event gets added to
 * the group.
 */
static void free_fake_cpuc(struct cpu_hw_events *cpuc)
{
	kfree(cpuc->shared_regs);
	kfree(cpuc);
}

static struct cpu_hw_events *allocate_fake_cpuc(void)
{
	struct cpu_hw_events *cpuc;
	int cpu = raw_smp_processor_id();

	cpuc = kzalloc(sizeof(*cpuc), GFP_KERNEL);
	if (!cpuc)
		return ERR_PTR(-ENOMEM);

	/* only needed, if we have extra_regs */
	if (x86_pmu.extra_regs) {
		cpuc->shared_regs = allocate_shared_regs(cpu);
		if (!cpuc->shared_regs)
			goto error;
	}
	return cpuc;
error:
	free_fake_cpuc(cpuc);
	return ERR_PTR(-ENOMEM);
}
1440

1441 1442 1443 1444 1445 1446 1447 1448 1449
/*
 * validate that we can schedule this event
 */
static int validate_event(struct perf_event *event)
{
	struct cpu_hw_events *fake_cpuc;
	struct event_constraint *c;
	int ret = 0;

1450 1451 1452
	fake_cpuc = allocate_fake_cpuc();
	if (IS_ERR(fake_cpuc))
		return PTR_ERR(fake_cpuc);
1453 1454 1455 1456

	c = x86_pmu.get_event_constraints(fake_cpuc, event);

	if (!c || !c->weight)
1457
		ret = -EINVAL;
1458 1459 1460 1461

	if (x86_pmu.put_event_constraints)
		x86_pmu.put_event_constraints(fake_cpuc, event);

1462
	free_fake_cpuc(fake_cpuc);
1463 1464 1465 1466

	return ret;
}

1467 1468 1469 1470
/*
 * validate a single event group
 *
 * validation include:
1471 1472 1473
 *	- check events are compatible which each other
 *	- events do not compete for the same counter
 *	- number of events <= number of counters
1474 1475 1476 1477
 *
 * validation ensures the group can be loaded onto the
 * PMU if it was the only group available.
 */
1478 1479
static int validate_group(struct perf_event *event)
{
1480
	struct perf_event *leader = event->group_leader;
1481
	struct cpu_hw_events *fake_cpuc;
1482
	int ret = -EINVAL, n;
1483

1484 1485 1486
	fake_cpuc = allocate_fake_cpuc();
	if (IS_ERR(fake_cpuc))
		return PTR_ERR(fake_cpuc);
1487 1488 1489 1490 1491 1492
	/*
	 * the event is not yet connected with its
	 * siblings therefore we must first collect
	 * existing siblings, then add the new event
	 * before we can simulate the scheduling
	 */
1493
	n = collect_events(fake_cpuc, leader, true);
1494
	if (n < 0)
1495
		goto out;
1496

1497 1498
	fake_cpuc->n_events = n;
	n = collect_events(fake_cpuc, event, false);
1499
	if (n < 0)
1500
		goto out;
1501

1502
	fake_cpuc->n_events = n;
1503

1504
	ret = x86_pmu.schedule_events(fake_cpuc, n, NULL);
1505 1506

out:
1507
	free_fake_cpuc(fake_cpuc);
1508
	return ret;
1509 1510
}

1511
static int x86_pmu_event_init(struct perf_event *event)
I
Ingo Molnar 已提交
1512
{
P
Peter Zijlstra 已提交
1513
	struct pmu *tmp;
I
Ingo Molnar 已提交
1514 1515
	int err;

1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526
	switch (event->attr.type) {
	case PERF_TYPE_RAW:
	case PERF_TYPE_HARDWARE:
	case PERF_TYPE_HW_CACHE:
		break;

	default:
		return -ENOENT;
	}

	err = __x86_pmu_event_init(event);
1527
	if (!err) {
1528 1529 1530 1531 1532 1533 1534 1535
		/*
		 * we temporarily connect event to its pmu
		 * such that validate_group() can classify
		 * it as an x86 event using is_x86_event()
		 */
		tmp = event->pmu;
		event->pmu = &pmu;

1536 1537
		if (event->group_leader != event)
			err = validate_group(event);
1538 1539
		else
			err = validate_event(event);
1540 1541

		event->pmu = tmp;
1542
	}
1543
	if (err) {
1544 1545
		if (event->destroy)
			event->destroy(event);
1546
	}
I
Ingo Molnar 已提交
1547

1548
	return err;
I
Ingo Molnar 已提交
1549
}
1550

1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562
static int x86_pmu_event_idx(struct perf_event *event)
{
	int idx = event->hw.idx;

	if (x86_pmu.num_counters_fixed && idx >= X86_PMC_IDX_FIXED) {
		idx -= X86_PMC_IDX_FIXED;
		idx |= 1 << 30;
	}

	return idx + 1;
}

1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609
static ssize_t get_attr_rdpmc(struct device *cdev,
			      struct device_attribute *attr,
			      char *buf)
{
	return snprintf(buf, 40, "%d\n", x86_pmu.attr_rdpmc);
}

static void change_rdpmc(void *info)
{
	bool enable = !!(unsigned long)info;

	if (enable)
		set_in_cr4(X86_CR4_PCE);
	else
		clear_in_cr4(X86_CR4_PCE);
}

static ssize_t set_attr_rdpmc(struct device *cdev,
			      struct device_attribute *attr,
			      const char *buf, size_t count)
{
	unsigned long val = simple_strtoul(buf, NULL, 0);

	if (!!val != !!x86_pmu.attr_rdpmc) {
		x86_pmu.attr_rdpmc = !!val;
		smp_call_function(change_rdpmc, (void *)val, 1);
	}

	return count;
}

static DEVICE_ATTR(rdpmc, S_IRUSR | S_IWUSR, get_attr_rdpmc, set_attr_rdpmc);

static struct attribute *x86_pmu_attrs[] = {
	&dev_attr_rdpmc.attr,
	NULL,
};

static struct attribute_group x86_pmu_attr_group = {
	.attrs = x86_pmu_attrs,
};

static const struct attribute_group *x86_pmu_attr_groups[] = {
	&x86_pmu_attr_group,
	NULL,
};

1610
static struct pmu pmu = {
P
Peter Zijlstra 已提交
1611 1612 1613
	.pmu_enable	= x86_pmu_enable,
	.pmu_disable	= x86_pmu_disable,

1614 1615
	.attr_groups	= x86_pmu_attr_groups,

1616
	.event_init	= x86_pmu_event_init,
P
Peter Zijlstra 已提交
1617 1618 1619

	.add		= x86_pmu_add,
	.del		= x86_pmu_del,
1620 1621 1622
	.start		= x86_pmu_start,
	.stop		= x86_pmu_stop,
	.read		= x86_pmu_read,
P
Peter Zijlstra 已提交
1623

1624 1625 1626
	.start_txn	= x86_pmu_start_txn,
	.cancel_txn	= x86_pmu_cancel_txn,
	.commit_txn	= x86_pmu_commit_txn,
1627 1628

	.event_idx	= x86_pmu_event_idx,
1629 1630
};

1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643
void perf_update_user_clock(struct perf_event_mmap_page *userpg, u64 now)
{
	if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC))
		return;

	if (!boot_cpu_has(X86_FEATURE_NONSTOP_TSC))
		return;

	userpg->time_mult = this_cpu_read(cyc2ns);
	userpg->time_shift = CYC2NS_SCALE_FACTOR;
	userpg->time_offset = this_cpu_read(cyc2ns_offset) - now;
}

1644 1645 1646 1647 1648 1649
/*
 * callchain support
 */

static int backtrace_stack(void *data, char *name)
{
1650
	return 0;
1651 1652 1653 1654 1655 1656
}

static void backtrace_address(void *data, unsigned long addr, int reliable)
{
	struct perf_callchain_entry *entry = data;

1657
	perf_callchain_store(entry, addr);
1658 1659 1660 1661 1662
}

static const struct stacktrace_ops backtrace_ops = {
	.stack			= backtrace_stack,
	.address		= backtrace_address,
1663
	.walk_stack		= print_context_stack_bp,
1664 1665
};

1666 1667
void
perf_callchain_kernel(struct perf_callchain_entry *entry, struct pt_regs *regs)
1668
{
1669 1670
	if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
		/* TODO: We don't support guest os callchain now */
1671
		return;
1672 1673
	}

1674
	perf_callchain_store(entry, regs->ip);
1675

1676
	dump_trace(NULL, regs, NULL, 0, &backtrace_ops, entry);
1677 1678
}

1679 1680 1681
#ifdef CONFIG_COMPAT
static inline int
perf_callchain_user32(struct pt_regs *regs, struct perf_callchain_entry *entry)
1682
{
1683 1684 1685
	/* 32-bit process in 64-bit kernel. */
	struct stack_frame_ia32 frame;
	const void __user *fp;
1686

1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698
	if (!test_thread_flag(TIF_IA32))
		return 0;

	fp = compat_ptr(regs->bp);
	while (entry->nr < PERF_MAX_STACK_DEPTH) {
		unsigned long bytes;
		frame.next_frame     = 0;
		frame.return_address = 0;

		bytes = copy_from_user_nmi(&frame, fp, sizeof(frame));
		if (bytes != sizeof(frame))
			break;
1699

1700 1701
		if (fp < compat_ptr(regs->sp))
			break;
1702

1703
		perf_callchain_store(entry, frame.return_address);
1704 1705 1706
		fp = compat_ptr(frame.next_frame);
	}
	return 1;
1707
}
1708 1709 1710 1711 1712 1713 1714
#else
static inline int
perf_callchain_user32(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
    return 0;
}
#endif
1715

1716 1717
void
perf_callchain_user(struct perf_callchain_entry *entry, struct pt_regs *regs)
1718 1719 1720 1721
{
	struct stack_frame frame;
	const void __user *fp;

1722 1723
	if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
		/* TODO: We don't support guest os callchain now */
1724
		return;
1725
	}
1726

1727
	fp = (void __user *)regs->bp;
1728

1729
	perf_callchain_store(entry, regs->ip);
1730

1731 1732 1733
	if (!current->mm)
		return;

1734 1735 1736
	if (perf_callchain_user32(regs, entry))
		return;

1737
	while (entry->nr < PERF_MAX_STACK_DEPTH) {
1738
		unsigned long bytes;
1739
		frame.next_frame	     = NULL;
1740 1741
		frame.return_address = 0;

1742 1743
		bytes = copy_from_user_nmi(&frame, fp, sizeof(frame));
		if (bytes != sizeof(frame))
1744 1745
			break;

1746
		if ((unsigned long)fp < regs->sp)
1747 1748
			break;

1749
		perf_callchain_store(entry, frame.return_address);
1750
		fp = frame.next_frame;
1751 1752 1753
	}
}

1754 1755 1756
unsigned long perf_instruction_pointer(struct pt_regs *regs)
{
	unsigned long ip;
1757

1758 1759 1760 1761
	if (perf_guest_cbs && perf_guest_cbs->is_in_guest())
		ip = perf_guest_cbs->get_guest_ip();
	else
		ip = instruction_pointer(regs);
1762

1763 1764 1765 1766 1767 1768
	return ip;
}

unsigned long perf_misc_flags(struct pt_regs *regs)
{
	int misc = 0;
1769

1770
	if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781
		if (perf_guest_cbs->is_user_mode())
			misc |= PERF_RECORD_MISC_GUEST_USER;
		else
			misc |= PERF_RECORD_MISC_GUEST_KERNEL;
	} else {
		if (user_mode(regs))
			misc |= PERF_RECORD_MISC_USER;
		else
			misc |= PERF_RECORD_MISC_KERNEL;
	}

1782
	if (regs->flags & PERF_EFLAGS_EXACT)
P
Peter Zijlstra 已提交
1783
		misc |= PERF_RECORD_MISC_EXACT_IP;
1784 1785 1786

	return misc;
}
1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798

void perf_get_x86_pmu_capability(struct x86_pmu_capability *cap)
{
	cap->version		= x86_pmu.version;
	cap->num_counters_gp	= x86_pmu.num_counters;
	cap->num_counters_fixed	= x86_pmu.num_counters_fixed;
	cap->bit_width_gp	= x86_pmu.cntval_bits;
	cap->bit_width_fixed	= x86_pmu.cntval_bits;
	cap->events_mask	= (unsigned int)x86_pmu.events_maskl;
	cap->events_mask_len	= x86_pmu.events_mask_len;
}
EXPORT_SYMBOL_GPL(perf_get_x86_pmu_capability);