pat.c 27.5 KB
Newer Older
1 2 3 4 5 6 7 8 9
/*
 * Handle caching attributes in page tables (PAT)
 *
 * Authors: Venkatesh Pallipadi <venkatesh.pallipadi@intel.com>
 *          Suresh B Siddha <suresh.b.siddha@intel.com>
 *
 * Loosely based on earlier PAT patchset from Eric Biederman and Andi Kleen.
 */

I
Ingo Molnar 已提交
10 11 12
#include <linux/seq_file.h>
#include <linux/bootmem.h>
#include <linux/debugfs.h>
13
#include <linux/kernel.h>
14
#include <linux/module.h>
15
#include <linux/slab.h>
I
Ingo Molnar 已提交
16
#include <linux/mm.h>
17
#include <linux/fs.h>
18
#include <linux/rbtree.h>
19

I
Ingo Molnar 已提交
20
#include <asm/cacheflush.h>
21
#include <asm/processor.h>
I
Ingo Molnar 已提交
22
#include <asm/tlbflush.h>
23
#include <asm/x86_init.h>
24 25
#include <asm/pgtable.h>
#include <asm/fcntl.h>
I
Ingo Molnar 已提交
26
#include <asm/e820.h>
27
#include <asm/mtrr.h>
I
Ingo Molnar 已提交
28 29 30
#include <asm/page.h>
#include <asm/msr.h>
#include <asm/pat.h>
31
#include <asm/io.h>
32

33
#include "pat_internal.h"
34
#include "mm_internal.h"
35

36 37 38
#undef pr_fmt
#define pr_fmt(fmt) "" fmt

39 40
static bool boot_cpu_done;

41
static int __read_mostly __pat_enabled = IS_ENABLED(CONFIG_X86_PAT);
42

43
static inline void pat_disable(const char *reason)
44
{
45
	__pat_enabled = 0;
46
	pr_info("x86/PAT: %s\n", reason);
47 48
}

A
Andrew Morton 已提交
49
static int __init nopat(char *str)
50
{
51
	pat_disable("PAT support disabled.");
52 53
	return 0;
}
54
early_param("nopat", nopat);
55 56

bool pat_enabled(void)
57
{
58
	return !!__pat_enabled;
59
}
60
EXPORT_SYMBOL_GPL(pat_enabled);
61

62
int pat_debug_enable;
I
Ingo Molnar 已提交
63

64 65
static int __init pat_debug_setup(char *str)
{
66
	pat_debug_enable = 1;
67 68 69 70
	return 0;
}
__setup("debugpat", pat_debug_setup);

71 72
#ifdef CONFIG_X86_PAT
/*
73 74 75 76 77 78 79 80 81 82
 * X86 PAT uses page flags arch_1 and uncached together to keep track of
 * memory type of pages that have backing page struct.
 *
 * X86 PAT supports 4 different memory types:
 *  - _PAGE_CACHE_MODE_WB
 *  - _PAGE_CACHE_MODE_WC
 *  - _PAGE_CACHE_MODE_UC_MINUS
 *  - _PAGE_CACHE_MODE_WT
 *
 * _PAGE_CACHE_MODE_WB is the default type.
83 84
 */

85
#define _PGMT_WB		0
86 87
#define _PGMT_WC		(1UL << PG_arch_1)
#define _PGMT_UC_MINUS		(1UL << PG_uncached)
88
#define _PGMT_WT		(1UL << PG_uncached | 1UL << PG_arch_1)
89 90 91 92 93 94 95
#define _PGMT_MASK		(1UL << PG_uncached | 1UL << PG_arch_1)
#define _PGMT_CLEAR_MASK	(~_PGMT_MASK)

static inline enum page_cache_mode get_page_memtype(struct page *pg)
{
	unsigned long pg_flags = pg->flags & _PGMT_MASK;

96 97
	if (pg_flags == _PGMT_WB)
		return _PAGE_CACHE_MODE_WB;
98 99 100 101 102
	else if (pg_flags == _PGMT_WC)
		return _PAGE_CACHE_MODE_WC;
	else if (pg_flags == _PGMT_UC_MINUS)
		return _PAGE_CACHE_MODE_UC_MINUS;
	else
103
		return _PAGE_CACHE_MODE_WT;
104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119
}

static inline void set_page_memtype(struct page *pg,
				    enum page_cache_mode memtype)
{
	unsigned long memtype_flags;
	unsigned long old_flags;
	unsigned long new_flags;

	switch (memtype) {
	case _PAGE_CACHE_MODE_WC:
		memtype_flags = _PGMT_WC;
		break;
	case _PAGE_CACHE_MODE_UC_MINUS:
		memtype_flags = _PGMT_UC_MINUS;
		break;
120 121
	case _PAGE_CACHE_MODE_WT:
		memtype_flags = _PGMT_WT;
122
		break;
123
	case _PAGE_CACHE_MODE_WB:
124
	default:
125
		memtype_flags = _PGMT_WB;
126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144
		break;
	}

	do {
		old_flags = pg->flags;
		new_flags = (old_flags & _PGMT_CLEAR_MASK) | memtype_flags;
	} while (cmpxchg(&pg->flags, old_flags, new_flags) != old_flags);
}
#else
static inline enum page_cache_mode get_page_memtype(struct page *pg)
{
	return -1;
}
static inline void set_page_memtype(struct page *pg,
				    enum page_cache_mode memtype)
{
}
#endif

145 146 147 148 149 150 151 152 153
enum {
	PAT_UC = 0,		/* uncached */
	PAT_WC = 1,		/* Write combining */
	PAT_WT = 4,		/* Write Through */
	PAT_WP = 5,		/* Write Protected */
	PAT_WB = 6,		/* Write Back (default) */
	PAT_UC_MINUS = 7,	/* UC, but can be overriden by MTRR */
};

154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182
#define CM(c) (_PAGE_CACHE_MODE_ ## c)

static enum page_cache_mode pat_get_cache_mode(unsigned pat_val, char *msg)
{
	enum page_cache_mode cache;
	char *cache_mode;

	switch (pat_val) {
	case PAT_UC:       cache = CM(UC);       cache_mode = "UC  "; break;
	case PAT_WC:       cache = CM(WC);       cache_mode = "WC  "; break;
	case PAT_WT:       cache = CM(WT);       cache_mode = "WT  "; break;
	case PAT_WP:       cache = CM(WP);       cache_mode = "WP  "; break;
	case PAT_WB:       cache = CM(WB);       cache_mode = "WB  "; break;
	case PAT_UC_MINUS: cache = CM(UC_MINUS); cache_mode = "UC- "; break;
	default:           cache = CM(WB);       cache_mode = "WB  "; break;
	}

	memcpy(msg, cache_mode, 4);

	return cache;
}

#undef CM

/*
 * Update the cache mode to pgprot translation tables according to PAT
 * configuration.
 * Using lower indices is preferred, so we start with highest index.
 */
183
void pat_init_cache_modes(u64 pat)
184 185 186
{
	enum page_cache_mode cache;
	char pat_msg[33];
187
	int i;
188 189 190 191 192 193 194

	pat_msg[32] = 0;
	for (i = 7; i >= 0; i--) {
		cache = pat_get_cache_mode((pat >> (i * 8)) & 7,
					   pat_msg + 4 * i);
		update_cache_mode_entry(i, cache);
	}
195
	pr_info("x86/PAT: Configuration [0-7]: %s\n", pat_msg);
196 197
}

198
#define PAT(x, y)	((u64)PAT_ ## y << ((x)*8))
199

200
static void pat_bsp_init(u64 pat)
201
{
202 203
	u64 tmp_pat;

204 205 206 207
	if (!cpu_has_pat) {
		pat_disable("PAT not supported by CPU.");
		return;
	}
208

209 210 211 212 213
	if (!pat_enabled())
		goto done;

	rdmsrl(MSR_IA32_CR_PAT, tmp_pat);
	if (!tmp_pat) {
214
		pat_disable("PAT MSR is 0, disabled.");
215
		return;
216 217 218
	}

	wrmsrl(MSR_IA32_CR_PAT, pat);
219

220 221
done:
	pat_init_cache_modes(pat);
222 223 224 225
}

static void pat_ap_init(u64 pat)
{
226 227 228
	if (!pat_enabled())
		return;

229
	if (!cpu_has_pat) {
230 231 232 233 234
		/*
		 * If this happens we are on a secondary CPU, but switched to
		 * PAT on the boot CPU. We have no way to undo PAT.
		 */
		panic("x86/PAT: PAT enabled, but not supported by secondary CPU\n");
235
	}
236

237 238 239 240 241 242
	wrmsrl(MSR_IA32_CR_PAT, pat);
}

void pat_init(void)
{
	u64 pat;
243
	struct cpuinfo_x86 *c = &boot_cpu_data;
244

245 246 247 248 249 250 251 252
	if (!pat_enabled()) {
		/*
		 * No PAT. Emulate the PAT table that corresponds to the two
		 * cache bits, PWT (Write Through) and PCD (Cache Disable). This
		 * setup is the same as the BIOS default setup when the system
		 * has PAT but the "nopat" boot option has been specified. This
		 * emulated PAT table is used when MSR_IA32_CR_PAT returns 0.
		 *
253
		 * PTE encoding:
254 255 256 257 258 259 260 261 262 263 264 265 266 267
		 *
		 *       PCD
		 *       |PWT  PAT
		 *       ||    slot
		 *       00    0    WB : _PAGE_CACHE_MODE_WB
		 *       01    1    WT : _PAGE_CACHE_MODE_WT
		 *       10    2    UC-: _PAGE_CACHE_MODE_UC_MINUS
		 *       11    3    UC : _PAGE_CACHE_MODE_UC
		 *
		 * NOTE: When WC or WP is used, it is redirected to UC- per
		 * the default setup in __cachemode2pte_tbl[].
		 */
		pat = PAT(0, WB) | PAT(1, WT) | PAT(2, UC_MINUS) | PAT(3, UC) |
		      PAT(4, WB) | PAT(5, WT) | PAT(6, UC_MINUS) | PAT(7, UC);
268 269 270 271

	} else if ((c->x86_vendor == X86_VENDOR_INTEL) &&
		   (((c->x86 == 0x6) && (c->x86_model <= 0xd)) ||
		    ((c->x86 == 0xf) && (c->x86_model <= 0x6)))) {
272
		/*
273 274 275 276 277 278
		 * PAT support with the lower four entries. Intel Pentium 2,
		 * 3, M, and 4 are affected by PAT errata, which makes the
		 * upper four entries unusable. To be on the safe side, we don't
		 * use those.
		 *
		 *  PTE encoding:
279 280
		 *      PAT
		 *      |PCD
281 282 283 284 285 286
		 *      ||PWT  PAT
		 *      |||    slot
		 *      000    0    WB : _PAGE_CACHE_MODE_WB
		 *      001    1    WC : _PAGE_CACHE_MODE_WC
		 *      010    2    UC-: _PAGE_CACHE_MODE_UC_MINUS
		 *      011    3    UC : _PAGE_CACHE_MODE_UC
287
		 * PAT bit unused
288 289 290
		 *
		 * NOTE: When WT or WP is used, it is redirected to UC- per
		 * the default setup in __cachemode2pte_tbl[].
291 292 293
		 */
		pat = PAT(0, WB) | PAT(1, WC) | PAT(2, UC_MINUS) | PAT(3, UC) |
		      PAT(4, WB) | PAT(5, WC) | PAT(6, UC_MINUS) | PAT(7, UC);
294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322
	} else {
		/*
		 * Full PAT support.  We put WT in slot 7 to improve
		 * robustness in the presence of errata that might cause
		 * the high PAT bit to be ignored.  This way, a buggy slot 7
		 * access will hit slot 3, and slot 3 is UC, so at worst
		 * we lose performance without causing a correctness issue.
		 * Pentium 4 erratum N46 is an example for such an erratum,
		 * although we try not to use PAT at all on affected CPUs.
		 *
		 *  PTE encoding:
		 *      PAT
		 *      |PCD
		 *      ||PWT  PAT
		 *      |||    slot
		 *      000    0    WB : _PAGE_CACHE_MODE_WB
		 *      001    1    WC : _PAGE_CACHE_MODE_WC
		 *      010    2    UC-: _PAGE_CACHE_MODE_UC_MINUS
		 *      011    3    UC : _PAGE_CACHE_MODE_UC
		 *      100    4    WB : Reserved
		 *      101    5    WC : Reserved
		 *      110    6    UC-: Reserved
		 *      111    7    WT : _PAGE_CACHE_MODE_WT
		 *
		 * The reserved slots are unused, but mapped to their
		 * corresponding types in the presence of PAT errata.
		 */
		pat = PAT(0, WB) | PAT(1, WC) | PAT(2, UC_MINUS) | PAT(3, UC) |
		      PAT(4, WB) | PAT(5, WC) | PAT(6, UC_MINUS) | PAT(7, WT);
323
	}
324

325 326 327 328 329
	if (!boot_cpu_done) {
		pat_bsp_init(pat);
		boot_cpu_done = true;
	} else {
		pat_ap_init(pat);
330
	}
331 332 333 334
}

#undef PAT

335
static DEFINE_SPINLOCK(memtype_lock);	/* protects memtype accesses */
336

337 338 339 340 341 342 343
/*
 * Does intersection of PAT memory type and MTRR memory type and returns
 * the resulting memory type as PAT understands it.
 * (Type in pat and mtrr will not have same value)
 * The intersection is based on "Effective Memory Type" tables in IA-32
 * SDM vol 3a
 */
344 345
static unsigned long pat_x_mtrr_type(u64 start, u64 end,
				     enum page_cache_mode req_type)
346
{
347 348 349 350
	/*
	 * Look for MTRR hint to get the effective type in case where PAT
	 * request is for WB.
	 */
351
	if (req_type == _PAGE_CACHE_MODE_WB) {
352
		u8 mtrr_type, uniform;
353

354
		mtrr_type = mtrr_type_lookup(start, end, &uniform);
355
		if (mtrr_type != MTRR_TYPE_WRBACK)
356
			return _PAGE_CACHE_MODE_UC_MINUS;
357

358
		return _PAGE_CACHE_MODE_WB;
359 360 361
	}

	return req_type;
362 363
}

364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381
struct pagerange_state {
	unsigned long		cur_pfn;
	int			ram;
	int			not_ram;
};

static int
pagerange_is_ram_callback(unsigned long initial_pfn, unsigned long total_nr_pages, void *arg)
{
	struct pagerange_state *state = arg;

	state->not_ram	|= initial_pfn > state->cur_pfn;
	state->ram	|= total_nr_pages > 0;
	state->cur_pfn	 = initial_pfn + total_nr_pages;

	return state->ram && state->not_ram;
}

382
static int pat_pagerange_is_ram(resource_size_t start, resource_size_t end)
383
{
384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401
	int ret = 0;
	unsigned long start_pfn = start >> PAGE_SHIFT;
	unsigned long end_pfn = (end + PAGE_SIZE - 1) >> PAGE_SHIFT;
	struct pagerange_state state = {start_pfn, 0, 0};

	/*
	 * For legacy reasons, physical address range in the legacy ISA
	 * region is tracked as non-RAM. This will allow users of
	 * /dev/mem to map portions of legacy ISA region, even when
	 * some of those portions are listed(or not even listed) with
	 * different e820 types(RAM/reserved/..)
	 */
	if (start_pfn < ISA_END_ADDRESS >> PAGE_SHIFT)
		start_pfn = ISA_END_ADDRESS >> PAGE_SHIFT;

	if (start_pfn < end_pfn) {
		ret = walk_system_ram_range(start_pfn, end_pfn - start_pfn,
				&state, pagerange_is_ram_callback);
402 403
	}

404
	return (ret > 0) ? -1 : (state.ram ? 1 : 0);
405 406
}

407
/*
408
 * For RAM pages, we use page flags to mark the pages with appropriate type.
409 410 411 412
 * The page flags are limited to four types, WB (default), WC, WT and UC-.
 * WP request fails with -EINVAL, and UC gets redirected to UC-.  Setting
 * a new memory type is only allowed for a page mapped with the default WB
 * type.
413 414 415 416
 *
 * Here we do two passes:
 * - Find the memtype of all the pages in the range, look for any conflicts.
 * - In case of no conflicts, set the new memtype for pages in the range.
417
 */
418 419 420
static int reserve_ram_pages_type(u64 start, u64 end,
				  enum page_cache_mode req_type,
				  enum page_cache_mode *new_type)
421 422
{
	struct page *page;
423 424
	u64 pfn;

425
	if (req_type == _PAGE_CACHE_MODE_WP) {
426 427 428 429 430
		if (new_type)
			*new_type = _PAGE_CACHE_MODE_UC_MINUS;
		return -EINVAL;
	}

431
	if (req_type == _PAGE_CACHE_MODE_UC) {
432 433
		/* We do not support strong UC */
		WARN_ON_ONCE(1);
434
		req_type = _PAGE_CACHE_MODE_UC_MINUS;
435
	}
436 437

	for (pfn = (start >> PAGE_SHIFT); pfn < (end >> PAGE_SHIFT); ++pfn) {
438
		enum page_cache_mode type;
439

440 441
		page = pfn_to_page(pfn);
		type = get_page_memtype(page);
442
		if (type != _PAGE_CACHE_MODE_WB) {
443
			pr_info("x86/PAT: reserve_ram_pages_type failed [mem %#010Lx-%#010Lx], track 0x%x, req 0x%x\n",
444
				start, end - 1, type, req_type);
445 446 447 448 449
			if (new_type)
				*new_type = type;

			return -EBUSY;
		}
450 451
	}

452 453 454 455
	if (new_type)
		*new_type = req_type;

	for (pfn = (start >> PAGE_SHIFT); pfn < (end >> PAGE_SHIFT); ++pfn) {
456
		page = pfn_to_page(pfn);
457
		set_page_memtype(page, req_type);
458
	}
459
	return 0;
460 461 462 463 464
}

static int free_ram_pages_type(u64 start, u64 end)
{
	struct page *page;
465
	u64 pfn;
466 467 468

	for (pfn = (start >> PAGE_SHIFT); pfn < (end >> PAGE_SHIFT); ++pfn) {
		page = pfn_to_page(pfn);
469
		set_page_memtype(page, _PAGE_CACHE_MODE_WB);
470 471 472 473
	}
	return 0;
}

474 475
/*
 * req_type typically has one of the:
476 477 478 479
 * - _PAGE_CACHE_MODE_WB
 * - _PAGE_CACHE_MODE_WC
 * - _PAGE_CACHE_MODE_UC_MINUS
 * - _PAGE_CACHE_MODE_UC
480
 * - _PAGE_CACHE_MODE_WT
481
 *
482 483 484
 * If new_type is NULL, function will return an error if it cannot reserve the
 * region with req_type. If new_type is non-NULL, function will return
 * available type in new_type in case of no error. In case of any error
485 486
 * it will return a negative return value.
 */
487 488
int reserve_memtype(u64 start, u64 end, enum page_cache_mode req_type,
		    enum page_cache_mode *new_type)
489
{
490
	struct memtype *new;
491
	enum page_cache_mode actual_type;
492
	int is_range_ram;
I
Ingo Molnar 已提交
493
	int err = 0;
494

I
Ingo Molnar 已提交
495
	BUG_ON(start >= end); /* end is exclusive */
496

497
	if (!pat_enabled()) {
498
		/* This is identical to page table setting without PAT */
499 500
		if (new_type)
			*new_type = req_type;
501 502 503 504
		return 0;
	}

	/* Low ISA region is always mapped WB in page table. No need to track */
505
	if (x86_platform.is_untracked_pat_range(start, end)) {
506
		if (new_type)
507
			*new_type = _PAGE_CACHE_MODE_WB;
508 509 510
		return 0;
	}

511 512 513 514 515 516
	/*
	 * Call mtrr_lookup to get the type hint. This is an
	 * optimization for /dev/mem mmap'ers into WB memory (BIOS
	 * tools and ACPI tools). Use WB request for WB memory and use
	 * UC_MINUS otherwise.
	 */
517
	actual_type = pat_x_mtrr_type(start, end, req_type);
518

519 520 521
	if (new_type)
		*new_type = actual_type;

522
	is_range_ram = pat_pagerange_is_ram(start, end);
523 524 525 526 527 528
	if (is_range_ram == 1) {

		err = reserve_ram_pages_type(start, end, req_type, new_type);

		return err;
	} else if (is_range_ram < 0) {
529
		return -EINVAL;
530
	}
531

532
	new  = kzalloc(sizeof(struct memtype), GFP_KERNEL);
533
	if (!new)
534 535
		return -ENOMEM;

I
Ingo Molnar 已提交
536 537 538
	new->start	= start;
	new->end	= end;
	new->type	= actual_type;
539 540 541

	spin_lock(&memtype_lock);

542
	err = rbt_memtype_check_insert(new, new_type);
543
	if (err) {
544 545 546
		pr_info("x86/PAT: reserve_memtype failed [mem %#010Lx-%#010Lx], track %s, req %s\n",
			start, end - 1,
			cattr_name(new->type), cattr_name(req_type));
547
		kfree(new);
548
		spin_unlock(&memtype_lock);
I
Ingo Molnar 已提交
549

550 551 552 553
		return err;
	}

	spin_unlock(&memtype_lock);
554

555 556
	dprintk("reserve_memtype added [mem %#010Lx-%#010Lx], track %s, req %s, ret %s\n",
		start, end - 1, cattr_name(new->type), cattr_name(req_type),
557 558
		new_type ? cattr_name(*new_type) : "-");

559 560 561 562 563 564
	return err;
}

int free_memtype(u64 start, u64 end)
{
	int err = -EINVAL;
565
	int is_range_ram;
566
	struct memtype *entry;
567

568
	if (!pat_enabled())
569 570 571
		return 0;

	/* Low ISA region is always mapped WB. No need to track */
572
	if (x86_platform.is_untracked_pat_range(start, end))
573 574
		return 0;

575
	is_range_ram = pat_pagerange_is_ram(start, end);
576 577 578 579 580 581
	if (is_range_ram == 1) {

		err = free_ram_pages_type(start, end);

		return err;
	} else if (is_range_ram < 0) {
582
		return -EINVAL;
583
	}
584

585
	spin_lock(&memtype_lock);
586
	entry = rbt_memtype_erase(start, end);
587 588
	spin_unlock(&memtype_lock);

589
	if (!entry) {
590 591
		pr_info("x86/PAT: %s:%d freeing invalid memtype [mem %#010Lx-%#010Lx]\n",
			current->comm, current->pid, start, end - 1);
592
		return -EINVAL;
593
	}
594

595 596
	kfree(entry);

597
	dprintk("free_memtype request [mem %#010Lx-%#010Lx]\n", start, end - 1);
I
Ingo Molnar 已提交
598

599
	return 0;
600 601
}

602

603 604 605 606 607 608
/**
 * lookup_memtype - Looksup the memory type for a physical address
 * @paddr: physical address of which memory type needs to be looked up
 *
 * Only to be called when PAT is enabled
 *
609
 * Returns _PAGE_CACHE_MODE_WB, _PAGE_CACHE_MODE_WC, _PAGE_CACHE_MODE_UC_MINUS
610
 * or _PAGE_CACHE_MODE_WT.
611
 */
612
static enum page_cache_mode lookup_memtype(u64 paddr)
613
{
614
	enum page_cache_mode rettype = _PAGE_CACHE_MODE_WB;
615 616
	struct memtype *entry;

617
	if (x86_platform.is_untracked_pat_range(paddr, paddr + PAGE_SIZE))
618 619 620 621 622
		return rettype;

	if (pat_pagerange_is_ram(paddr, paddr + PAGE_SIZE)) {
		struct page *page;

623 624
		page = pfn_to_page(paddr >> PAGE_SHIFT);
		return get_page_memtype(page);
625 626 627 628
	}

	spin_lock(&memtype_lock);

629
	entry = rbt_memtype_lookup(paddr);
630 631 632
	if (entry != NULL)
		rettype = entry->type;
	else
633
		rettype = _PAGE_CACHE_MODE_UC_MINUS;
634 635 636 637 638

	spin_unlock(&memtype_lock);
	return rettype;
}

639 640 641 642 643 644 645 646 647 648 649
/**
 * io_reserve_memtype - Request a memory type mapping for a region of memory
 * @start: start (physical address) of the region
 * @end: end (physical address) of the region
 * @type: A pointer to memtype, with requested type. On success, requested
 * or any other compatible type that was available for the region is returned
 *
 * On success, returns 0
 * On failure, returns non-zero
 */
int io_reserve_memtype(resource_size_t start, resource_size_t end,
650
			enum page_cache_mode *type)
651
{
652
	resource_size_t size = end - start;
653 654
	enum page_cache_mode req_type = *type;
	enum page_cache_mode new_type;
655 656
	int ret;

657
	WARN_ON_ONCE(iomem_map_sanity_check(start, size));
658 659 660 661 662

	ret = reserve_memtype(start, end, req_type, &new_type);
	if (ret)
		goto out_err;

663
	if (!is_new_memtype_allowed(start, size, req_type, new_type))
664 665
		goto out_free;

666
	if (kernel_map_sync_memtype(start, size, new_type) < 0)
667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688
		goto out_free;

	*type = new_type;
	return 0;

out_free:
	free_memtype(start, end);
	ret = -EBUSY;
out_err:
	return ret;
}

/**
 * io_free_memtype - Release a memory type mapping for a region of memory
 * @start: start (physical address) of the region
 * @end: end (physical address) of the region
 */
void io_free_memtype(resource_size_t start, resource_size_t end)
{
	free_memtype(start, end);
}

689 690 691 692 693 694
pgprot_t phys_mem_access_prot(struct file *file, unsigned long pfn,
				unsigned long size, pgprot_t vma_prot)
{
	return vma_prot;
}

695
#ifdef CONFIG_STRICT_DEVMEM
696
/* This check is done in drivers/char/mem.c in case of STRICT_DEVMEM */
697 698 699 700 701
static inline int range_is_allowed(unsigned long pfn, unsigned long size)
{
	return 1;
}
#else
702
/* This check is needed to avoid cache aliasing when PAT is enabled */
703 704 705 706 707 708
static inline int range_is_allowed(unsigned long pfn, unsigned long size)
{
	u64 from = ((u64)pfn) << PAGE_SHIFT;
	u64 to = from + size;
	u64 cursor = from;

709
	if (!pat_enabled())
710 711
		return 1;

712 713
	while (cursor < to) {
		if (!devmem_is_allowed(pfn)) {
714 715
			pr_info("x86/PAT: Program %s tried to access /dev/mem between [mem %#010Lx-%#010Lx], PAT prevents it\n",
				current->comm, from, to - 1);
716 717 718 719 720 721 722
			return 0;
		}
		cursor += PAGE_SIZE;
		pfn++;
	}
	return 1;
}
723
#endif /* CONFIG_STRICT_DEVMEM */
724

725 726 727
int phys_mem_access_prot_allowed(struct file *file, unsigned long pfn,
				unsigned long size, pgprot_t *vma_prot)
{
728
	enum page_cache_mode pcm = _PAGE_CACHE_MODE_WB;
729

730 731 732
	if (!range_is_allowed(pfn, size))
		return 0;

733
	if (file->f_flags & O_DSYNC)
734
		pcm = _PAGE_CACHE_MODE_UC_MINUS;
735 736 737 738 739 740 741 742 743 744

#ifdef CONFIG_X86_32
	/*
	 * On the PPro and successors, the MTRRs are used to set
	 * memory types for physical addresses outside main memory,
	 * so blindly setting UC or PWT on those pages is wrong.
	 * For Pentiums and earlier, the surround logic should disable
	 * caching for the high addresses through the KEN pin, but
	 * we maintain the tradition of paranoia in this code.
	 */
745
	if (!pat_enabled() &&
746 747 748 749 750
	    !(boot_cpu_has(X86_FEATURE_MTRR) ||
	      boot_cpu_has(X86_FEATURE_K6_MTRR) ||
	      boot_cpu_has(X86_FEATURE_CYRIX_ARR) ||
	      boot_cpu_has(X86_FEATURE_CENTAUR_MCR)) &&
	    (pfn << PAGE_SHIFT) >= __pa(high_memory)) {
751
		pcm = _PAGE_CACHE_MODE_UC;
752 753 754
	}
#endif

755
	*vma_prot = __pgprot((pgprot_val(*vma_prot) & ~_PAGE_CACHE_MASK) |
756
			     cachemode2protval(pcm));
757 758
	return 1;
}
759

760 761 762 763
/*
 * Change the memory type for the physial address range in kernel identity
 * mapping space if that range is a part of identity map.
 */
764 765
int kernel_map_sync_memtype(u64 base, unsigned long size,
			    enum page_cache_mode pcm)
766 767 768
{
	unsigned long id_sz;

769
	if (base > __pa(high_memory-1))
770 771
		return 0;

772 773 774 775 776 777 778
	/*
	 * some areas in the middle of the kernel identity range
	 * are not mapped, like the PCI space.
	 */
	if (!page_is_ram(base >> PAGE_SHIFT))
		return 0;

779
	id_sz = (__pa(high_memory-1) <= base + size) ?
780 781 782
				__pa(high_memory) - base :
				size;

783
	if (ioremap_change_attr((unsigned long)__va(base), id_sz, pcm) < 0) {
784
		pr_info("x86/PAT: %s:%d ioremap_change_attr failed %s for [mem %#010Lx-%#010Lx]\n",
785
			current->comm, current->pid,
786
			cattr_name(pcm),
787
			base, (unsigned long long)(base + size-1));
788 789 790 791 792
		return -EINVAL;
	}
	return 0;
}

793 794 795 796 797
/*
 * Internal interface to reserve a range of physical memory with prot.
 * Reserved non RAM regions only and after successful reserve_memtype,
 * this func also keeps identity mapping (if any) in sync with this new prot.
 */
798 799
static int reserve_pfn_range(u64 paddr, unsigned long size, pgprot_t *vma_prot,
				int strict_prot)
800 801
{
	int is_ram = 0;
802
	int ret;
803 804
	enum page_cache_mode want_pcm = pgprot2cachemode(*vma_prot);
	enum page_cache_mode pcm = want_pcm;
805

806
	is_ram = pat_pagerange_is_ram(paddr, paddr + size);
807

808
	/*
809 810 811
	 * reserve_pfn_range() for RAM pages. We do not refcount to keep
	 * track of number of mappings of RAM pages. We can assert that
	 * the type requested matches the type of first page in the range.
812
	 */
813
	if (is_ram) {
814
		if (!pat_enabled())
815 816
			return 0;

817 818
		pcm = lookup_memtype(paddr);
		if (want_pcm != pcm) {
819
			pr_warn("x86/PAT: %s:%d map pfn RAM range req %s for [mem %#010Lx-%#010Lx], got %s\n",
820
				current->comm, current->pid,
821
				cattr_name(want_pcm),
822
				(unsigned long long)paddr,
823
				(unsigned long long)(paddr + size - 1),
824
				cattr_name(pcm));
825
			*vma_prot = __pgprot((pgprot_val(*vma_prot) &
826 827
					     (~_PAGE_CACHE_MASK)) |
					     cachemode2protval(pcm));
828
		}
829
		return 0;
830
	}
831

832
	ret = reserve_memtype(paddr, paddr + size, want_pcm, &pcm);
833 834 835
	if (ret)
		return ret;

836
	if (pcm != want_pcm) {
837
		if (strict_prot ||
838
		    !is_new_memtype_allowed(paddr, size, want_pcm, pcm)) {
839
			free_memtype(paddr, paddr + size);
840 841 842 843 844 845
			pr_err("x86/PAT: %s:%d map pfn expected mapping type %s for [mem %#010Lx-%#010Lx], got %s\n",
			       current->comm, current->pid,
			       cattr_name(want_pcm),
			       (unsigned long long)paddr,
			       (unsigned long long)(paddr + size - 1),
			       cattr_name(pcm));
846 847 848 849 850 851 852 853
			return -EINVAL;
		}
		/*
		 * We allow returning different type than the one requested in
		 * non strict case.
		 */
		*vma_prot = __pgprot((pgprot_val(*vma_prot) &
				      (~_PAGE_CACHE_MASK)) |
854
				     cachemode2protval(pcm));
855 856
	}

857
	if (kernel_map_sync_memtype(paddr, size, pcm) < 0) {
858 859 860 861 862 863 864 865 866 867 868 869 870 871
		free_memtype(paddr, paddr + size);
		return -EINVAL;
	}
	return 0;
}

/*
 * Internal interface to free a range of physical memory.
 * Frees non RAM regions only.
 */
static void free_pfn_range(u64 paddr, unsigned long size)
{
	int is_ram;

872
	is_ram = pat_pagerange_is_ram(paddr, paddr + size);
873 874 875 876 877
	if (is_ram == 0)
		free_memtype(paddr, paddr + size);
}

/*
878
 * track_pfn_copy is called when vma that is covering the pfnmap gets
879 880 881 882 883
 * copied through copy_page_range().
 *
 * If the vma has a linear pfn mapping for the entire range, we get the prot
 * from pte and reserve the entire vma range with single reserve_pfn_range call.
 */
884
int track_pfn_copy(struct vm_area_struct *vma)
885
{
886
	resource_size_t paddr;
887
	unsigned long prot;
888
	unsigned long vma_size = vma->vm_end - vma->vm_start;
889
	pgprot_t pgprot;
890

891
	if (vma->vm_flags & VM_PAT) {
892
		/*
893 894
		 * reserve the whole chunk covered by vma. We need the
		 * starting address and protection from pte.
895
		 */
896
		if (follow_phys(vma, vma->vm_start, 0, &prot, &paddr)) {
897
			WARN_ON_ONCE(1);
898
			return -EINVAL;
899
		}
900 901
		pgprot = __pgprot(prot);
		return reserve_pfn_range(paddr, vma_size, &pgprot, 1);
902 903 904 905 906 907 908 909 910 911
	}

	return 0;
}

/*
 * prot is passed in as a parameter for the new mapping. If the vma has a
 * linear pfn mapping for the entire range reserve the entire vma range with
 * single reserve_pfn_range call.
 */
912
int track_pfn_remap(struct vm_area_struct *vma, pgprot_t *prot,
913
		    unsigned long pfn, unsigned long addr, unsigned long size)
914
{
915
	resource_size_t paddr = (resource_size_t)pfn << PAGE_SHIFT;
916
	enum page_cache_mode pcm;
917

918
	/* reserve the whole chunk starting from paddr */
919 920 921 922 923 924 925 926
	if (addr == vma->vm_start && size == (vma->vm_end - vma->vm_start)) {
		int ret;

		ret = reserve_pfn_range(paddr, size, prot, 0);
		if (!ret)
			vma->vm_flags |= VM_PAT;
		return ret;
	}
927

928
	if (!pat_enabled())
929 930
		return 0;

931 932 933 934
	/*
	 * For anything smaller than the vma size we set prot based on the
	 * lookup.
	 */
935
	pcm = lookup_memtype(paddr);
936 937 938 939 940

	/* Check memtype for the remaining pages */
	while (size > PAGE_SIZE) {
		size -= PAGE_SIZE;
		paddr += PAGE_SIZE;
941
		if (pcm != lookup_memtype(paddr))
942 943 944 945
			return -EINVAL;
	}

	*prot = __pgprot((pgprot_val(vma->vm_page_prot) & (~_PAGE_CACHE_MASK)) |
946
			 cachemode2protval(pcm));
947 948 949 950 951 952 953

	return 0;
}

int track_pfn_insert(struct vm_area_struct *vma, pgprot_t *prot,
		     unsigned long pfn)
{
954
	enum page_cache_mode pcm;
955

956
	if (!pat_enabled())
957 958 959
		return 0;

	/* Set prot based on lookup */
960
	pcm = lookup_memtype((resource_size_t)pfn << PAGE_SHIFT);
961
	*prot = __pgprot((pgprot_val(vma->vm_page_prot) & (~_PAGE_CACHE_MASK)) |
962
			 cachemode2protval(pcm));
963

964 965 966 967
	return 0;
}

/*
968
 * untrack_pfn is called while unmapping a pfnmap for a region.
969
 * untrack can be called for a specific region indicated by pfn and size or
970
 * can be for the entire vma (in which case pfn, size are zero).
971
 */
972 973
void untrack_pfn(struct vm_area_struct *vma, unsigned long pfn,
		 unsigned long size)
974
{
975
	resource_size_t paddr;
976
	unsigned long prot;
977

978
	if (!(vma->vm_flags & VM_PAT))
979
		return;
980 981 982 983 984 985 986 987 988 989

	/* free the chunk starting from pfn or the whole chunk */
	paddr = (resource_size_t)pfn << PAGE_SHIFT;
	if (!paddr && !size) {
		if (follow_phys(vma, vma->vm_start, 0, &prot, &paddr)) {
			WARN_ON_ONCE(1);
			return;
		}

		size = vma->vm_end - vma->vm_start;
990
	}
991
	free_pfn_range(paddr, size);
992
	vma->vm_flags &= ~VM_PAT;
993 994
}

995 996 997 998 999 1000 1001 1002 1003 1004
/*
 * untrack_pfn_moved is called, while mremapping a pfnmap for a new region,
 * with the old vma after its pfnmap page table has been removed.  The new
 * vma has a new pfnmap to the same pfn & cache type with VM_PAT set.
 */
void untrack_pfn_moved(struct vm_area_struct *vma)
{
	vma->vm_flags &= ~VM_PAT;
}

1005 1006
pgprot_t pgprot_writecombine(pgprot_t prot)
{
1007
	return __pgprot(pgprot_val(prot) |
1008
				cachemode2protval(_PAGE_CACHE_MODE_WC));
1009
}
1010
EXPORT_SYMBOL_GPL(pgprot_writecombine);
1011

1012 1013 1014 1015 1016 1017 1018
pgprot_t pgprot_writethrough(pgprot_t prot)
{
	return __pgprot(pgprot_val(prot) |
				cachemode2protval(_PAGE_CACHE_MODE_WT));
}
EXPORT_SYMBOL_GPL(pgprot_writethrough);

1019
#if defined(CONFIG_DEBUG_FS) && defined(CONFIG_X86_PAT)
1020 1021 1022

static struct memtype *memtype_get_idx(loff_t pos)
{
1023 1024
	struct memtype *print_entry;
	int ret;
1025

1026
	print_entry  = kzalloc(sizeof(struct memtype), GFP_KERNEL);
1027 1028 1029 1030
	if (!print_entry)
		return NULL;

	spin_lock(&memtype_lock);
1031
	ret = rbt_memtype_copy_nth_element(print_entry, pos);
1032
	spin_unlock(&memtype_lock);
I
Ingo Molnar 已提交
1033

1034 1035 1036 1037 1038 1039
	if (!ret) {
		return print_entry;
	} else {
		kfree(print_entry);
		return NULL;
	}
1040 1041 1042 1043 1044 1045
}

static void *memtype_seq_start(struct seq_file *seq, loff_t *pos)
{
	if (*pos == 0) {
		++*pos;
1046
		seq_puts(seq, "PAT memtype list:\n");
1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068
	}

	return memtype_get_idx(*pos);
}

static void *memtype_seq_next(struct seq_file *seq, void *v, loff_t *pos)
{
	++*pos;
	return memtype_get_idx(*pos);
}

static void memtype_seq_stop(struct seq_file *seq, void *v)
{
}

static int memtype_seq_show(struct seq_file *seq, void *v)
{
	struct memtype *print_entry = (struct memtype *)v;

	seq_printf(seq, "%s @ 0x%Lx-0x%Lx\n", cattr_name(print_entry->type),
			print_entry->start, print_entry->end);
	kfree(print_entry);
I
Ingo Molnar 已提交
1069

1070 1071 1072
	return 0;
}

T
Tobias Klauser 已提交
1073
static const struct seq_operations memtype_seq_ops = {
1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093
	.start = memtype_seq_start,
	.next  = memtype_seq_next,
	.stop  = memtype_seq_stop,
	.show  = memtype_seq_show,
};

static int memtype_seq_open(struct inode *inode, struct file *file)
{
	return seq_open(file, &memtype_seq_ops);
}

static const struct file_operations memtype_fops = {
	.open    = memtype_seq_open,
	.read    = seq_read,
	.llseek  = seq_lseek,
	.release = seq_release,
};

static int __init pat_memtype_list_init(void)
{
1094
	if (pat_enabled()) {
1095 1096 1097
		debugfs_create_file("pat_memtype_list", S_IRUSR,
				    arch_debugfs_dir, NULL, &memtype_fops);
	}
1098 1099 1100 1101 1102
	return 0;
}

late_initcall(pat_memtype_list_init);

1103
#endif /* CONFIG_DEBUG_FS && CONFIG_X86_PAT */