emulate.c 96.9 KB
Newer Older
A
Avi Kivity 已提交
1
/******************************************************************************
2
 * emulate.c
A
Avi Kivity 已提交
3 4 5 6 7 8
 *
 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
 *
 * Copyright (c) 2005 Keir Fraser
 *
 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
9
 * privileged instructions:
A
Avi Kivity 已提交
10 11
 *
 * Copyright (C) 2006 Qumranet
N
Nicolas Kaiser 已提交
12
 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
A
Avi Kivity 已提交
13 14 15 16 17 18 19 20 21 22
 *
 *   Avi Kivity <avi@qumranet.com>
 *   Yaniv Kamay <yaniv@qumranet.com>
 *
 * This work is licensed under the terms of the GNU GPL, version 2.  See
 * the COPYING file in the top-level directory.
 *
 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
 */

23
#include <linux/kvm_host.h>
24
#include "kvm_cache_regs.h"
A
Avi Kivity 已提交
25
#include <linux/module.h>
26
#include <asm/kvm_emulate.h>
A
Avi Kivity 已提交
27

28
#include "x86.h"
29
#include "tss.h"
30

A
Avi Kivity 已提交
31 32 33 34 35 36 37 38 39 40
/*
 * Opcode effective-address decode tables.
 * Note that we only emulate instructions that have at least one memory
 * operand (excluding implicit stack references). We assume that stack
 * references and instruction fetches will never occur in special memory
 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
 * not be handled.
 */

/* Operand sizes: 8-bit operands or specified/overridden size. */
41
#define ByteOp      (1<<0)	/* 8-bit operands. */
A
Avi Kivity 已提交
42
/* Destination operand type. */
43 44 45 46 47 48
#define ImplicitOps (1<<1)	/* Implicit in opcode. No generic decode. */
#define DstReg      (2<<1)	/* Register operand. */
#define DstMem      (3<<1)	/* Memory operand. */
#define DstAcc      (4<<1)	/* Destination Accumulator */
#define DstDI       (5<<1)	/* Destination is in ES:(E)DI */
#define DstMem64    (6<<1)	/* 64bit memory operand */
49
#define DstImmUByte (7<<1)	/* 8-bit unsigned immediate operand */
50
#define DstMask     (7<<1)
A
Avi Kivity 已提交
51
/* Source operand type. */
52 53 54 55 56 57 58
#define SrcNone     (0<<4)	/* No source operand. */
#define SrcReg      (1<<4)	/* Register operand. */
#define SrcMem      (2<<4)	/* Memory operand. */
#define SrcMem16    (3<<4)	/* Memory operand (16-bit). */
#define SrcMem32    (4<<4)	/* Memory operand (32-bit). */
#define SrcImm      (5<<4)	/* Immediate operand. */
#define SrcImmByte  (6<<4)	/* 8-bit sign-extended immediate operand. */
59
#define SrcOne      (7<<4)	/* Implied '1' */
60
#define SrcImmUByte (8<<4)      /* 8-bit unsigned immediate operand. */
61
#define SrcImmU     (9<<4)      /* Immediate operand, unsigned */
62
#define SrcSI       (0xa<<4)	/* Source is in the DS:RSI */
63 64
#define SrcImmFAddr (0xb<<4)	/* Source is immediate far address */
#define SrcMemFAddr (0xc<<4)	/* Source is far address in memory */
65
#define SrcAcc      (0xd<<4)	/* Source Accumulator */
66
#define SrcImmU16   (0xe<<4)    /* Immediate operand, unsigned, 16 bits */
67
#define SrcMask     (0xf<<4)
A
Avi Kivity 已提交
68
/* Generic ModRM decode. */
69
#define ModRM       (1<<8)
A
Avi Kivity 已提交
70
/* Destination is only written; never read. */
71 72 73
#define Mov         (1<<9)
#define BitOp       (1<<10)
#define MemAbs      (1<<11)      /* Memory operand is absolute displacement */
74 75
#define String      (1<<12)     /* String instruction (rep capable) */
#define Stack       (1<<13)     /* Stack instruction (push/pop) */
76 77
#define Group       (1<<14)     /* Bits 3:5 of modrm byte extend opcode */
#define GroupDual   (1<<15)     /* Alternate decoding of mod == 3 */
78
/* Misc flags */
79
#define NoAccess    (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
80
#define Op3264      (1<<24) /* Operand is 64b in long mode, 32b otherwise */
81
#define Undefined   (1<<25) /* No Such Instruction */
82
#define Lock        (1<<26) /* lock prefix is allowed for the instruction */
83
#define Priv        (1<<27) /* instruction generates #GP if current CPL != 0 */
84
#define No64	    (1<<28)
85 86 87 88 89
/* Source 2 operand type */
#define Src2None    (0<<29)
#define Src2CL      (1<<29)
#define Src2ImmByte (2<<29)
#define Src2One     (3<<29)
90
#define Src2Imm     (4<<29)
91
#define Src2Mask    (7<<29)
A
Avi Kivity 已提交
92

93 94 95 96 97 98 99 100
#define X2(x...) x, x
#define X3(x...) X2(x), x
#define X4(x...) X2(x), X2(x)
#define X5(x...) X4(x), x
#define X6(x...) X4(x), X2(x)
#define X7(x...) X4(x), X3(x)
#define X8(x...) X4(x), X4(x)
#define X16(x...) X8(x), X8(x)
101

102 103
struct opcode {
	u32 flags;
104
	union {
105
		int (*execute)(struct x86_emulate_ctxt *ctxt);
106 107 108 109 110 111 112 113
		struct opcode *group;
		struct group_dual *gdual;
	} u;
};

struct group_dual {
	struct opcode mod012[8];
	struct opcode mod3[8];
114 115
};

A
Avi Kivity 已提交
116
/* EFLAGS bit definitions. */
117 118 119 120
#define EFLG_ID (1<<21)
#define EFLG_VIP (1<<20)
#define EFLG_VIF (1<<19)
#define EFLG_AC (1<<18)
121 122
#define EFLG_VM (1<<17)
#define EFLG_RF (1<<16)
123 124
#define EFLG_IOPL (3<<12)
#define EFLG_NT (1<<14)
A
Avi Kivity 已提交
125 126
#define EFLG_OF (1<<11)
#define EFLG_DF (1<<10)
127
#define EFLG_IF (1<<9)
128
#define EFLG_TF (1<<8)
A
Avi Kivity 已提交
129 130 131 132 133 134
#define EFLG_SF (1<<7)
#define EFLG_ZF (1<<6)
#define EFLG_AF (1<<4)
#define EFLG_PF (1<<2)
#define EFLG_CF (1<<0)

135 136 137
#define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
#define EFLG_RESERVED_ONE_MASK 2

A
Avi Kivity 已提交
138 139 140 141 142 143 144
/*
 * Instruction emulation:
 * Most instructions are emulated directly via a fragment of inline assembly
 * code. This allows us to save/restore EFLAGS and thus very easily pick up
 * any modified flags.
 */

145
#if defined(CONFIG_X86_64)
A
Avi Kivity 已提交
146 147 148 149 150 151 152 153 154 155 156 157 158 159
#define _LO32 "k"		/* force 32-bit operand */
#define _STK  "%%rsp"		/* stack pointer */
#elif defined(__i386__)
#define _LO32 ""		/* force 32-bit operand */
#define _STK  "%%esp"		/* stack pointer */
#endif

/*
 * These EFLAGS bits are restored from saved value during emulation, and
 * any changes are written back to the saved value after emulation.
 */
#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)

/* Before executing instruction: restore necessary bits in EFLAGS. */
160 161 162 163 164 165 166 167 168 169 170 171 172 173 174
#define _PRE_EFLAGS(_sav, _msk, _tmp)					\
	/* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
	"movl %"_sav",%"_LO32 _tmp"; "                                  \
	"push %"_tmp"; "                                                \
	"push %"_tmp"; "                                                \
	"movl %"_msk",%"_LO32 _tmp"; "                                  \
	"andl %"_LO32 _tmp",("_STK"); "                                 \
	"pushf; "                                                       \
	"notl %"_LO32 _tmp"; "                                          \
	"andl %"_LO32 _tmp",("_STK"); "                                 \
	"andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); "	\
	"pop  %"_tmp"; "                                                \
	"orl  %"_LO32 _tmp",("_STK"); "                                 \
	"popf; "                                                        \
	"pop  %"_sav"; "
A
Avi Kivity 已提交
175 176 177 178 179 180 181 182 183

/* After executing instruction: write-back necessary bits in EFLAGS. */
#define _POST_EFLAGS(_sav, _msk, _tmp) \
	/* _sav |= EFLAGS & _msk; */		\
	"pushf; "				\
	"pop  %"_tmp"; "			\
	"andl %"_msk",%"_LO32 _tmp"; "		\
	"orl  %"_LO32 _tmp",%"_sav"; "

184 185 186 187 188 189
#ifdef CONFIG_X86_64
#define ON64(x) x
#else
#define ON64(x)
#endif

190
#define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix, _dsttype) \
191 192 193 194 195
	do {								\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "4", "2")			\
			_op _suffix " %"_x"3,%1; "			\
			_POST_EFLAGS("0", "4", "2")			\
196
			: "=m" (_eflags), "+q" (*(_dsttype*)&(_dst).val),\
197 198
			  "=&r" (_tmp)					\
			: _y ((_src).val), "i" (EFLAGS_MASK));		\
199
	} while (0)
200 201


A
Avi Kivity 已提交
202 203
/* Raw emulation: instruction has two explicit operands. */
#define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
204 205 206 207 208
	do {								\
		unsigned long _tmp;					\
									\
		switch ((_dst).bytes) {					\
		case 2:							\
209
			____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w",u16);\
210 211
			break;						\
		case 4:							\
212
			____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l",u32);\
213 214
			break;						\
		case 8:							\
215
			ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q",u64)); \
216 217
			break;						\
		}							\
A
Avi Kivity 已提交
218 219 220 221
	} while (0)

#define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
	do {								     \
222
		unsigned long _tmp;					     \
M
Mike Day 已提交
223
		switch ((_dst).bytes) {				             \
A
Avi Kivity 已提交
224
		case 1:							     \
225
			____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b",u8); \
A
Avi Kivity 已提交
226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248
			break;						     \
		default:						     \
			__emulate_2op_nobyte(_op, _src, _dst, _eflags,	     \
					     _wx, _wy, _lx, _ly, _qx, _qy);  \
			break;						     \
		}							     \
	} while (0)

/* Source operand is byte-sized and may be restricted to just %cl. */
#define emulate_2op_SrcB(_op, _src, _dst, _eflags)                      \
	__emulate_2op(_op, _src, _dst, _eflags,				\
		      "b", "c", "b", "c", "b", "c", "b", "c")

/* Source operand is byte, word, long or quad sized. */
#define emulate_2op_SrcV(_op, _src, _dst, _eflags)                      \
	__emulate_2op(_op, _src, _dst, _eflags,				\
		      "b", "q", "w", "r", _LO32, "r", "", "r")

/* Source operand is word, long or quad sized. */
#define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags)               \
	__emulate_2op_nobyte(_op, _src, _dst, _eflags,			\
			     "w", "r", _LO32, "r", "", "r")

249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287
/* Instruction has three operands and one operand is stored in ECX register */
#define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) 	\
	do {									\
		unsigned long _tmp;						\
		_type _clv  = (_cl).val;  					\
		_type _srcv = (_src).val;    					\
		_type _dstv = (_dst).val;					\
										\
		__asm__ __volatile__ (						\
			_PRE_EFLAGS("0", "5", "2")				\
			_op _suffix " %4,%1 \n"					\
			_POST_EFLAGS("0", "5", "2")				\
			: "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp)		\
			: "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK)		\
			); 							\
										\
		(_cl).val  = (unsigned long) _clv;				\
		(_src).val = (unsigned long) _srcv;				\
		(_dst).val = (unsigned long) _dstv;				\
	} while (0)

#define emulate_2op_cl(_op, _cl, _src, _dst, _eflags)				\
	do {									\
		switch ((_dst).bytes) {						\
		case 2:								\
			__emulate_2op_cl(_op, _cl, _src, _dst, _eflags,  	\
						"w", unsigned short);         	\
			break;							\
		case 4: 							\
			__emulate_2op_cl(_op, _cl, _src, _dst, _eflags,  	\
						"l", unsigned int);           	\
			break;							\
		case 8:								\
			ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags,	\
						"q", unsigned long));  		\
			break;							\
		}								\
	} while (0)

288
#define __emulate_1op(_op, _dst, _eflags, _suffix)			\
A
Avi Kivity 已提交
289 290 291
	do {								\
		unsigned long _tmp;					\
									\
292 293 294 295 296 297 298 299 300 301 302 303
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "3", "2")			\
			_op _suffix " %1; "				\
			_POST_EFLAGS("0", "3", "2")			\
			: "=m" (_eflags), "+m" ((_dst).val),		\
			  "=&r" (_tmp)					\
			: "i" (EFLAGS_MASK));				\
	} while (0)

/* Instruction has only one explicit operand (no source operand). */
#define emulate_1op(_op, _dst, _eflags)                                    \
	do {								\
M
Mike Day 已提交
304
		switch ((_dst).bytes) {				        \
305 306 307 308
		case 1:	__emulate_1op(_op, _dst, _eflags, "b"); break;	\
		case 2:	__emulate_1op(_op, _dst, _eflags, "w"); break;	\
		case 4:	__emulate_1op(_op, _dst, _eflags, "l"); break;	\
		case 8:	ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
A
Avi Kivity 已提交
309 310 311
		}							\
	} while (0)

312 313 314 315 316 317 318 319 320 321 322 323 324 325
#define __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, _suffix)		\
	do {								\
		unsigned long _tmp;					\
									\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "4", "1")			\
			_op _suffix " %5; "				\
			_POST_EFLAGS("0", "4", "1")			\
			: "=m" (_eflags), "=&r" (_tmp),			\
			  "+a" (_rax), "+d" (_rdx)			\
			: "i" (EFLAGS_MASK), "m" ((_src).val),		\
			  "a" (_rax), "d" (_rdx));			\
	} while (0)

326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346
#define __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _suffix, _ex) \
	do {								\
		unsigned long _tmp;					\
									\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "5", "1")			\
			"1: \n\t"					\
			_op _suffix " %6; "				\
			"2: \n\t"					\
			_POST_EFLAGS("0", "5", "1")			\
			".pushsection .fixup,\"ax\" \n\t"		\
			"3: movb $1, %4 \n\t"				\
			"jmp 2b \n\t"					\
			".popsection \n\t"				\
			_ASM_EXTABLE(1b, 3b)				\
			: "=m" (_eflags), "=&r" (_tmp),			\
			  "+a" (_rax), "+d" (_rdx), "+qm"(_ex)		\
			: "i" (EFLAGS_MASK), "m" ((_src).val),		\
			  "a" (_rax), "d" (_rdx));			\
	} while (0)

347 348 349 350 351 352 353 354 355 356 357
/* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
#define emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags)			\
	do {									\
		switch((_src).bytes) {						\
		case 1: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "b"); break; \
		case 2: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx,  _eflags, "w"); break; \
		case 4: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "l"); break; \
		case 8: ON64(__emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "q")); break; \
		}							\
	} while (0)

358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379
#define emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _ex)	\
	do {								\
		switch((_src).bytes) {					\
		case 1:							\
			__emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx,	\
						 _eflags, "b", _ex);	\
			break;						\
		case 2:							\
			__emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
						 _eflags, "w", _ex);	\
			break;						\
		case 4:							\
			__emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
						 _eflags, "l", _ex);	\
			break;						\
		case 8: ON64(						\
			__emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
						 _eflags, "q", _ex));	\
			break;						\
		}							\
	} while (0)

A
Avi Kivity 已提交
380 381 382
/* Fetch next part of the instruction being emulated. */
#define insn_fetch(_type, _size, _eip)                                  \
({	unsigned long _x;						\
383
	rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size));		\
384
	if (rc != X86EMUL_CONTINUE)					\
A
Avi Kivity 已提交
385 386 387 388 389
		goto done;						\
	(_eip) += (_size);						\
	(_type)_x;							\
})

390 391 392 393 394 395 396
#define insn_fetch_arr(_arr, _size, _eip)                                \
({	rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size));		\
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
	(_eip) += (_size);						\
})

397 398 399 400 401
static inline unsigned long ad_mask(struct decode_cache *c)
{
	return (1UL << (c->ad_bytes << 3)) - 1;
}

A
Avi Kivity 已提交
402
/* Access/update address held in a register, based on addressing mode. */
403 404 405 406 407 408 409 410 411 412 413 414 415 416 417
static inline unsigned long
address_mask(struct decode_cache *c, unsigned long reg)
{
	if (c->ad_bytes == sizeof(unsigned long))
		return reg;
	else
		return reg & ad_mask(c);
}

static inline unsigned long
register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
{
	return base + address_mask(c, reg);
}

418 419 420 421 422 423 424 425
static inline void
register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
{
	if (c->ad_bytes == sizeof(unsigned long))
		*reg += inc;
	else
		*reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
}
A
Avi Kivity 已提交
426

427 428 429 430
static inline void jmp_rel(struct decode_cache *c, int rel)
{
	register_address_increment(c, &c->eip, rel);
}
431

432 433 434 435 436 437
static void set_seg_override(struct decode_cache *c, int seg)
{
	c->has_seg_override = true;
	c->seg_override = seg;
}

438 439
static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
			      struct x86_emulate_ops *ops, int seg)
440 441 442 443
{
	if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
		return 0;

444
	return ops->get_cached_segment_base(seg, ctxt->vcpu);
445 446 447
}

static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
448
				       struct x86_emulate_ops *ops,
449 450 451 452 453
				       struct decode_cache *c)
{
	if (!c->has_seg_override)
		return 0;

454
	return seg_base(ctxt, ops, c->seg_override);
455 456
}

457 458
static unsigned long es_base(struct x86_emulate_ctxt *ctxt,
			     struct x86_emulate_ops *ops)
459
{
460
	return seg_base(ctxt, ops, VCPU_SREG_ES);
461 462
}

463 464
static unsigned long ss_base(struct x86_emulate_ctxt *ctxt,
			     struct x86_emulate_ops *ops)
465
{
466
	return seg_base(ctxt, ops, VCPU_SREG_SS);
467 468
}

469 470 471 472 473 474 475 476 477 478 479 480 481
static void emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
				      u32 error, bool valid)
{
	ctxt->exception = vec;
	ctxt->error_code = error;
	ctxt->error_code_valid = valid;
}

static void emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
{
	emulate_exception(ctxt, GP_VECTOR, err, true);
}

482
static void emulate_pf(struct x86_emulate_ctxt *ctxt)
483
{
484
	emulate_exception(ctxt, PF_VECTOR, 0, true);
485 486 487 488 489 490 491 492 493 494 495 496
}

static void emulate_ud(struct x86_emulate_ctxt *ctxt)
{
	emulate_exception(ctxt, UD_VECTOR, 0, false);
}

static void emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
{
	emulate_exception(ctxt, TS_VECTOR, err, true);
}

497 498 499 500 501 502
static int emulate_de(struct x86_emulate_ctxt *ctxt)
{
	emulate_exception(ctxt, DE_VECTOR, 0, false);
	return X86EMUL_PROPAGATE_FAULT;
}

503 504
static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
			      struct x86_emulate_ops *ops,
505
			      unsigned long eip, u8 *dest)
506 507 508
{
	struct fetch_cache *fc = &ctxt->decode.fetch;
	int rc;
509
	int size, cur_size;
510

511 512 513 514 515
	if (eip == fc->end) {
		cur_size = fc->end - fc->start;
		size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
		rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
				size, ctxt->vcpu, NULL);
516
		if (rc != X86EMUL_CONTINUE)
517
			return rc;
518
		fc->end += size;
519
	}
520
	*dest = fc->data[eip - fc->start];
521
	return X86EMUL_CONTINUE;
522 523 524 525 526 527
}

static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
			 struct x86_emulate_ops *ops,
			 unsigned long eip, void *dest, unsigned size)
{
528
	int rc;
529

530
	/* x86 instructions are limited to 15 bytes. */
531
	if (eip + size - ctxt->eip > 15)
532
		return X86EMUL_UNHANDLEABLE;
533 534
	while (size--) {
		rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
535
		if (rc != X86EMUL_CONTINUE)
536 537
			return rc;
	}
538
	return X86EMUL_CONTINUE;
539 540
}

541 542 543 544 545 546 547
/*
 * Given the 'reg' portion of a ModRM byte, and a register block, return a
 * pointer into the block that addresses the relevant register.
 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
 */
static void *decode_register(u8 modrm_reg, unsigned long *regs,
			     int highbyte_regs)
A
Avi Kivity 已提交
548 549 550 551 552 553 554 555 556 557 558
{
	void *p;

	p = &regs[modrm_reg];
	if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
		p = (unsigned char *)&regs[modrm_reg & 3] + 1;
	return p;
}

static int read_descriptor(struct x86_emulate_ctxt *ctxt,
			   struct x86_emulate_ops *ops,
559
			   ulong addr,
A
Avi Kivity 已提交
560 561 562 563 564 565 566
			   u16 *size, unsigned long *address, int op_bytes)
{
	int rc;

	if (op_bytes == 2)
		op_bytes = 3;
	*address = 0;
567
	rc = ops->read_std(addr, (unsigned long *)size, 2, ctxt->vcpu, NULL);
568
	if (rc != X86EMUL_CONTINUE)
A
Avi Kivity 已提交
569
		return rc;
570
	rc = ops->read_std(addr + 2, address, op_bytes, ctxt->vcpu, NULL);
A
Avi Kivity 已提交
571 572 573
	return rc;
}

574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608
static int test_cc(unsigned int condition, unsigned int flags)
{
	int rc = 0;

	switch ((condition & 15) >> 1) {
	case 0: /* o */
		rc |= (flags & EFLG_OF);
		break;
	case 1: /* b/c/nae */
		rc |= (flags & EFLG_CF);
		break;
	case 2: /* z/e */
		rc |= (flags & EFLG_ZF);
		break;
	case 3: /* be/na */
		rc |= (flags & (EFLG_CF|EFLG_ZF));
		break;
	case 4: /* s */
		rc |= (flags & EFLG_SF);
		break;
	case 5: /* p/pe */
		rc |= (flags & EFLG_PF);
		break;
	case 7: /* le/ng */
		rc |= (flags & EFLG_ZF);
		/* fall through */
	case 6: /* l/nge */
		rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
		break;
	}

	/* Odd condition identifiers (lsb == 1) have inverted sense. */
	return (!!rc ^ (condition & 1));
}

609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626
static void fetch_register_operand(struct operand *op)
{
	switch (op->bytes) {
	case 1:
		op->val = *(u8 *)op->addr.reg;
		break;
	case 2:
		op->val = *(u16 *)op->addr.reg;
		break;
	case 4:
		op->val = *(u32 *)op->addr.reg;
		break;
	case 8:
		op->val = *(u64 *)op->addr.reg;
		break;
	}
}

627 628 629 630
static void decode_register_operand(struct operand *op,
				    struct decode_cache *c,
				    int inhibit_bytereg)
{
631
	unsigned reg = c->modrm_reg;
632
	int highbyte_regs = c->rex_prefix == 0;
633 634 635

	if (!(c->d & ModRM))
		reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
636 637
	op->type = OP_REG;
	if ((c->d & ByteOp) && !inhibit_bytereg) {
638
		op->addr.reg = decode_register(reg, c->regs, highbyte_regs);
639 640
		op->bytes = 1;
	} else {
641
		op->addr.reg = decode_register(reg, c->regs, 0);
642 643
		op->bytes = c->op_bytes;
	}
644
	fetch_register_operand(op);
645 646 647
	op->orig_val = op->val;
}

648
static int decode_modrm(struct x86_emulate_ctxt *ctxt,
649 650
			struct x86_emulate_ops *ops,
			struct operand *op)
651 652 653
{
	struct decode_cache *c = &ctxt->decode;
	u8 sib;
654
	int index_reg = 0, base_reg = 0, scale;
655
	int rc = X86EMUL_CONTINUE;
656
	ulong modrm_ea = 0;
657 658 659 660 661 662 663 664 665 666 667

	if (c->rex_prefix) {
		c->modrm_reg = (c->rex_prefix & 4) << 1;	/* REX.R */
		index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
		c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
	}

	c->modrm = insn_fetch(u8, 1, c->eip);
	c->modrm_mod |= (c->modrm & 0xc0) >> 6;
	c->modrm_reg |= (c->modrm & 0x38) >> 3;
	c->modrm_rm |= (c->modrm & 0x07);
668
	c->modrm_seg = VCPU_SREG_DS;
669 670

	if (c->modrm_mod == 3) {
671 672 673
		op->type = OP_REG;
		op->bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
		op->addr.reg = decode_register(c->modrm_rm,
674
					       c->regs, c->d & ByteOp);
675
		fetch_register_operand(op);
676 677 678
		return rc;
	}

679 680
	op->type = OP_MEM;

681 682 683 684 685 686 687 688 689 690
	if (c->ad_bytes == 2) {
		unsigned bx = c->regs[VCPU_REGS_RBX];
		unsigned bp = c->regs[VCPU_REGS_RBP];
		unsigned si = c->regs[VCPU_REGS_RSI];
		unsigned di = c->regs[VCPU_REGS_RDI];

		/* 16-bit ModR/M decode. */
		switch (c->modrm_mod) {
		case 0:
			if (c->modrm_rm == 6)
691
				modrm_ea += insn_fetch(u16, 2, c->eip);
692 693
			break;
		case 1:
694
			modrm_ea += insn_fetch(s8, 1, c->eip);
695 696
			break;
		case 2:
697
			modrm_ea += insn_fetch(u16, 2, c->eip);
698 699 700 701
			break;
		}
		switch (c->modrm_rm) {
		case 0:
702
			modrm_ea += bx + si;
703 704
			break;
		case 1:
705
			modrm_ea += bx + di;
706 707
			break;
		case 2:
708
			modrm_ea += bp + si;
709 710
			break;
		case 3:
711
			modrm_ea += bp + di;
712 713
			break;
		case 4:
714
			modrm_ea += si;
715 716
			break;
		case 5:
717
			modrm_ea += di;
718 719 720
			break;
		case 6:
			if (c->modrm_mod != 0)
721
				modrm_ea += bp;
722 723
			break;
		case 7:
724
			modrm_ea += bx;
725 726 727 728
			break;
		}
		if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
		    (c->modrm_rm == 6 && c->modrm_mod != 0))
729
			c->modrm_seg = VCPU_SREG_SS;
730
		modrm_ea = (u16)modrm_ea;
731 732
	} else {
		/* 32/64-bit ModR/M decode. */
733
		if ((c->modrm_rm & 7) == 4) {
734 735 736 737 738
			sib = insn_fetch(u8, 1, c->eip);
			index_reg |= (sib >> 3) & 7;
			base_reg |= sib & 7;
			scale = sib >> 6;

739
			if ((base_reg & 7) == 5 && c->modrm_mod == 0)
740
				modrm_ea += insn_fetch(s32, 4, c->eip);
741
			else
742
				modrm_ea += c->regs[base_reg];
743
			if (index_reg != 4)
744
				modrm_ea += c->regs[index_reg] << scale;
745 746
		} else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
			if (ctxt->mode == X86EMUL_MODE_PROT64)
747
				c->rip_relative = 1;
748
		} else
749
			modrm_ea += c->regs[c->modrm_rm];
750 751 752
		switch (c->modrm_mod) {
		case 0:
			if (c->modrm_rm == 5)
753
				modrm_ea += insn_fetch(s32, 4, c->eip);
754 755
			break;
		case 1:
756
			modrm_ea += insn_fetch(s8, 1, c->eip);
757 758
			break;
		case 2:
759
			modrm_ea += insn_fetch(s32, 4, c->eip);
760 761 762
			break;
		}
	}
763
	op->addr.mem = modrm_ea;
764 765 766 767 768
done:
	return rc;
}

static int decode_abs(struct x86_emulate_ctxt *ctxt,
769 770
		      struct x86_emulate_ops *ops,
		      struct operand *op)
771 772
{
	struct decode_cache *c = &ctxt->decode;
773
	int rc = X86EMUL_CONTINUE;
774

775
	op->type = OP_MEM;
776 777
	switch (c->ad_bytes) {
	case 2:
778
		op->addr.mem = insn_fetch(u16, 2, c->eip);
779 780
		break;
	case 4:
781
		op->addr.mem = insn_fetch(u32, 4, c->eip);
782 783
		break;
	case 8:
784
		op->addr.mem = insn_fetch(u64, 8, c->eip);
785 786 787 788 789 790
		break;
	}
done:
	return rc;
}

791 792
static void fetch_bit_operand(struct decode_cache *c)
{
793
	long sv = 0, mask;
794

795
	if (c->dst.type == OP_MEM && c->src.type == OP_REG) {
796 797 798 799 800 801 802 803 804
		mask = ~(c->dst.bytes * 8 - 1);

		if (c->src.bytes == 2)
			sv = (s16)c->src.val & (s16)mask;
		else if (c->src.bytes == 4)
			sv = (s32)c->src.val & (s32)mask;

		c->dst.addr.mem += (sv >> 3);
	}
805 806 807

	/* only subword offset */
	c->src.val &= (c->dst.bytes << 3) - 1;
808 809
}

810 811 812
static int read_emulated(struct x86_emulate_ctxt *ctxt,
			 struct x86_emulate_ops *ops,
			 unsigned long addr, void *dest, unsigned size)
A
Avi Kivity 已提交
813
{
814 815 816
	int rc;
	struct read_cache *mc = &ctxt->decode.mem_read;
	u32 err;
A
Avi Kivity 已提交
817

818 819 820 821 822
	while (size) {
		int n = min(size, 8u);
		size -= n;
		if (mc->pos < mc->end)
			goto read_cached;
823

824 825 826
		rc = ops->read_emulated(addr, mc->data + mc->end, n, &err,
					ctxt->vcpu);
		if (rc == X86EMUL_PROPAGATE_FAULT)
827
			emulate_pf(ctxt);
828 829 830
		if (rc != X86EMUL_CONTINUE)
			return rc;
		mc->end += n;
A
Avi Kivity 已提交
831

832 833 834 835 836
	read_cached:
		memcpy(dest, mc->data + mc->pos, n);
		mc->pos += n;
		dest += n;
		addr += n;
A
Avi Kivity 已提交
837
	}
838 839
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
840

841 842 843 844 845 846
static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
			   struct x86_emulate_ops *ops,
			   unsigned int size, unsigned short port,
			   void *dest)
{
	struct read_cache *rc = &ctxt->decode.io_read;
847

848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863
	if (rc->pos == rc->end) { /* refill pio read ahead */
		struct decode_cache *c = &ctxt->decode;
		unsigned int in_page, n;
		unsigned int count = c->rep_prefix ?
			address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
		in_page = (ctxt->eflags & EFLG_DF) ?
			offset_in_page(c->regs[VCPU_REGS_RDI]) :
			PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
		n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
			count);
		if (n == 0)
			n = 1;
		rc->pos = rc->end = 0;
		if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
			return 0;
		rc->end = n * size;
A
Avi Kivity 已提交
864 865
	}

866 867 868 869
	memcpy(dest, rc->data + rc->pos, size);
	rc->pos += size;
	return 1;
}
A
Avi Kivity 已提交
870

871 872 873
static u32 desc_limit_scaled(struct desc_struct *desc)
{
	u32 limit = get_desc_limit(desc);
A
Avi Kivity 已提交
874

875 876
	return desc->g ? (limit << 12) | 0xfff : limit;
}
A
Avi Kivity 已提交
877

878 879 880 881 882 883 884 885 886
static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
				     struct x86_emulate_ops *ops,
				     u16 selector, struct desc_ptr *dt)
{
	if (selector & 1 << 2) {
		struct desc_struct desc;
		memset (dt, 0, sizeof *dt);
		if (!ops->get_cached_descriptor(&desc, VCPU_SREG_LDTR, ctxt->vcpu))
			return;
887

888 889 890 891 892
		dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
		dt->address = get_desc_base(&desc);
	} else
		ops->get_gdt(dt, ctxt->vcpu);
}
893

894 895 896 897 898 899 900 901 902 903
/* allowed just for 8 bytes segments */
static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				   struct x86_emulate_ops *ops,
				   u16 selector, struct desc_struct *desc)
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	int ret;
	u32 err;
	ulong addr;
904

905
	get_descriptor_table_ptr(ctxt, ops, selector, &dt);
906

907 908 909
	if (dt.size < index * 8 + 7) {
		emulate_gp(ctxt, selector & 0xfffc);
		return X86EMUL_PROPAGATE_FAULT;
910
	}
911 912 913
	addr = dt.address + index * 8;
	ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu,  &err);
	if (ret == X86EMUL_PROPAGATE_FAULT)
914
		emulate_pf(ctxt);
915

916 917
       return ret;
}
918

919 920 921 922 923 924 925 926 927 928
/* allowed just for 8 bytes segments */
static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				    struct x86_emulate_ops *ops,
				    u16 selector, struct desc_struct *desc)
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	u32 err;
	ulong addr;
	int ret;
A
Avi Kivity 已提交
929

930
	get_descriptor_table_ptr(ctxt, ops, selector, &dt);
931

932 933 934 935
	if (dt.size < index * 8 + 7) {
		emulate_gp(ctxt, selector & 0xfffc);
		return X86EMUL_PROPAGATE_FAULT;
	}
A
Avi Kivity 已提交
936

937 938 939
	addr = dt.address + index * 8;
	ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
	if (ret == X86EMUL_PROPAGATE_FAULT)
940
		emulate_pf(ctxt);
941

942 943
	return ret;
}
944

945 946 947 948 949 950 951 952 953 954
static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				   struct x86_emulate_ops *ops,
				   u16 selector, int seg)
{
	struct desc_struct seg_desc;
	u8 dpl, rpl, cpl;
	unsigned err_vec = GP_VECTOR;
	u32 err_code = 0;
	bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
	int ret;
955

956
	memset(&seg_desc, 0, sizeof seg_desc);
957

958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008
	if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
	    || ctxt->mode == X86EMUL_MODE_REAL) {
		/* set real mode segment descriptor */
		set_desc_base(&seg_desc, selector << 4);
		set_desc_limit(&seg_desc, 0xffff);
		seg_desc.type = 3;
		seg_desc.p = 1;
		seg_desc.s = 1;
		goto load;
	}

	/* NULL selector is not valid for TR, CS and SS */
	if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
	    && null_selector)
		goto exception;

	/* TR should be in GDT only */
	if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
		goto exception;

	if (null_selector) /* for NULL selector skip all following checks */
		goto load;

	ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
	if (ret != X86EMUL_CONTINUE)
		return ret;

	err_code = selector & 0xfffc;
	err_vec = GP_VECTOR;

	/* can't load system descriptor into segment selecor */
	if (seg <= VCPU_SREG_GS && !seg_desc.s)
		goto exception;

	if (!seg_desc.p) {
		err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
		goto exception;
	}

	rpl = selector & 3;
	dpl = seg_desc.dpl;
	cpl = ops->cpl(ctxt->vcpu);

	switch (seg) {
	case VCPU_SREG_SS:
		/*
		 * segment is not a writable data segment or segment
		 * selector's RPL != CPL or segment selector's RPL != CPL
		 */
		if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
			goto exception;
A
Avi Kivity 已提交
1009
		break;
1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024
	case VCPU_SREG_CS:
		if (!(seg_desc.type & 8))
			goto exception;

		if (seg_desc.type & 4) {
			/* conforming */
			if (dpl > cpl)
				goto exception;
		} else {
			/* nonconforming */
			if (rpl > cpl || dpl != cpl)
				goto exception;
		}
		/* CS(RPL) <- CPL */
		selector = (selector & 0xfffc) | cpl;
A
Avi Kivity 已提交
1025
		break;
1026 1027 1028 1029 1030 1031 1032 1033 1034
	case VCPU_SREG_TR:
		if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
			goto exception;
		break;
	case VCPU_SREG_LDTR:
		if (seg_desc.s || seg_desc.type != 2)
			goto exception;
		break;
	default: /*  DS, ES, FS, or GS */
1035
		/*
1036 1037 1038
		 * segment is not a data or readable code segment or
		 * ((segment is a data or nonconforming code segment)
		 * and (both RPL and CPL > DPL))
1039
		 */
1040 1041 1042 1043
		if ((seg_desc.type & 0xa) == 0x8 ||
		    (((seg_desc.type & 0xc) != 0xc) &&
		     (rpl > dpl && cpl > dpl)))
			goto exception;
A
Avi Kivity 已提交
1044
		break;
1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062
	}

	if (seg_desc.s) {
		/* mark segment as accessed */
		seg_desc.type |= 1;
		ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
		if (ret != X86EMUL_CONTINUE)
			return ret;
	}
load:
	ops->set_segment_selector(selector, seg, ctxt->vcpu);
	ops->set_cached_descriptor(&seg_desc, seg, ctxt->vcpu);
	return X86EMUL_CONTINUE;
exception:
	emulate_exception(ctxt, err_vec, err_code, true);
	return X86EMUL_PROPAGATE_FAULT;
}

1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081
static void write_register_operand(struct operand *op)
{
	/* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
	switch (op->bytes) {
	case 1:
		*(u8 *)op->addr.reg = (u8)op->val;
		break;
	case 2:
		*(u16 *)op->addr.reg = (u16)op->val;
		break;
	case 4:
		*op->addr.reg = (u32)op->val;
		break;	/* 64b: zero-extend */
	case 8:
		*op->addr.reg = op->val;
		break;
	}
}

1082 1083 1084 1085 1086 1087 1088 1089 1090
static inline int writeback(struct x86_emulate_ctxt *ctxt,
			    struct x86_emulate_ops *ops)
{
	int rc;
	struct decode_cache *c = &ctxt->decode;
	u32 err;

	switch (c->dst.type) {
	case OP_REG:
1091
		write_register_operand(&c->dst);
A
Avi Kivity 已提交
1092
		break;
1093 1094 1095
	case OP_MEM:
		if (c->lock_prefix)
			rc = ops->cmpxchg_emulated(
1096
					c->dst.addr.mem,
1097 1098 1099 1100 1101
					&c->dst.orig_val,
					&c->dst.val,
					c->dst.bytes,
					&err,
					ctxt->vcpu);
1102
		else
1103
			rc = ops->write_emulated(
1104
					c->dst.addr.mem,
1105 1106 1107 1108 1109
					&c->dst.val,
					c->dst.bytes,
					&err,
					ctxt->vcpu);
		if (rc == X86EMUL_PROPAGATE_FAULT)
1110
			emulate_pf(ctxt);
1111 1112
		if (rc != X86EMUL_CONTINUE)
			return rc;
1113
		break;
1114 1115
	case OP_NONE:
		/* no writeback */
1116
		break;
1117
	default:
1118
		break;
A
Avi Kivity 已提交
1119
	}
1120 1121
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1122

1123 1124 1125 1126
static inline void emulate_push(struct x86_emulate_ctxt *ctxt,
				struct x86_emulate_ops *ops)
{
	struct decode_cache *c = &ctxt->decode;
1127

1128 1129 1130 1131
	c->dst.type  = OP_MEM;
	c->dst.bytes = c->op_bytes;
	c->dst.val = c->src.val;
	register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
1132 1133
	c->dst.addr.mem = register_address(c, ss_base(ctxt, ops),
					   c->regs[VCPU_REGS_RSP]);
1134
}
1135

1136 1137 1138 1139 1140 1141
static int emulate_pop(struct x86_emulate_ctxt *ctxt,
		       struct x86_emulate_ops *ops,
		       void *dest, int len)
{
	struct decode_cache *c = &ctxt->decode;
	int rc;
1142

1143 1144 1145 1146 1147 1148 1149 1150
	rc = read_emulated(ctxt, ops, register_address(c, ss_base(ctxt, ops),
						       c->regs[VCPU_REGS_RSP]),
			   dest, len);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
	return rc;
1151 1152
}

1153 1154 1155
static int emulate_popf(struct x86_emulate_ctxt *ctxt,
		       struct x86_emulate_ops *ops,
		       void *dest, int len)
1156 1157
{
	int rc;
1158 1159 1160
	unsigned long val, change_mask;
	int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
	int cpl = ops->cpl(ctxt->vcpu);
1161

1162 1163 1164
	rc = emulate_pop(ctxt, ops, &val, len);
	if (rc != X86EMUL_CONTINUE)
		return rc;
1165

1166 1167
	change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
		| EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
1168

1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187
	switch(ctxt->mode) {
	case X86EMUL_MODE_PROT64:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT16:
		if (cpl == 0)
			change_mask |= EFLG_IOPL;
		if (cpl <= iopl)
			change_mask |= EFLG_IF;
		break;
	case X86EMUL_MODE_VM86:
		if (iopl < 3) {
			emulate_gp(ctxt, 0);
			return X86EMUL_PROPAGATE_FAULT;
		}
		change_mask |= EFLG_IF;
		break;
	default: /* real mode */
		change_mask |= (EFLG_IOPL | EFLG_IF);
		break;
1188
	}
1189 1190 1191 1192

	*(unsigned long *)dest =
		(ctxt->eflags & ~change_mask) | (val & change_mask);

J
Joerg Roedel 已提交
1193 1194 1195
	if (rc == X86EMUL_PROPAGATE_FAULT)
		emulate_pf(ctxt);

1196
	return rc;
1197 1198
}

1199 1200
static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
			      struct x86_emulate_ops *ops, int seg)
1201
{
1202
	struct decode_cache *c = &ctxt->decode;
1203

1204
	c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
1205

1206
	emulate_push(ctxt, ops);
1207 1208
}

1209 1210
static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
			     struct x86_emulate_ops *ops, int seg)
1211
{
1212 1213 1214
	struct decode_cache *c = &ctxt->decode;
	unsigned long selector;
	int rc;
1215

1216 1217 1218 1219 1220 1221
	rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
	return rc;
1222 1223
}

1224 1225
static int emulate_pusha(struct x86_emulate_ctxt *ctxt,
			  struct x86_emulate_ops *ops)
1226
{
1227 1228 1229 1230
	struct decode_cache *c = &ctxt->decode;
	unsigned long old_esp = c->regs[VCPU_REGS_RSP];
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RAX;
1231

1232 1233 1234
	while (reg <= VCPU_REGS_RDI) {
		(reg == VCPU_REGS_RSP) ?
		(c->src.val = old_esp) : (c->src.val = c->regs[reg]);
1235

1236
		emulate_push(ctxt, ops);
1237

1238 1239 1240
		rc = writeback(ctxt, ops);
		if (rc != X86EMUL_CONTINUE)
			return rc;
1241

1242
		++reg;
1243 1244
	}

1245 1246 1247 1248
	/* Disable writeback. */
	c->dst.type = OP_NONE;

	return rc;
1249 1250
}

1251 1252
static int emulate_popa(struct x86_emulate_ctxt *ctxt,
			struct x86_emulate_ops *ops)
1253
{
1254 1255 1256
	struct decode_cache *c = &ctxt->decode;
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RDI;
1257

1258 1259 1260 1261 1262 1263
	while (reg >= VCPU_REGS_RAX) {
		if (reg == VCPU_REGS_RSP) {
			register_address_increment(c, &c->regs[VCPU_REGS_RSP],
							c->op_bytes);
			--reg;
		}
1264

1265 1266 1267 1268
		rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
		if (rc != X86EMUL_CONTINUE)
			break;
		--reg;
1269
	}
1270
	return rc;
1271 1272
}

1273 1274 1275 1276
int emulate_int_real(struct x86_emulate_ctxt *ctxt,
			       struct x86_emulate_ops *ops, int irq)
{
	struct decode_cache *c = &ctxt->decode;
1277
	int rc;
1278 1279 1280 1281 1282 1283 1284 1285 1286
	struct desc_ptr dt;
	gva_t cs_addr;
	gva_t eip_addr;
	u16 cs, eip;
	u32 err;

	/* TODO: Add limit checks */
	c->src.val = ctxt->eflags;
	emulate_push(ctxt, ops);
1287 1288 1289
	rc = writeback(ctxt, ops);
	if (rc != X86EMUL_CONTINUE)
		return rc;
1290 1291 1292 1293 1294

	ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);

	c->src.val = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
	emulate_push(ctxt, ops);
1295 1296 1297
	rc = writeback(ctxt, ops);
	if (rc != X86EMUL_CONTINUE)
		return rc;
1298 1299 1300

	c->src.val = c->eip;
	emulate_push(ctxt, ops);
1301 1302 1303 1304 1305
	rc = writeback(ctxt, ops);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	c->dst.type = OP_NONE;
1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344

	ops->get_idt(&dt, ctxt->vcpu);

	eip_addr = dt.address + (irq << 2);
	cs_addr = dt.address + (irq << 2) + 2;

	rc = ops->read_std(cs_addr, &cs, 2, ctxt->vcpu, &err);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	rc = ops->read_std(eip_addr, &eip, 2, ctxt->vcpu, &err);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	rc = load_segment_descriptor(ctxt, ops, cs, VCPU_SREG_CS);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	c->eip = eip;

	return rc;
}

static int emulate_int(struct x86_emulate_ctxt *ctxt,
		       struct x86_emulate_ops *ops, int irq)
{
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
		return emulate_int_real(ctxt, ops, irq);
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
	default:
		/* Protected mode interrupts unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
	}
}

1345 1346
static int emulate_iret_real(struct x86_emulate_ctxt *ctxt,
			     struct x86_emulate_ops *ops)
1347
{
1348 1349 1350 1351 1352 1353 1354 1355 1356
	struct decode_cache *c = &ctxt->decode;
	int rc = X86EMUL_CONTINUE;
	unsigned long temp_eip = 0;
	unsigned long temp_eflags = 0;
	unsigned long cs = 0;
	unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
			     EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
			     EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
	unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
1357

1358
	/* TODO: Add stack limit check */
1359

1360
	rc = emulate_pop(ctxt, ops, &temp_eip, c->op_bytes);
1361

1362 1363
	if (rc != X86EMUL_CONTINUE)
		return rc;
1364

1365 1366 1367 1368
	if (temp_eip & ~0xffff) {
		emulate_gp(ctxt, 0);
		return X86EMUL_PROPAGATE_FAULT;
	}
1369

1370
	rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
1371

1372 1373
	if (rc != X86EMUL_CONTINUE)
		return rc;
1374

1375
	rc = emulate_pop(ctxt, ops, &temp_eflags, c->op_bytes);
1376

1377 1378
	if (rc != X86EMUL_CONTINUE)
		return rc;
1379

1380
	rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
1381

1382 1383
	if (rc != X86EMUL_CONTINUE)
		return rc;
1384

1385
	c->eip = temp_eip;
1386 1387


1388 1389 1390 1391 1392
	if (c->op_bytes == 4)
		ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
	else if (c->op_bytes == 2) {
		ctxt->eflags &= ~0xffff;
		ctxt->eflags |= temp_eflags;
1393
	}
1394 1395 1396 1397 1398

	ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
	ctxt->eflags |= EFLG_RESERVED_ONE_MASK;

	return rc;
1399 1400
}

1401 1402
static inline int emulate_iret(struct x86_emulate_ctxt *ctxt,
				    struct x86_emulate_ops* ops)
1403
{
1404 1405 1406 1407 1408 1409 1410
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
		return emulate_iret_real(ctxt, ops);
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
1411
	default:
1412 1413
		/* iret from protected mode unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
1414 1415 1416
	}
}

1417
static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
1418
				struct x86_emulate_ops *ops)
1419 1420 1421
{
	struct decode_cache *c = &ctxt->decode;

1422
	return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
1423 1424
}

1425
static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
1426
{
1427
	struct decode_cache *c = &ctxt->decode;
1428 1429
	switch (c->modrm_reg) {
	case 0:	/* rol */
1430
		emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
1431 1432
		break;
	case 1:	/* ror */
1433
		emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
1434 1435
		break;
	case 2:	/* rcl */
1436
		emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
1437 1438
		break;
	case 3:	/* rcr */
1439
		emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
1440 1441 1442
		break;
	case 4:	/* sal/shl */
	case 6:	/* sal/shl */
1443
		emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
1444 1445
		break;
	case 5:	/* shr */
1446
		emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
1447 1448
		break;
	case 7:	/* sar */
1449
		emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
1450 1451 1452 1453 1454
		break;
	}
}

static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
1455
			       struct x86_emulate_ops *ops)
1456 1457
{
	struct decode_cache *c = &ctxt->decode;
1458 1459
	unsigned long *rax = &c->regs[VCPU_REGS_RAX];
	unsigned long *rdx = &c->regs[VCPU_REGS_RDX];
1460
	u8 de = 0;
1461 1462 1463

	switch (c->modrm_reg) {
	case 0 ... 1:	/* test */
1464
		emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
1465 1466 1467 1468 1469
		break;
	case 2:	/* not */
		c->dst.val = ~c->dst.val;
		break;
	case 3:	/* neg */
1470
		emulate_1op("neg", c->dst, ctxt->eflags);
1471
		break;
1472 1473 1474 1475 1476 1477 1478
	case 4: /* mul */
		emulate_1op_rax_rdx("mul", c->src, *rax, *rdx, ctxt->eflags);
		break;
	case 5: /* imul */
		emulate_1op_rax_rdx("imul", c->src, *rax, *rdx, ctxt->eflags);
		break;
	case 6: /* div */
1479 1480
		emulate_1op_rax_rdx_ex("div", c->src, *rax, *rdx,
				       ctxt->eflags, de);
1481 1482
		break;
	case 7: /* idiv */
1483 1484
		emulate_1op_rax_rdx_ex("idiv", c->src, *rax, *rdx,
				       ctxt->eflags, de);
1485
		break;
1486
	default:
1487
		return X86EMUL_UNHANDLEABLE;
1488
	}
1489 1490
	if (de)
		return emulate_de(ctxt);
1491
	return X86EMUL_CONTINUE;
1492 1493 1494
}

static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
1495
			       struct x86_emulate_ops *ops)
1496 1497 1498 1499 1500
{
	struct decode_cache *c = &ctxt->decode;

	switch (c->modrm_reg) {
	case 0:	/* inc */
1501
		emulate_1op("inc", c->dst, ctxt->eflags);
1502 1503
		break;
	case 1:	/* dec */
1504
		emulate_1op("dec", c->dst, ctxt->eflags);
1505
		break;
1506 1507 1508 1509 1510
	case 2: /* call near abs */ {
		long int old_eip;
		old_eip = c->eip;
		c->eip = c->src.val;
		c->src.val = old_eip;
1511
		emulate_push(ctxt, ops);
1512 1513
		break;
	}
1514
	case 4: /* jmp abs */
1515
		c->eip = c->src.val;
1516 1517
		break;
	case 6:	/* push */
1518
		emulate_push(ctxt, ops);
1519 1520
		break;
	}
1521
	return X86EMUL_CONTINUE;
1522 1523 1524
}

static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
1525
			       struct x86_emulate_ops *ops)
1526 1527
{
	struct decode_cache *c = &ctxt->decode;
1528
	u64 old = c->dst.orig_val64;
1529 1530 1531 1532 1533

	if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
	    ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
		c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
		c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
1534
		ctxt->eflags &= ~EFLG_ZF;
1535
	} else {
1536 1537
		c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
			(u32) c->regs[VCPU_REGS_RBX];
1538

1539
		ctxt->eflags |= EFLG_ZF;
1540
	}
1541
	return X86EMUL_CONTINUE;
1542 1543
}

1544 1545 1546 1547 1548 1549 1550 1551
static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
			   struct x86_emulate_ops *ops)
{
	struct decode_cache *c = &ctxt->decode;
	int rc;
	unsigned long cs;

	rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
1552
	if (rc != X86EMUL_CONTINUE)
1553 1554 1555 1556
		return rc;
	if (c->op_bytes == 4)
		c->eip = (u32)c->eip;
	rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
1557
	if (rc != X86EMUL_CONTINUE)
1558
		return rc;
1559
	rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
1560 1561 1562
	return rc;
}

1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579
static int emulate_load_segment(struct x86_emulate_ctxt *ctxt,
			   struct x86_emulate_ops *ops, int seg)
{
	struct decode_cache *c = &ctxt->decode;
	unsigned short sel;
	int rc;

	memcpy(&sel, c->src.valptr + c->op_bytes, 2);

	rc = load_segment_descriptor(ctxt, ops, sel, seg);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	c->dst.val = c->src.val;
	return rc;
}

1580 1581
static inline void
setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
1582 1583
			struct x86_emulate_ops *ops, struct desc_struct *cs,
			struct desc_struct *ss)
1584
{
1585 1586 1587
	memset(cs, 0, sizeof(struct desc_struct));
	ops->get_cached_descriptor(cs, VCPU_SREG_CS, ctxt->vcpu);
	memset(ss, 0, sizeof(struct desc_struct));
1588 1589

	cs->l = 0;		/* will be adjusted later */
1590
	set_desc_base(cs, 0);	/* flat segment */
1591
	cs->g = 1;		/* 4kb granularity */
1592
	set_desc_limit(cs, 0xfffff);	/* 4GB limit */
1593 1594 1595
	cs->type = 0x0b;	/* Read, Execute, Accessed */
	cs->s = 1;
	cs->dpl = 0;		/* will be adjusted later */
1596 1597
	cs->p = 1;
	cs->d = 1;
1598

1599 1600
	set_desc_base(ss, 0);	/* flat segment */
	set_desc_limit(ss, 0xfffff);	/* 4GB limit */
1601 1602 1603
	ss->g = 1;		/* 4kb granularity */
	ss->s = 1;
	ss->type = 0x03;	/* Read/Write, Accessed */
1604
	ss->d = 1;		/* 32bit stack segment */
1605
	ss->dpl = 0;
1606
	ss->p = 1;
1607 1608 1609
}

static int
1610
emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
1611 1612
{
	struct decode_cache *c = &ctxt->decode;
1613
	struct desc_struct cs, ss;
1614
	u64 msr_data;
1615
	u16 cs_sel, ss_sel;
1616 1617

	/* syscall is not available in real mode */
1618 1619
	if (ctxt->mode == X86EMUL_MODE_REAL ||
	    ctxt->mode == X86EMUL_MODE_VM86) {
1620
		emulate_ud(ctxt);
1621 1622
		return X86EMUL_PROPAGATE_FAULT;
	}
1623

1624
	setup_syscalls_segments(ctxt, ops, &cs, &ss);
1625

1626
	ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
1627
	msr_data >>= 32;
1628 1629
	cs_sel = (u16)(msr_data & 0xfffc);
	ss_sel = (u16)(msr_data + 8);
1630 1631

	if (is_long_mode(ctxt->vcpu)) {
1632
		cs.d = 0;
1633 1634
		cs.l = 1;
	}
1635 1636 1637 1638
	ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
	ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
	ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
	ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
1639 1640 1641 1642 1643 1644

	c->regs[VCPU_REGS_RCX] = c->eip;
	if (is_long_mode(ctxt->vcpu)) {
#ifdef CONFIG_X86_64
		c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;

1645 1646 1647
		ops->get_msr(ctxt->vcpu,
			     ctxt->mode == X86EMUL_MODE_PROT64 ?
			     MSR_LSTAR : MSR_CSTAR, &msr_data);
1648 1649
		c->eip = msr_data;

1650
		ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
1651 1652 1653 1654
		ctxt->eflags &= ~(msr_data | EFLG_RF);
#endif
	} else {
		/* legacy mode */
1655
		ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
1656 1657 1658 1659 1660
		c->eip = (u32)msr_data;

		ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
	}

1661
	return X86EMUL_CONTINUE;
1662 1663
}

1664
static int
1665
emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
1666 1667
{
	struct decode_cache *c = &ctxt->decode;
1668
	struct desc_struct cs, ss;
1669
	u64 msr_data;
1670
	u16 cs_sel, ss_sel;
1671

1672 1673
	/* inject #GP if in real mode */
	if (ctxt->mode == X86EMUL_MODE_REAL) {
1674
		emulate_gp(ctxt, 0);
1675
		return X86EMUL_PROPAGATE_FAULT;
1676 1677 1678 1679 1680
	}

	/* XXX sysenter/sysexit have not been tested in 64bit mode.
	* Therefore, we inject an #UD.
	*/
1681
	if (ctxt->mode == X86EMUL_MODE_PROT64) {
1682
		emulate_ud(ctxt);
1683 1684
		return X86EMUL_PROPAGATE_FAULT;
	}
1685

1686
	setup_syscalls_segments(ctxt, ops, &cs, &ss);
1687

1688
	ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
1689 1690 1691
	switch (ctxt->mode) {
	case X86EMUL_MODE_PROT32:
		if ((msr_data & 0xfffc) == 0x0) {
1692
			emulate_gp(ctxt, 0);
1693
			return X86EMUL_PROPAGATE_FAULT;
1694 1695 1696 1697
		}
		break;
	case X86EMUL_MODE_PROT64:
		if (msr_data == 0x0) {
1698
			emulate_gp(ctxt, 0);
1699
			return X86EMUL_PROPAGATE_FAULT;
1700 1701 1702 1703 1704
		}
		break;
	}

	ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
1705 1706 1707 1708
	cs_sel = (u16)msr_data;
	cs_sel &= ~SELECTOR_RPL_MASK;
	ss_sel = cs_sel + 8;
	ss_sel &= ~SELECTOR_RPL_MASK;
1709 1710
	if (ctxt->mode == X86EMUL_MODE_PROT64
		|| is_long_mode(ctxt->vcpu)) {
1711
		cs.d = 0;
1712 1713 1714
		cs.l = 1;
	}

1715 1716 1717 1718
	ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
	ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
	ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
	ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
1719

1720
	ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
1721 1722
	c->eip = msr_data;

1723
	ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
1724 1725
	c->regs[VCPU_REGS_RSP] = msr_data;

1726
	return X86EMUL_CONTINUE;
1727 1728
}

1729
static int
1730
emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
1731 1732
{
	struct decode_cache *c = &ctxt->decode;
1733
	struct desc_struct cs, ss;
1734 1735
	u64 msr_data;
	int usermode;
1736
	u16 cs_sel, ss_sel;
1737

1738 1739 1740
	/* inject #GP if in real mode or Virtual 8086 mode */
	if (ctxt->mode == X86EMUL_MODE_REAL ||
	    ctxt->mode == X86EMUL_MODE_VM86) {
1741
		emulate_gp(ctxt, 0);
1742
		return X86EMUL_PROPAGATE_FAULT;
1743 1744
	}

1745
	setup_syscalls_segments(ctxt, ops, &cs, &ss);
1746 1747 1748 1749 1750 1751 1752 1753

	if ((c->rex_prefix & 0x8) != 0x0)
		usermode = X86EMUL_MODE_PROT64;
	else
		usermode = X86EMUL_MODE_PROT32;

	cs.dpl = 3;
	ss.dpl = 3;
1754
	ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
1755 1756
	switch (usermode) {
	case X86EMUL_MODE_PROT32:
1757
		cs_sel = (u16)(msr_data + 16);
1758
		if ((msr_data & 0xfffc) == 0x0) {
1759
			emulate_gp(ctxt, 0);
1760
			return X86EMUL_PROPAGATE_FAULT;
1761
		}
1762
		ss_sel = (u16)(msr_data + 24);
1763 1764
		break;
	case X86EMUL_MODE_PROT64:
1765
		cs_sel = (u16)(msr_data + 32);
1766
		if (msr_data == 0x0) {
1767
			emulate_gp(ctxt, 0);
1768
			return X86EMUL_PROPAGATE_FAULT;
1769
		}
1770 1771
		ss_sel = cs_sel + 8;
		cs.d = 0;
1772 1773 1774
		cs.l = 1;
		break;
	}
1775 1776
	cs_sel |= SELECTOR_RPL_MASK;
	ss_sel |= SELECTOR_RPL_MASK;
1777

1778 1779 1780 1781
	ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
	ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
	ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
	ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
1782

1783 1784
	c->eip = c->regs[VCPU_REGS_RDX];
	c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
1785

1786
	return X86EMUL_CONTINUE;
1787 1788
}

1789 1790
static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
			      struct x86_emulate_ops *ops)
1791 1792 1793 1794 1795 1796 1797
{
	int iopl;
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return false;
	if (ctxt->mode == X86EMUL_MODE_VM86)
		return true;
	iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
1798
	return ops->cpl(ctxt->vcpu) > iopl;
1799 1800 1801 1802 1803 1804
}

static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
					    struct x86_emulate_ops *ops,
					    u16 port, u16 len)
{
1805
	struct desc_struct tr_seg;
1806 1807 1808 1809 1810
	int r;
	u16 io_bitmap_ptr;
	u8 perm, bit_idx = port & 0x7;
	unsigned mask = (1 << len) - 1;

1811 1812
	ops->get_cached_descriptor(&tr_seg, VCPU_SREG_TR, ctxt->vcpu);
	if (!tr_seg.p)
1813
		return false;
1814
	if (desc_limit_scaled(&tr_seg) < 103)
1815
		return false;
1816 1817
	r = ops->read_std(get_desc_base(&tr_seg) + 102, &io_bitmap_ptr, 2,
			  ctxt->vcpu, NULL);
1818 1819
	if (r != X86EMUL_CONTINUE)
		return false;
1820
	if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
1821
		return false;
1822 1823
	r = ops->read_std(get_desc_base(&tr_seg) + io_bitmap_ptr + port/8,
			  &perm, 1, ctxt->vcpu, NULL);
1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834
	if (r != X86EMUL_CONTINUE)
		return false;
	if ((perm >> bit_idx) & mask)
		return false;
	return true;
}

static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
				 struct x86_emulate_ops *ops,
				 u16 port, u16 len)
{
1835 1836 1837
	if (ctxt->perm_ok)
		return true;

1838
	if (emulator_bad_iopl(ctxt, ops))
1839 1840
		if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
			return false;
1841 1842 1843

	ctxt->perm_ok = true;

1844 1845 1846
	return true;
}

1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934
static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
				struct x86_emulate_ops *ops,
				struct tss_segment_16 *tss)
{
	struct decode_cache *c = &ctxt->decode;

	tss->ip = c->eip;
	tss->flag = ctxt->eflags;
	tss->ax = c->regs[VCPU_REGS_RAX];
	tss->cx = c->regs[VCPU_REGS_RCX];
	tss->dx = c->regs[VCPU_REGS_RDX];
	tss->bx = c->regs[VCPU_REGS_RBX];
	tss->sp = c->regs[VCPU_REGS_RSP];
	tss->bp = c->regs[VCPU_REGS_RBP];
	tss->si = c->regs[VCPU_REGS_RSI];
	tss->di = c->regs[VCPU_REGS_RDI];

	tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
	tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
	tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
	tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
	tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
}

static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
				 struct x86_emulate_ops *ops,
				 struct tss_segment_16 *tss)
{
	struct decode_cache *c = &ctxt->decode;
	int ret;

	c->eip = tss->ip;
	ctxt->eflags = tss->flag | 2;
	c->regs[VCPU_REGS_RAX] = tss->ax;
	c->regs[VCPU_REGS_RCX] = tss->cx;
	c->regs[VCPU_REGS_RDX] = tss->dx;
	c->regs[VCPU_REGS_RBX] = tss->bx;
	c->regs[VCPU_REGS_RSP] = tss->sp;
	c->regs[VCPU_REGS_RBP] = tss->bp;
	c->regs[VCPU_REGS_RSI] = tss->si;
	c->regs[VCPU_REGS_RDI] = tss->di;

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
	ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
	ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
	ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
	ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
	ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);

	/*
	 * Now load segment descriptors. If fault happenes at this stage
	 * it is handled in a context of new task
	 */
	ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_16(struct x86_emulate_ctxt *ctxt,
			  struct x86_emulate_ops *ops,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
	struct tss_segment_16 tss_seg;
	int ret;
	u32 err, new_tss_base = get_desc_base(new_desc);

	ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
			    &err);
	if (ret == X86EMUL_PROPAGATE_FAULT) {
		/* FIXME: need to provide precise fault address */
1935
		emulate_pf(ctxt);
1936 1937 1938 1939 1940 1941 1942 1943 1944
		return ret;
	}

	save_state_to_tss16(ctxt, ops, &tss_seg);

	ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
			     &err);
	if (ret == X86EMUL_PROPAGATE_FAULT) {
		/* FIXME: need to provide precise fault address */
1945
		emulate_pf(ctxt);
1946 1947 1948 1949 1950 1951 1952
		return ret;
	}

	ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
			    &err);
	if (ret == X86EMUL_PROPAGATE_FAULT) {
		/* FIXME: need to provide precise fault address */
1953
		emulate_pf(ctxt);
1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965
		return ret;
	}

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

		ret = ops->write_std(new_tss_base,
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
				     ctxt->vcpu, &err);
		if (ret == X86EMUL_PROPAGATE_FAULT) {
			/* FIXME: need to provide precise fault address */
1966
			emulate_pf(ctxt);
1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007
			return ret;
		}
	}

	return load_state_from_tss16(ctxt, ops, &tss_seg);
}

static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
				struct x86_emulate_ops *ops,
				struct tss_segment_32 *tss)
{
	struct decode_cache *c = &ctxt->decode;

	tss->cr3 = ops->get_cr(3, ctxt->vcpu);
	tss->eip = c->eip;
	tss->eflags = ctxt->eflags;
	tss->eax = c->regs[VCPU_REGS_RAX];
	tss->ecx = c->regs[VCPU_REGS_RCX];
	tss->edx = c->regs[VCPU_REGS_RDX];
	tss->ebx = c->regs[VCPU_REGS_RBX];
	tss->esp = c->regs[VCPU_REGS_RSP];
	tss->ebp = c->regs[VCPU_REGS_RBP];
	tss->esi = c->regs[VCPU_REGS_RSI];
	tss->edi = c->regs[VCPU_REGS_RDI];

	tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
	tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
	tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
	tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
	tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
	tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
	tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
}

static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
				 struct x86_emulate_ops *ops,
				 struct tss_segment_32 *tss)
{
	struct decode_cache *c = &ctxt->decode;
	int ret;

2008
	if (ops->set_cr(3, tss->cr3, ctxt->vcpu)) {
2009
		emulate_gp(ctxt, 0);
2010 2011
		return X86EMUL_PROPAGATE_FAULT;
	}
2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076
	c->eip = tss->eip;
	ctxt->eflags = tss->eflags | 2;
	c->regs[VCPU_REGS_RAX] = tss->eax;
	c->regs[VCPU_REGS_RCX] = tss->ecx;
	c->regs[VCPU_REGS_RDX] = tss->edx;
	c->regs[VCPU_REGS_RBX] = tss->ebx;
	c->regs[VCPU_REGS_RSP] = tss->esp;
	c->regs[VCPU_REGS_RBP] = tss->ebp;
	c->regs[VCPU_REGS_RSI] = tss->esi;
	c->regs[VCPU_REGS_RDI] = tss->edi;

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
	ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
	ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
	ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
	ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
	ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
	ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
	ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);

	/*
	 * Now load segment descriptors. If fault happenes at this stage
	 * it is handled in a context of new task
	 */
	ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_32(struct x86_emulate_ctxt *ctxt,
			  struct x86_emulate_ops *ops,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
	struct tss_segment_32 tss_seg;
	int ret;
	u32 err, new_tss_base = get_desc_base(new_desc);

	ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
			    &err);
	if (ret == X86EMUL_PROPAGATE_FAULT) {
		/* FIXME: need to provide precise fault address */
2077
		emulate_pf(ctxt);
2078 2079 2080 2081 2082 2083 2084 2085 2086
		return ret;
	}

	save_state_to_tss32(ctxt, ops, &tss_seg);

	ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
			     &err);
	if (ret == X86EMUL_PROPAGATE_FAULT) {
		/* FIXME: need to provide precise fault address */
2087
		emulate_pf(ctxt);
2088 2089 2090 2091 2092 2093 2094
		return ret;
	}

	ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
			    &err);
	if (ret == X86EMUL_PROPAGATE_FAULT) {
		/* FIXME: need to provide precise fault address */
2095
		emulate_pf(ctxt);
2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107
		return ret;
	}

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

		ret = ops->write_std(new_tss_base,
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
				     ctxt->vcpu, &err);
		if (ret == X86EMUL_PROPAGATE_FAULT) {
			/* FIXME: need to provide precise fault address */
2108
			emulate_pf(ctxt);
2109 2110 2111 2112 2113 2114 2115 2116
			return ret;
		}
	}

	return load_state_from_tss32(ctxt, ops, &tss_seg);
}

static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
2117 2118 2119
				   struct x86_emulate_ops *ops,
				   u16 tss_selector, int reason,
				   bool has_error_code, u32 error_code)
2120 2121 2122 2123 2124
{
	struct desc_struct curr_tss_desc, next_tss_desc;
	int ret;
	u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
	ulong old_tss_base =
2125
		ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
2126
	u32 desc_limit;
2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141

	/* FIXME: old_tss_base == ~0 ? */

	ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
	if (ret != X86EMUL_CONTINUE)
		return ret;

	/* FIXME: check that next_tss_desc is tss */

	if (reason != TASK_SWITCH_IRET) {
		if ((tss_selector & 3) > next_tss_desc.dpl ||
		    ops->cpl(ctxt->vcpu) > next_tss_desc.dpl) {
2142
			emulate_gp(ctxt, 0);
2143 2144 2145 2146
			return X86EMUL_PROPAGATE_FAULT;
		}
	}

2147 2148 2149 2150
	desc_limit = desc_limit_scaled(&next_tss_desc);
	if (!next_tss_desc.p ||
	    ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
	     desc_limit < 0x2b)) {
2151
		emulate_ts(ctxt, tss_selector & 0xfffc);
2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174
		return X86EMUL_PROPAGATE_FAULT;
	}

	if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
		curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
		write_segment_descriptor(ctxt, ops, old_tss_sel,
					 &curr_tss_desc);
	}

	if (reason == TASK_SWITCH_IRET)
		ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;

	/* set back link to prev task only if NT bit is set in eflags
	   note that old_tss_sel is not used afetr this point */
	if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
		old_tss_sel = 0xffff;

	if (next_tss_desc.type & 8)
		ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
				     old_tss_base, &next_tss_desc);
	else
		ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
				     old_tss_base, &next_tss_desc);
2175 2176
	if (ret != X86EMUL_CONTINUE)
		return ret;
2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190

	if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
		ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;

	if (reason != TASK_SWITCH_IRET) {
		next_tss_desc.type |= (1 << 1); /* set busy flag */
		write_segment_descriptor(ctxt, ops, tss_selector,
					 &next_tss_desc);
	}

	ops->set_cr(0,  ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
	ops->set_cached_descriptor(&next_tss_desc, VCPU_SREG_TR, ctxt->vcpu);
	ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);

2191 2192 2193 2194 2195 2196
	if (has_error_code) {
		struct decode_cache *c = &ctxt->decode;

		c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
		c->lock_prefix = 0;
		c->src.val = (unsigned long) error_code;
2197
		emulate_push(ctxt, ops);
2198 2199
	}

2200 2201 2202 2203
	return ret;
}

int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
2204 2205
			 u16 tss_selector, int reason,
			 bool has_error_code, u32 error_code)
2206
{
2207
	struct x86_emulate_ops *ops = ctxt->ops;
2208 2209 2210 2211
	struct decode_cache *c = &ctxt->decode;
	int rc;

	c->eip = ctxt->eip;
2212
	c->dst.type = OP_NONE;
2213

2214 2215
	rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
				     has_error_code, error_code);
2216 2217

	if (rc == X86EMUL_CONTINUE) {
2218
		rc = writeback(ctxt, ops);
2219 2220
		if (rc == X86EMUL_CONTINUE)
			ctxt->eip = c->eip;
2221 2222
	}

2223
	return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
2224 2225
}

2226
static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned long base,
2227
			    int reg, struct operand *op)
2228 2229 2230 2231
{
	struct decode_cache *c = &ctxt->decode;
	int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;

2232
	register_address_increment(c, &c->regs[reg], df * op->bytes);
2233
	op->addr.mem = register_address(c,  base, c->regs[reg]);
2234 2235
}

2236 2237 2238 2239 2240 2241
static int em_push(struct x86_emulate_ctxt *ctxt)
{
	emulate_push(ctxt, ctxt->ops);
	return X86EMUL_CONTINUE;
}

2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280
static int em_das(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;
	u8 al, old_al;
	bool af, cf, old_cf;

	cf = ctxt->eflags & X86_EFLAGS_CF;
	al = c->dst.val;

	old_al = al;
	old_cf = cf;
	cf = false;
	af = ctxt->eflags & X86_EFLAGS_AF;
	if ((al & 0x0f) > 9 || af) {
		al -= 6;
		cf = old_cf | (al >= 250);
		af = true;
	} else {
		af = false;
	}
	if (old_al > 0x99 || old_cf) {
		al -= 0x60;
		cf = true;
	}

	c->dst.val = al;
	/* Set PF, ZF, SF */
	c->src.type = OP_IMM;
	c->src.val = 0;
	c->src.bytes = 1;
	emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
	ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
	if (cf)
		ctxt->eflags |= X86_EFLAGS_CF;
	if (af)
		ctxt->eflags |= X86_EFLAGS_AF;
	return X86EMUL_CONTINUE;
}

2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314
static int em_call_far(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;
	u16 sel, old_cs;
	ulong old_eip;
	int rc;

	old_cs = ctxt->ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
	old_eip = c->eip;

	memcpy(&sel, c->src.valptr + c->op_bytes, 2);
	if (load_segment_descriptor(ctxt, ctxt->ops, sel, VCPU_SREG_CS))
		return X86EMUL_CONTINUE;

	c->eip = 0;
	memcpy(&c->eip, c->src.valptr, c->op_bytes);

	c->src.val = old_cs;
	emulate_push(ctxt, ctxt->ops);
	rc = writeback(ctxt, ctxt->ops);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	c->src.val = old_eip;
	emulate_push(ctxt, ctxt->ops);
	rc = writeback(ctxt, ctxt->ops);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	c->dst.type = OP_NONE;

	return X86EMUL_CONTINUE;
}

2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329
static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;
	int rc;

	c->dst.type = OP_REG;
	c->dst.addr.reg = &c->eip;
	c->dst.bytes = c->op_bytes;
	rc = emulate_pop(ctxt, ctxt->ops, &c->dst.val, c->op_bytes);
	if (rc != X86EMUL_CONTINUE)
		return rc;
	register_address_increment(c, &c->regs[VCPU_REGS_RSP], c->src.val);
	return X86EMUL_CONTINUE;
}

2330
static int em_imul(struct x86_emulate_ctxt *ctxt)
2331 2332 2333 2334 2335 2336 2337
{
	struct decode_cache *c = &ctxt->decode;

	emulate_2op_SrcV_nobyte("imul", c->src, c->dst, ctxt->eflags);
	return X86EMUL_CONTINUE;
}

2338 2339 2340 2341 2342 2343 2344 2345
static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;

	c->dst.val = c->src2.val;
	return em_imul(ctxt);
}

2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357
static int em_cwd(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;

	c->dst.type = OP_REG;
	c->dst.bytes = c->src.bytes;
	c->dst.addr.reg = &c->regs[VCPU_REGS_RDX];
	c->dst.val = ~((c->src.val >> (c->src.bytes * 8 - 1)) - 1);

	return X86EMUL_CONTINUE;
}

2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373
static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
{
	unsigned cpl = ctxt->ops->cpl(ctxt->vcpu);
	struct decode_cache *c = &ctxt->decode;
	u64 tsc = 0;

	if (cpl > 0 && (ctxt->ops->get_cr(4, ctxt->vcpu) & X86_CR4_TSD)) {
		emulate_gp(ctxt, 0);
		return X86EMUL_PROPAGATE_FAULT;
	}
	ctxt->ops->get_msr(ctxt->vcpu, MSR_IA32_TSC, &tsc);
	c->regs[VCPU_REGS_RAX] = (u32)tsc;
	c->regs[VCPU_REGS_RDX] = tsc >> 32;
	return X86EMUL_CONTINUE;
}

2374 2375 2376 2377 2378 2379 2380
static int em_mov(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;
	c->dst.val = c->src.val;
	return X86EMUL_CONTINUE;
}

2381 2382 2383 2384 2385 2386
#define D(_y) { .flags = (_y) }
#define N    D(0)
#define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
#define GD(_f, _g) { .flags = ((_f) | Group | GroupDual), .u.gdual = (_g) }
#define I(_f, _e) { .flags = (_f), .u.execute = (_e) }

2387 2388 2389
#define D2bv(_f)      D((_f) | ByteOp), D(_f)
#define I2bv(_f, _e)  I((_f) | ByteOp, _e), I(_f, _e)

2390 2391 2392 2393 2394
#define D6ALU(_f) D2bv((_f) | DstMem | SrcReg | ModRM),			\
		D2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock),		\
		D2bv(((_f) & ~Lock) | DstAcc | SrcImm)


2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405
static struct opcode group1[] = {
	X7(D(Lock)), N
};

static struct opcode group1A[] = {
	D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
};

static struct opcode group3[] = {
	D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
	D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
2406
	X4(D(SrcMem | ModRM)),
2407 2408 2409 2410 2411 2412 2413 2414 2415
};

static struct opcode group4[] = {
	D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
	N, N, N, N, N, N,
};

static struct opcode group5[] = {
	D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
2416 2417
	D(SrcMem | ModRM | Stack),
	I(SrcMemFAddr | ModRM | ImplicitOps | Stack, em_call_far),
2418 2419 2420 2421 2422 2423 2424
	D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
	D(SrcMem | ModRM | Stack), N,
};

static struct group_dual group7 = { {
	N, N, D(ModRM | SrcMem | Priv), D(ModRM | SrcMem | Priv),
	D(SrcNone | ModRM | DstMem | Mov), N,
2425 2426
	D(SrcMem16 | ModRM | Mov | Priv),
	D(SrcMem | ModRM | ByteOp | Priv | NoAccess),
2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444
}, {
	D(SrcNone | ModRM | Priv), N, N, D(SrcNone | ModRM | Priv),
	D(SrcNone | ModRM | DstMem | Mov), N,
	D(SrcMem16 | ModRM | Mov | Priv), N,
} };

static struct opcode group8[] = {
	N, N, N, N,
	D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
	D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
};

static struct group_dual group9 = { {
	N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
}, {
	N, N, N, N, N, N, N, N,
} };

2445 2446 2447 2448
static struct opcode group11[] = {
	I(DstMem | SrcImm | ModRM | Mov, em_mov), X7(D(Undefined)),
};

2449 2450
static struct opcode opcode_table[256] = {
	/* 0x00 - 0x07 */
2451
	D6ALU(Lock),
2452 2453
	D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
	/* 0x08 - 0x0F */
2454
	D6ALU(Lock),
2455 2456
	D(ImplicitOps | Stack | No64), N,
	/* 0x10 - 0x17 */
2457
	D6ALU(Lock),
2458 2459
	D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
	/* 0x18 - 0x1F */
2460
	D6ALU(Lock),
2461 2462
	D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
	/* 0x20 - 0x27 */
2463
	D6ALU(Lock), N, N,
2464
	/* 0x28 - 0x2F */
2465
	D6ALU(Lock), N, I(ByteOp | DstAcc | No64, em_das),
2466
	/* 0x30 - 0x37 */
2467
	D6ALU(Lock), N, N,
2468
	/* 0x38 - 0x3F */
2469
	D6ALU(0), N, N,
2470 2471 2472
	/* 0x40 - 0x4F */
	X16(D(DstReg)),
	/* 0x50 - 0x57 */
2473
	X8(I(SrcReg | Stack, em_push)),
2474 2475 2476 2477 2478 2479 2480
	/* 0x58 - 0x5F */
	X8(D(DstReg | Stack)),
	/* 0x60 - 0x67 */
	D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
	N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
	N, N, N, N,
	/* 0x68 - 0x6F */
2481 2482
	I(SrcImm | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
2483 2484
	I(SrcImmByte | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
2485 2486
	D2bv(DstDI | Mov | String), /* insb, insw/insd */
	D2bv(SrcSI | ImplicitOps | String), /* outsb, outsw/outsd */
2487 2488 2489 2490 2491 2492 2493
	/* 0x70 - 0x7F */
	X16(D(SrcImmByte)),
	/* 0x80 - 0x87 */
	G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
	G(DstMem | SrcImm | ModRM | Group, group1),
	G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
	G(DstMem | SrcImmByte | ModRM | Group, group1),
2494
	D2bv(DstMem | SrcReg | ModRM), D2bv(DstMem | SrcReg | ModRM | Lock),
2495
	/* 0x88 - 0x8F */
2496 2497
	I2bv(DstMem | SrcReg | ModRM | Mov, em_mov),
	I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
2498
	D(DstMem | SrcNone | ModRM | Mov), D(ModRM | SrcMem | NoAccess | DstReg),
2499 2500
	D(ImplicitOps | SrcMem16 | ModRM), G(0, group1A),
	/* 0x90 - 0x97 */
2501
	X8(D(SrcAcc | DstReg)),
2502
	/* 0x98 - 0x9F */
2503
	D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
2504
	I(SrcImmFAddr | No64, em_call_far), N,
2505 2506
	D(ImplicitOps | Stack), D(ImplicitOps | Stack), N, N,
	/* 0xA0 - 0xA7 */
2507 2508 2509 2510
	I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
	I2bv(DstMem | SrcAcc | Mov | MemAbs, em_mov),
	I2bv(SrcSI | DstDI | Mov | String, em_mov),
	D2bv(SrcSI | DstDI | String),
2511
	/* 0xA8 - 0xAF */
2512
	D2bv(DstAcc | SrcImm),
2513 2514
	I2bv(SrcAcc | DstDI | Mov | String, em_mov),
	I2bv(SrcSI | DstAcc | Mov | String, em_mov),
2515
	D2bv(SrcAcc | DstDI | String),
2516
	/* 0xB0 - 0xB7 */
2517
	X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
2518
	/* 0xB8 - 0xBF */
2519
	X8(I(DstReg | SrcImm | Mov, em_mov)),
2520
	/* 0xC0 - 0xC7 */
2521
	D2bv(DstMem | SrcImmByte | ModRM),
2522 2523
	I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
	D(ImplicitOps | Stack),
2524
	D(DstReg | SrcMemFAddr | ModRM | No64), D(DstReg | SrcMemFAddr | ModRM | No64),
2525
	G(ByteOp, group11), G(0, group11),
2526 2527 2528 2529
	/* 0xC8 - 0xCF */
	N, N, N, D(ImplicitOps | Stack),
	D(ImplicitOps), D(SrcImmByte), D(ImplicitOps | No64), D(ImplicitOps),
	/* 0xD0 - 0xD7 */
2530
	D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
2531 2532 2533 2534
	N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
2535
	X4(D(SrcImmByte)),
2536
	D2bv(SrcImmUByte | DstAcc), D2bv(SrcAcc | DstImmUByte),
2537 2538 2539
	/* 0xE8 - 0xEF */
	D(SrcImm | Stack), D(SrcImm | ImplicitOps),
	D(SrcImmFAddr | No64), D(SrcImmByte | ImplicitOps),
2540
	D2bv(SrcNone | DstAcc),	D2bv(SrcAcc | ImplicitOps),
2541 2542 2543 2544
	/* 0xF0 - 0xF7 */
	N, N, N, N,
	D(ImplicitOps | Priv), D(ImplicitOps), G(ByteOp, group3), G(0, group3),
	/* 0xF8 - 0xFF */
2545
	D(ImplicitOps), D(ImplicitOps), D(ImplicitOps), D(ImplicitOps),
2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557
	D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
};

static struct opcode twobyte_table[256] = {
	/* 0x00 - 0x0F */
	N, GD(0, &group7), N, N,
	N, D(ImplicitOps), D(ImplicitOps | Priv), N,
	D(ImplicitOps | Priv), D(ImplicitOps | Priv), N, N,
	N, D(ImplicitOps | ModRM), N, N,
	/* 0x10 - 0x1F */
	N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
	/* 0x20 - 0x2F */
2558 2559
	D(ModRM | DstMem | Priv | Op3264), D(ModRM | DstMem | Priv | Op3264),
	D(ModRM | SrcMem | Priv | Op3264), D(ModRM | SrcMem | Priv | Op3264),
2560 2561 2562
	N, N, N, N,
	N, N, N, N, N, N, N, N,
	/* 0x30 - 0x3F */
2563 2564
	D(ImplicitOps | Priv), I(ImplicitOps, em_rdtsc),
	D(ImplicitOps | Priv), N,
2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577
	D(ImplicitOps), D(ImplicitOps | Priv), N, N,
	N, N, N, N, N, N, N, N,
	/* 0x40 - 0x4F */
	X16(D(DstReg | SrcMem | ModRM | Mov)),
	/* 0x50 - 0x5F */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0x60 - 0x6F */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0x70 - 0x7F */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0x80 - 0x8F */
	X16(D(SrcImm)),
	/* 0x90 - 0x9F */
2578
	X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
2579 2580 2581 2582 2583 2584 2585 2586 2587 2588
	/* 0xA0 - 0xA7 */
	D(ImplicitOps | Stack), D(ImplicitOps | Stack),
	N, D(DstMem | SrcReg | ModRM | BitOp),
	D(DstMem | SrcReg | Src2ImmByte | ModRM),
	D(DstMem | SrcReg | Src2CL | ModRM), N, N,
	/* 0xA8 - 0xAF */
	D(ImplicitOps | Stack), D(ImplicitOps | Stack),
	N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
	D(DstMem | SrcReg | Src2ImmByte | ModRM),
	D(DstMem | SrcReg | Src2CL | ModRM),
2589
	D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
2590
	/* 0xB0 - 0xB7 */
2591
	D2bv(DstMem | SrcReg | ModRM | Lock),
2592 2593 2594
	D(DstReg | SrcMemFAddr | ModRM), D(DstMem | SrcReg | ModRM | BitOp | Lock),
	D(DstReg | SrcMemFAddr | ModRM), D(DstReg | SrcMemFAddr | ModRM),
	D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
2595 2596
	/* 0xB8 - 0xBF */
	N, N,
2597
	G(BitOp, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
2598 2599
	D(DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
	D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
2600
	/* 0xC0 - 0xCF */
2601
	D2bv(DstMem | SrcReg | ModRM | Lock),
2602
	N, D(DstMem | SrcReg | ModRM | Mov),
2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618
	N, N, N, GD(0, &group9),
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xDF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xEF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xFF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
};

#undef D
#undef N
#undef G
#undef GD
#undef I

2619 2620
#undef D2bv
#undef I2bv
2621
#undef D6ALU
2622

2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671
static unsigned imm_size(struct decode_cache *c)
{
	unsigned size;

	size = (c->d & ByteOp) ? 1 : c->op_bytes;
	if (size == 8)
		size = 4;
	return size;
}

static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
		      unsigned size, bool sign_extension)
{
	struct decode_cache *c = &ctxt->decode;
	struct x86_emulate_ops *ops = ctxt->ops;
	int rc = X86EMUL_CONTINUE;

	op->type = OP_IMM;
	op->bytes = size;
	op->addr.mem = c->eip;
	/* NB. Immediates are sign-extended as necessary. */
	switch (op->bytes) {
	case 1:
		op->val = insn_fetch(s8, 1, c->eip);
		break;
	case 2:
		op->val = insn_fetch(s16, 2, c->eip);
		break;
	case 4:
		op->val = insn_fetch(s32, 4, c->eip);
		break;
	}
	if (!sign_extension) {
		switch (op->bytes) {
		case 1:
			op->val &= 0xff;
			break;
		case 2:
			op->val &= 0xffff;
			break;
		case 4:
			op->val &= 0xffffffff;
			break;
		}
	}
done:
	return rc;
}

2672 2673 2674 2675 2676 2677 2678 2679 2680
int
x86_decode_insn(struct x86_emulate_ctxt *ctxt)
{
	struct x86_emulate_ops *ops = ctxt->ops;
	struct decode_cache *c = &ctxt->decode;
	int rc = X86EMUL_CONTINUE;
	int mode = ctxt->mode;
	int def_op_bytes, def_ad_bytes, dual, goffset;
	struct opcode opcode, *g_mod012, *g_mod3;
2681
	struct operand memop = { .type = OP_NONE };
2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759

	c->eip = ctxt->eip;
	c->fetch.start = c->fetch.end = c->eip;
	ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);

	switch (mode) {
	case X86EMUL_MODE_REAL:
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
		def_op_bytes = def_ad_bytes = 2;
		break;
	case X86EMUL_MODE_PROT32:
		def_op_bytes = def_ad_bytes = 4;
		break;
#ifdef CONFIG_X86_64
	case X86EMUL_MODE_PROT64:
		def_op_bytes = 4;
		def_ad_bytes = 8;
		break;
#endif
	default:
		return -1;
	}

	c->op_bytes = def_op_bytes;
	c->ad_bytes = def_ad_bytes;

	/* Legacy prefixes. */
	for (;;) {
		switch (c->b = insn_fetch(u8, 1, c->eip)) {
		case 0x66:	/* operand-size override */
			/* switch between 2/4 bytes */
			c->op_bytes = def_op_bytes ^ 6;
			break;
		case 0x67:	/* address-size override */
			if (mode == X86EMUL_MODE_PROT64)
				/* switch between 4/8 bytes */
				c->ad_bytes = def_ad_bytes ^ 12;
			else
				/* switch between 2/4 bytes */
				c->ad_bytes = def_ad_bytes ^ 6;
			break;
		case 0x26:	/* ES override */
		case 0x2e:	/* CS override */
		case 0x36:	/* SS override */
		case 0x3e:	/* DS override */
			set_seg_override(c, (c->b >> 3) & 3);
			break;
		case 0x64:	/* FS override */
		case 0x65:	/* GS override */
			set_seg_override(c, c->b & 7);
			break;
		case 0x40 ... 0x4f: /* REX */
			if (mode != X86EMUL_MODE_PROT64)
				goto done_prefixes;
			c->rex_prefix = c->b;
			continue;
		case 0xf0:	/* LOCK */
			c->lock_prefix = 1;
			break;
		case 0xf2:	/* REPNE/REPNZ */
			c->rep_prefix = REPNE_PREFIX;
			break;
		case 0xf3:	/* REP/REPE/REPZ */
			c->rep_prefix = REPE_PREFIX;
			break;
		default:
			goto done_prefixes;
		}

		/* Any legacy prefix after a REX prefix nullifies its effect. */

		c->rex_prefix = 0;
	}

done_prefixes:

	/* REX prefix. */
2760 2761
	if (c->rex_prefix & 8)
		c->op_bytes = 8;	/* REX.W */
2762 2763 2764

	/* Opcode byte(s). */
	opcode = opcode_table[c->b];
2765 2766 2767 2768 2769
	/* Two-byte opcode? */
	if (c->b == 0x0f) {
		c->twobyte = 1;
		c->b = insn_fetch(u8, 1, c->eip);
		opcode = twobyte_table[c->b];
2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797
	}
	c->d = opcode.flags;

	if (c->d & Group) {
		dual = c->d & GroupDual;
		c->modrm = insn_fetch(u8, 1, c->eip);
		--c->eip;

		if (c->d & GroupDual) {
			g_mod012 = opcode.u.gdual->mod012;
			g_mod3 = opcode.u.gdual->mod3;
		} else
			g_mod012 = g_mod3 = opcode.u.group;

		c->d &= ~(Group | GroupDual);

		goffset = (c->modrm >> 3) & 7;

		if ((c->modrm >> 6) == 3)
			opcode = g_mod3[goffset];
		else
			opcode = g_mod012[goffset];
		c->d |= opcode.flags;
	}

	c->execute = opcode.u.execute;

	/* Unrecognised? */
A
Avi Kivity 已提交
2798
	if (c->d == 0 || (c->d & Undefined))
2799 2800 2801 2802 2803
		return -1;

	if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
		c->op_bytes = 8;

2804 2805 2806 2807 2808 2809 2810
	if (c->d & Op3264) {
		if (mode == X86EMUL_MODE_PROT64)
			c->op_bytes = 8;
		else
			c->op_bytes = 4;
	}

2811
	/* ModRM and SIB bytes. */
2812
	if (c->d & ModRM) {
2813
		rc = decode_modrm(ctxt, ops, &memop);
2814 2815 2816
		if (!c->has_seg_override)
			set_seg_override(c, c->modrm_seg);
	} else if (c->d & MemAbs)
2817
		rc = decode_abs(ctxt, ops, &memop);
2818 2819 2820 2821 2822 2823
	if (rc != X86EMUL_CONTINUE)
		goto done;

	if (!c->has_seg_override)
		set_seg_override(c, VCPU_SREG_DS);

2824 2825
	if (memop.type == OP_MEM && !(!c->twobyte && c->b == 0x8d))
		memop.addr.mem += seg_override_base(ctxt, ops, c);
2826

2827 2828
	if (memop.type == OP_MEM && c->ad_bytes != 8)
		memop.addr.mem = (u32)memop.addr.mem;
2829

2830 2831
	if (memop.type == OP_MEM && c->rip_relative)
		memop.addr.mem += c->eip;
2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843

	/*
	 * Decode and fetch the source operand: register, memory
	 * or immediate.
	 */
	switch (c->d & SrcMask) {
	case SrcNone:
		break;
	case SrcReg:
		decode_register_operand(&c->src, c, 0);
		break;
	case SrcMem16:
2844
		memop.bytes = 2;
2845 2846
		goto srcmem_common;
	case SrcMem32:
2847
		memop.bytes = 4;
2848 2849
		goto srcmem_common;
	case SrcMem:
2850
		memop.bytes = (c->d & ByteOp) ? 1 :
2851 2852
							   c->op_bytes;
	srcmem_common:
2853
		c->src = memop;
2854
		break;
2855
	case SrcImmU16:
2856 2857
		rc = decode_imm(ctxt, &c->src, 2, false);
		break;
2858
	case SrcImm:
2859 2860
		rc = decode_imm(ctxt, &c->src, imm_size(c), true);
		break;
2861
	case SrcImmU:
2862
		rc = decode_imm(ctxt, &c->src, imm_size(c), false);
2863 2864
		break;
	case SrcImmByte:
2865 2866
		rc = decode_imm(ctxt, &c->src, 1, true);
		break;
2867
	case SrcImmUByte:
2868
		rc = decode_imm(ctxt, &c->src, 1, false);
2869 2870 2871 2872
		break;
	case SrcAcc:
		c->src.type = OP_REG;
		c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
2873
		c->src.addr.reg = &c->regs[VCPU_REGS_RAX];
2874
		fetch_register_operand(&c->src);
2875 2876 2877 2878 2879 2880 2881 2882
		break;
	case SrcOne:
		c->src.bytes = 1;
		c->src.val = 1;
		break;
	case SrcSI:
		c->src.type = OP_MEM;
		c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
2883
		c->src.addr.mem =
2884 2885 2886 2887 2888 2889
			register_address(c,  seg_override_base(ctxt, ops, c),
					 c->regs[VCPU_REGS_RSI]);
		c->src.val = 0;
		break;
	case SrcImmFAddr:
		c->src.type = OP_IMM;
2890
		c->src.addr.mem = c->eip;
2891 2892 2893 2894
		c->src.bytes = c->op_bytes + 2;
		insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
		break;
	case SrcMemFAddr:
2895 2896
		memop.bytes = c->op_bytes + 2;
		goto srcmem_common;
2897 2898 2899
		break;
	}

2900 2901 2902
	if (rc != X86EMUL_CONTINUE)
		goto done;

2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914
	/*
	 * Decode and fetch the second source operand: register, memory
	 * or immediate.
	 */
	switch (c->d & Src2Mask) {
	case Src2None:
		break;
	case Src2CL:
		c->src2.bytes = 1;
		c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
		break;
	case Src2ImmByte:
2915
		rc = decode_imm(ctxt, &c->src2, 1, true);
2916 2917 2918 2919 2920
		break;
	case Src2One:
		c->src2.bytes = 1;
		c->src2.val = 1;
		break;
2921 2922 2923
	case Src2Imm:
		rc = decode_imm(ctxt, &c->src2, imm_size(c), true);
		break;
2924 2925
	}

2926 2927 2928
	if (rc != X86EMUL_CONTINUE)
		goto done;

2929 2930 2931 2932 2933 2934
	/* Decode and fetch the destination operand: register or memory. */
	switch (c->d & DstMask) {
	case DstReg:
		decode_register_operand(&c->dst, c,
			 c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
		break;
2935 2936 2937 2938 2939 2940
	case DstImmUByte:
		c->dst.type = OP_IMM;
		c->dst.addr.mem = c->eip;
		c->dst.bytes = 1;
		c->dst.val = insn_fetch(u8, 1, c->eip);
		break;
2941 2942
	case DstMem:
	case DstMem64:
2943
		c->dst = memop;
2944 2945 2946 2947
		if ((c->d & DstMask) == DstMem64)
			c->dst.bytes = 8;
		else
			c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
2948 2949
		if (c->d & BitOp)
			fetch_bit_operand(c);
2950
		c->dst.orig_val = c->dst.val;
2951 2952 2953 2954
		break;
	case DstAcc:
		c->dst.type = OP_REG;
		c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
2955
		c->dst.addr.reg = &c->regs[VCPU_REGS_RAX];
2956
		fetch_register_operand(&c->dst);
2957 2958 2959 2960 2961
		c->dst.orig_val = c->dst.val;
		break;
	case DstDI:
		c->dst.type = OP_MEM;
		c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
2962
		c->dst.addr.mem =
2963 2964 2965 2966
			register_address(c, es_base(ctxt, ops),
					 c->regs[VCPU_REGS_RDI]);
		c->dst.val = 0;
		break;
2967 2968 2969 2970 2971
	case ImplicitOps:
		/* Special instructions do their own operand decoding. */
	default:
		c->dst.type = OP_NONE; /* Disable writeback. */
		return 0;
2972 2973 2974 2975 2976 2977
	}

done:
	return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
}

2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999
static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;

	/* The second termination condition only applies for REPE
	 * and REPNE. Test if the repeat string operation prefix is
	 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
	 * corresponding termination condition according to:
	 * 	- if REPE/REPZ and ZF = 0 then done
	 * 	- if REPNE/REPNZ and ZF = 1 then done
	 */
	if (((c->b == 0xa6) || (c->b == 0xa7) ||
	     (c->b == 0xae) || (c->b == 0xaf))
	    && (((c->rep_prefix == REPE_PREFIX) &&
		 ((ctxt->eflags & EFLG_ZF) == 0))
		|| ((c->rep_prefix == REPNE_PREFIX) &&
		    ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
		return true;

	return false;
}

3000
int
3001
x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
3002
{
3003
	struct x86_emulate_ops *ops = ctxt->ops;
3004 3005
	u64 msr_data;
	struct decode_cache *c = &ctxt->decode;
3006
	int rc = X86EMUL_CONTINUE;
3007
	int saved_dst_type = c->dst.type;
3008
	int irq; /* Used for int 3, int, and into */
3009

3010
	ctxt->decode.mem_read.pos = 0;
3011

3012
	if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
3013
		emulate_ud(ctxt);
3014 3015 3016
		goto done;
	}

3017
	/* LOCK prefix is allowed only with some instructions */
3018
	if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
3019
		emulate_ud(ctxt);
3020 3021 3022
		goto done;
	}

3023 3024 3025 3026 3027
	if ((c->d & SrcMask) == SrcMemFAddr && c->src.type != OP_MEM) {
		emulate_ud(ctxt);
		goto done;
	}

3028
	/* Privileged instruction can be executed only in CPL=0 */
3029
	if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
3030
		emulate_gp(ctxt, 0);
3031 3032 3033
		goto done;
	}

3034 3035
	if (c->rep_prefix && (c->d & String)) {
		/* All REP prefixes have the same first termination condition */
3036
		if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
3037
			ctxt->eip = c->eip;
3038 3039 3040 3041
			goto done;
		}
	}

3042
	if ((c->src.type == OP_MEM) && !(c->d & NoAccess)) {
3043
		rc = read_emulated(ctxt, ops, c->src.addr.mem,
3044
					c->src.valptr, c->src.bytes);
3045
		if (rc != X86EMUL_CONTINUE)
3046
			goto done;
3047
		c->src.orig_val64 = c->src.val64;
3048 3049
	}

3050
	if (c->src2.type == OP_MEM) {
3051
		rc = read_emulated(ctxt, ops, c->src2.addr.mem,
3052
					&c->src2.val, c->src2.bytes);
3053 3054 3055 3056
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

3057 3058 3059 3060
	if ((c->d & DstMask) == ImplicitOps)
		goto special_insn;


3061 3062
	if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
		/* optimisation - avoid slow emulated read if Mov */
3063
		rc = read_emulated(ctxt, ops, c->dst.addr.mem,
3064
				   &c->dst.val, c->dst.bytes);
3065 3066
		if (rc != X86EMUL_CONTINUE)
			goto done;
3067
	}
3068
	c->dst.orig_val = c->dst.val;
3069

3070 3071
special_insn:

3072 3073 3074 3075 3076 3077 3078
	if (c->execute) {
		rc = c->execute(ctxt);
		if (rc != X86EMUL_CONTINUE)
			goto done;
		goto writeback;
	}

3079
	if (c->twobyte)
A
Avi Kivity 已提交
3080 3081
		goto twobyte_insn;

3082
	switch (c->b) {
A
Avi Kivity 已提交
3083 3084
	case 0x00 ... 0x05:
	      add:		/* add */
3085
		emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
3086
		break;
3087
	case 0x06:		/* push es */
3088
		emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
3089 3090 3091 3092
		break;
	case 0x07:		/* pop es */
		rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
		break;
A
Avi Kivity 已提交
3093 3094
	case 0x08 ... 0x0d:
	      or:		/* or */
3095
		emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
3096
		break;
3097
	case 0x0e:		/* push cs */
3098
		emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
3099
		break;
A
Avi Kivity 已提交
3100 3101
	case 0x10 ... 0x15:
	      adc:		/* adc */
3102
		emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
3103
		break;
3104
	case 0x16:		/* push ss */
3105
		emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
3106 3107 3108 3109
		break;
	case 0x17:		/* pop ss */
		rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
		break;
A
Avi Kivity 已提交
3110 3111
	case 0x18 ... 0x1d:
	      sbb:		/* sbb */
3112
		emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
3113
		break;
3114
	case 0x1e:		/* push ds */
3115
		emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
3116 3117 3118 3119
		break;
	case 0x1f:		/* pop ds */
		rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
		break;
3120
	case 0x20 ... 0x25:
A
Avi Kivity 已提交
3121
	      and:		/* and */
3122
		emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
3123 3124 3125
		break;
	case 0x28 ... 0x2d:
	      sub:		/* sub */
3126
		emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
3127 3128 3129
		break;
	case 0x30 ... 0x35:
	      xor:		/* xor */
3130
		emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
3131 3132 3133
		break;
	case 0x38 ... 0x3d:
	      cmp:		/* cmp */
3134
		emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
3135
		break;
3136 3137 3138 3139 3140 3141 3142 3143
	case 0x40 ... 0x47: /* inc r16/r32 */
		emulate_1op("inc", c->dst, ctxt->eflags);
		break;
	case 0x48 ... 0x4f: /* dec r16/r32 */
		emulate_1op("dec", c->dst, ctxt->eflags);
		break;
	case 0x58 ... 0x5f: /* pop reg */
	pop_instruction:
3144
		rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
3145
		break;
3146
	case 0x60:	/* pusha */
3147
		rc = emulate_pusha(ctxt, ops);
3148 3149 3150 3151
		break;
	case 0x61:	/* popa */
		rc = emulate_popa(ctxt, ops);
		break;
A
Avi Kivity 已提交
3152
	case 0x63:		/* movsxd */
3153
		if (ctxt->mode != X86EMUL_MODE_PROT64)
A
Avi Kivity 已提交
3154
			goto cannot_emulate;
3155
		c->dst.val = (s32) c->src.val;
A
Avi Kivity 已提交
3156
		break;
3157 3158
	case 0x6c:		/* insb */
	case 0x6d:		/* insw/insd */
3159 3160
		c->src.val = c->regs[VCPU_REGS_RDX];
		goto do_io_in;
3161 3162
	case 0x6e:		/* outsb */
	case 0x6f:		/* outsw/outsd */
3163 3164
		c->dst.val = c->regs[VCPU_REGS_RDX];
		goto do_io_out;
3165
		break;
3166
	case 0x70 ... 0x7f: /* jcc (short) */
3167
		if (test_cc(c->b, ctxt->eflags))
3168
			jmp_rel(c, c->src.val);
3169
		break;
A
Avi Kivity 已提交
3170
	case 0x80 ... 0x83:	/* Grp1 */
3171
		switch (c->modrm_reg) {
A
Avi Kivity 已提交
3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190
		case 0:
			goto add;
		case 1:
			goto or;
		case 2:
			goto adc;
		case 3:
			goto sbb;
		case 4:
			goto and;
		case 5:
			goto sub;
		case 6:
			goto xor;
		case 7:
			goto cmp;
		}
		break;
	case 0x84 ... 0x85:
3191
	test:
3192
		emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
3193 3194
		break;
	case 0x86 ... 0x87:	/* xchg */
3195
	xchg:
A
Avi Kivity 已提交
3196
		/* Write back the register source. */
3197 3198
		c->src.val = c->dst.val;
		write_register_operand(&c->src);
A
Avi Kivity 已提交
3199 3200 3201 3202
		/*
		 * Write back the memory destination with implicit LOCK
		 * prefix.
		 */
3203
		c->dst.val = c->src.orig_val;
3204
		c->lock_prefix = 1;
A
Avi Kivity 已提交
3205
		break;
3206 3207
	case 0x8c:  /* mov r/m, sreg */
		if (c->modrm_reg > VCPU_SREG_GS) {
3208
			emulate_ud(ctxt);
3209
			goto done;
3210
		}
3211
		c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
3212
		break;
N
Nitin A Kamble 已提交
3213
	case 0x8d: /* lea r16/r32, m */
3214
		c->dst.val = c->src.addr.mem;
N
Nitin A Kamble 已提交
3215
		break;
3216 3217 3218 3219
	case 0x8e: { /* mov seg, r/m16 */
		uint16_t sel;

		sel = c->src.val;
3220

3221 3222
		if (c->modrm_reg == VCPU_SREG_CS ||
		    c->modrm_reg > VCPU_SREG_GS) {
3223
			emulate_ud(ctxt);
3224 3225 3226
			goto done;
		}

3227
		if (c->modrm_reg == VCPU_SREG_SS)
3228
			ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
3229

3230
		rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
3231 3232 3233 3234

		c->dst.type = OP_NONE;  /* Disable writeback. */
		break;
	}
A
Avi Kivity 已提交
3235
	case 0x8f:		/* pop (sole member of Grp1a) */
3236
		rc = emulate_grp1a(ctxt, ops);
A
Avi Kivity 已提交
3237
		break;
3238 3239
	case 0x90 ... 0x97: /* nop / xchg reg, rax */
		if (c->dst.addr.reg == &c->regs[VCPU_REGS_RAX])
3240
			break;
3241
		goto xchg;
3242 3243 3244 3245 3246 3247 3248
	case 0x98: /* cbw/cwde/cdqe */
		switch (c->op_bytes) {
		case 2: c->dst.val = (s8)c->dst.val; break;
		case 4: c->dst.val = (s16)c->dst.val; break;
		case 8: c->dst.val = (s32)c->dst.val; break;
		}
		break;
N
Nitin A Kamble 已提交
3249
	case 0x9c: /* pushf */
3250
		c->src.val =  (unsigned long) ctxt->eflags;
3251
		emulate_push(ctxt, ops);
3252
		break;
N
Nitin A Kamble 已提交
3253
	case 0x9d: /* popf */
A
Avi Kivity 已提交
3254
		c->dst.type = OP_REG;
3255
		c->dst.addr.reg = &ctxt->eflags;
A
Avi Kivity 已提交
3256
		c->dst.bytes = c->op_bytes;
3257 3258
		rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
		break;
A
Avi Kivity 已提交
3259
	case 0xa6 ... 0xa7:	/* cmps */
3260
		c->dst.type = OP_NONE; /* Disable writeback. */
3261
		goto cmp;
3262 3263
	case 0xa8 ... 0xa9:	/* test ax, imm */
		goto test;
A
Avi Kivity 已提交
3264
	case 0xae ... 0xaf:	/* scas */
3265
		goto cmp;
3266 3267 3268
	case 0xc0 ... 0xc1:
		emulate_grp2(ctxt);
		break;
3269
	case 0xc3: /* ret */
A
Avi Kivity 已提交
3270
		c->dst.type = OP_REG;
3271
		c->dst.addr.reg = &c->eip;
A
Avi Kivity 已提交
3272
		c->dst.bytes = c->op_bytes;
3273
		goto pop_instruction;
3274 3275 3276 3277 3278 3279
	case 0xc4:		/* les */
		rc = emulate_load_segment(ctxt, ops, VCPU_SREG_ES);
		break;
	case 0xc5:		/* lds */
		rc = emulate_load_segment(ctxt, ops, VCPU_SREG_DS);
		break;
3280 3281
	case 0xcb:		/* ret far */
		rc = emulate_ret_far(ctxt, ops);
3282
		break;
3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296
	case 0xcc:		/* int3 */
		irq = 3;
		goto do_interrupt;
	case 0xcd:		/* int n */
		irq = c->src.val;
	do_interrupt:
		rc = emulate_int(ctxt, ops, irq);
		break;
	case 0xce:		/* into */
		if (ctxt->eflags & EFLG_OF) {
			irq = 4;
			goto do_interrupt;
		}
		break;
3297 3298
	case 0xcf:		/* iret */
		rc = emulate_iret(ctxt, ops);
3299
		break;
3300 3301 3302 3303 3304 3305 3306
	case 0xd0 ... 0xd1:	/* Grp2 */
		emulate_grp2(ctxt);
		break;
	case 0xd2 ... 0xd3:	/* Grp2 */
		c->src.val = c->regs[VCPU_REGS_RCX];
		emulate_grp2(ctxt);
		break;
3307 3308 3309 3310 3311 3312
	case 0xe0 ... 0xe2:	/* loop/loopz/loopnz */
		register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
		if (address_mask(c, c->regs[VCPU_REGS_RCX]) != 0 &&
		    (c->b == 0xe2 || test_cc(c->b ^ 0x5, ctxt->eflags)))
			jmp_rel(c, c->src.val);
		break;
3313 3314 3315 3316
	case 0xe3:	/* jcxz/jecxz/jrcxz */
		if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0)
			jmp_rel(c, c->src.val);
		break;
3317 3318
	case 0xe4: 	/* inb */
	case 0xe5: 	/* in */
3319
		goto do_io_in;
3320 3321
	case 0xe6: /* outb */
	case 0xe7: /* out */
3322
		goto do_io_out;
3323
	case 0xe8: /* call (near) */ {
3324
		long int rel = c->src.val;
3325
		c->src.val = (unsigned long) c->eip;
3326
		jmp_rel(c, rel);
3327
		emulate_push(ctxt, ops);
3328
		break;
3329 3330
	}
	case 0xe9: /* jmp rel */
3331
		goto jmp;
3332 3333
	case 0xea: { /* jmp far */
		unsigned short sel;
3334
	jump_far:
3335 3336 3337
		memcpy(&sel, c->src.valptr + c->op_bytes, 2);

		if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
3338
			goto done;
3339

3340 3341
		c->eip = 0;
		memcpy(&c->eip, c->src.valptr, c->op_bytes);
3342
		break;
3343
	}
3344 3345
	case 0xeb:
	      jmp:		/* jmp rel short */
3346
		jmp_rel(c, c->src.val);
3347
		c->dst.type = OP_NONE; /* Disable writeback. */
3348
		break;
3349 3350
	case 0xec: /* in al,dx */
	case 0xed: /* in (e/r)ax,dx */
3351 3352 3353 3354
		c->src.val = c->regs[VCPU_REGS_RDX];
	do_io_in:
		c->dst.bytes = min(c->dst.bytes, 4u);
		if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
3355
			emulate_gp(ctxt, 0);
3356 3357
			goto done;
		}
3358 3359
		if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
				     &c->dst.val))
3360 3361
			goto done; /* IO is needed */
		break;
3362 3363
	case 0xee: /* out dx,al */
	case 0xef: /* out dx,(e/r)ax */
3364
		c->dst.val = c->regs[VCPU_REGS_RDX];
3365
	do_io_out:
3366 3367 3368
		c->src.bytes = min(c->src.bytes, 4u);
		if (!emulator_io_permited(ctxt, ops, c->dst.val,
					  c->src.bytes)) {
3369
			emulate_gp(ctxt, 0);
3370 3371
			goto done;
		}
3372 3373
		ops->pio_out_emulated(c->src.bytes, c->dst.val,
				      &c->src.val, 1, ctxt->vcpu);
3374
		c->dst.type = OP_NONE;	/* Disable writeback. */
3375
		break;
3376
	case 0xf4:              /* hlt */
3377
		ctxt->vcpu->arch.halt_request = 1;
3378
		break;
3379 3380 3381 3382
	case 0xf5:	/* cmc */
		/* complement carry flag from eflags reg */
		ctxt->eflags ^= EFLG_CF;
		break;
3383
	case 0xf6 ... 0xf7:	/* Grp3 */
3384
		rc = emulate_grp3(ctxt, ops);
3385
		break;
3386 3387 3388
	case 0xf8: /* clc */
		ctxt->eflags &= ~EFLG_CF;
		break;
3389 3390 3391
	case 0xf9: /* stc */
		ctxt->eflags |= EFLG_CF;
		break;
3392
	case 0xfa: /* cli */
3393
		if (emulator_bad_iopl(ctxt, ops)) {
3394
			emulate_gp(ctxt, 0);
3395
			goto done;
3396
		} else
3397
			ctxt->eflags &= ~X86_EFLAGS_IF;
3398 3399
		break;
	case 0xfb: /* sti */
3400
		if (emulator_bad_iopl(ctxt, ops)) {
3401
			emulate_gp(ctxt, 0);
3402 3403
			goto done;
		} else {
3404
			ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
3405 3406
			ctxt->eflags |= X86_EFLAGS_IF;
		}
3407
		break;
3408 3409 3410 3411 3412 3413
	case 0xfc: /* cld */
		ctxt->eflags &= ~EFLG_DF;
		break;
	case 0xfd: /* std */
		ctxt->eflags |= EFLG_DF;
		break;
3414 3415
	case 0xfe: /* Grp4 */
	grp45:
3416 3417
		rc = emulate_grp45(ctxt, ops);
		break;
3418 3419 3420 3421
	case 0xff: /* Grp5 */
		if (c->modrm_reg == 5)
			goto jump_far;
		goto grp45;
3422 3423
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
3424
	}
3425

3426 3427 3428
	if (rc != X86EMUL_CONTINUE)
		goto done;

3429 3430
writeback:
	rc = writeback(ctxt, ops);
3431
	if (rc != X86EMUL_CONTINUE)
3432 3433
		goto done;

3434 3435 3436 3437 3438 3439
	/*
	 * restore dst type in case the decoding will be reused
	 * (happens for string instruction )
	 */
	c->dst.type = saved_dst_type;

3440
	if ((c->d & SrcMask) == SrcSI)
3441 3442
		string_addr_inc(ctxt, seg_override_base(ctxt, ops, c),
				VCPU_REGS_RSI, &c->src);
3443 3444

	if ((c->d & DstMask) == DstDI)
3445 3446
		string_addr_inc(ctxt, es_base(ctxt, ops), VCPU_REGS_RDI,
				&c->dst);
3447

3448
	if (c->rep_prefix && (c->d & String)) {
3449
		struct read_cache *r = &ctxt->decode.io_read;
3450
		register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
3451

3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467
		if (!string_insn_completed(ctxt)) {
			/*
			 * Re-enter guest when pio read ahead buffer is empty
			 * or, if it is not used, after each 1024 iteration.
			 */
			if ((r->end != 0 || c->regs[VCPU_REGS_RCX] & 0x3ff) &&
			    (r->end == 0 || r->end != r->pos)) {
				/*
				 * Reset read cache. Usually happens before
				 * decode, but since instruction is restarted
				 * we have to do it here.
				 */
				ctxt->decode.mem_read.end = 0;
				return EMULATION_RESTART;
			}
			goto done; /* skip rip writeback */
3468
		}
3469
	}
3470 3471

	ctxt->eip = c->eip;
3472 3473

done:
3474
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
A
Avi Kivity 已提交
3475 3476

twobyte_insn:
3477
	switch (c->b) {
A
Avi Kivity 已提交
3478
	case 0x01: /* lgdt, lidt, lmsw */
3479
		switch (c->modrm_reg) {
A
Avi Kivity 已提交
3480 3481 3482
			u16 size;
			unsigned long address;

3483
		case 0: /* vmcall */
3484
			if (c->modrm_mod != 3 || c->modrm_rm != 1)
3485 3486
				goto cannot_emulate;

3487
			rc = kvm_fix_hypercall(ctxt->vcpu);
3488
			if (rc != X86EMUL_CONTINUE)
3489 3490
				goto done;

3491
			/* Let the processor re-execute the fixed hypercall */
3492
			c->eip = ctxt->eip;
3493 3494
			/* Disable writeback. */
			c->dst.type = OP_NONE;
3495
			break;
A
Avi Kivity 已提交
3496
		case 2: /* lgdt */
3497
			rc = read_descriptor(ctxt, ops, c->src.addr.mem,
3498
					     &size, &address, c->op_bytes);
3499
			if (rc != X86EMUL_CONTINUE)
A
Avi Kivity 已提交
3500 3501
				goto done;
			realmode_lgdt(ctxt->vcpu, size, address);
3502 3503
			/* Disable writeback. */
			c->dst.type = OP_NONE;
A
Avi Kivity 已提交
3504
			break;
3505
		case 3: /* lidt/vmmcall */
3506 3507 3508 3509 3510 3511 3512 3513
			if (c->modrm_mod == 3) {
				switch (c->modrm_rm) {
				case 1:
					rc = kvm_fix_hypercall(ctxt->vcpu);
					break;
				default:
					goto cannot_emulate;
				}
3514
			} else {
3515
				rc = read_descriptor(ctxt, ops, c->src.addr.mem,
3516
						     &size, &address,
3517
						     c->op_bytes);
3518
				if (rc != X86EMUL_CONTINUE)
3519 3520 3521
					goto done;
				realmode_lidt(ctxt->vcpu, size, address);
			}
3522 3523
			/* Disable writeback. */
			c->dst.type = OP_NONE;
A
Avi Kivity 已提交
3524 3525
			break;
		case 4: /* smsw */
3526
			c->dst.bytes = 2;
3527
			c->dst.val = ops->get_cr(0, ctxt->vcpu);
A
Avi Kivity 已提交
3528 3529
			break;
		case 6: /* lmsw */
3530
			ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0eul) |
3531
				    (c->src.val & 0x0f), ctxt->vcpu);
3532
			c->dst.type = OP_NONE;
A
Avi Kivity 已提交
3533
			break;
3534
		case 5: /* not defined */
3535
			emulate_ud(ctxt);
3536
			goto done;
A
Avi Kivity 已提交
3537
		case 7: /* invlpg*/
3538
			emulate_invlpg(ctxt->vcpu, c->src.addr.mem);
3539 3540
			/* Disable writeback. */
			c->dst.type = OP_NONE;
A
Avi Kivity 已提交
3541 3542 3543 3544 3545
			break;
		default:
			goto cannot_emulate;
		}
		break;
3546
	case 0x05: 		/* syscall */
3547
		rc = emulate_syscall(ctxt, ops);
3548
		break;
3549 3550 3551 3552
	case 0x06:
		emulate_clts(ctxt->vcpu);
		break;
	case 0x09:		/* wbinvd */
3553 3554 3555
		kvm_emulate_wbinvd(ctxt->vcpu);
		break;
	case 0x08:		/* invd */
3556 3557 3558 3559
	case 0x0d:		/* GrpP (prefetch) */
	case 0x18:		/* Grp16 (prefetch/nop) */
		break;
	case 0x20: /* mov cr, reg */
3560 3561 3562 3563
		switch (c->modrm_reg) {
		case 1:
		case 5 ... 7:
		case 9 ... 15:
3564
			emulate_ud(ctxt);
3565 3566
			goto done;
		}
3567
		c->dst.val = ops->get_cr(c->modrm_reg, ctxt->vcpu);
3568
		break;
A
Avi Kivity 已提交
3569
	case 0x21: /* mov from dr to reg */
3570 3571
		if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
		    (c->modrm_reg == 4 || c->modrm_reg == 5)) {
3572
			emulate_ud(ctxt);
3573 3574
			goto done;
		}
3575
		ops->get_dr(c->modrm_reg, &c->dst.val, ctxt->vcpu);
A
Avi Kivity 已提交
3576
		break;
3577
	case 0x22: /* mov reg, cr */
3578
		if (ops->set_cr(c->modrm_reg, c->src.val, ctxt->vcpu)) {
3579
			emulate_gp(ctxt, 0);
3580 3581
			goto done;
		}
3582 3583
		c->dst.type = OP_NONE;
		break;
A
Avi Kivity 已提交
3584
	case 0x23: /* mov from reg to dr */
3585 3586
		if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
		    (c->modrm_reg == 4 || c->modrm_reg == 5)) {
3587
			emulate_ud(ctxt);
3588 3589
			goto done;
		}
3590

3591
		if (ops->set_dr(c->modrm_reg, c->src.val &
3592 3593 3594
				((ctxt->mode == X86EMUL_MODE_PROT64) ?
				 ~0ULL : ~0U), ctxt->vcpu) < 0) {
			/* #UD condition is already handled by the code above */
3595
			emulate_gp(ctxt, 0);
3596 3597 3598
			goto done;
		}

3599
		c->dst.type = OP_NONE;	/* no writeback */
A
Avi Kivity 已提交
3600
		break;
3601 3602 3603 3604
	case 0x30:
		/* wrmsr */
		msr_data = (u32)c->regs[VCPU_REGS_RAX]
			| ((u64)c->regs[VCPU_REGS_RDX] << 32);
3605
		if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
3606
			emulate_gp(ctxt, 0);
3607
			goto done;
3608 3609 3610 3611 3612
		}
		rc = X86EMUL_CONTINUE;
		break;
	case 0x32:
		/* rdmsr */
3613
		if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
3614
			emulate_gp(ctxt, 0);
3615
			goto done;
3616 3617 3618 3619 3620 3621
		} else {
			c->regs[VCPU_REGS_RAX] = (u32)msr_data;
			c->regs[VCPU_REGS_RDX] = msr_data >> 32;
		}
		rc = X86EMUL_CONTINUE;
		break;
3622
	case 0x34:		/* sysenter */
3623
		rc = emulate_sysenter(ctxt, ops);
3624 3625
		break;
	case 0x35:		/* sysexit */
3626
		rc = emulate_sysexit(ctxt, ops);
3627
		break;
A
Avi Kivity 已提交
3628
	case 0x40 ... 0x4f:	/* cmov */
3629
		c->dst.val = c->dst.orig_val = c->src.val;
3630 3631
		if (!test_cc(c->b, ctxt->eflags))
			c->dst.type = OP_NONE; /* no writeback */
A
Avi Kivity 已提交
3632
		break;
3633
	case 0x80 ... 0x8f: /* jnz rel, etc*/
3634
		if (test_cc(c->b, ctxt->eflags))
3635
			jmp_rel(c, c->src.val);
3636
		break;
3637 3638 3639
	case 0x90 ... 0x9f:     /* setcc r/m8 */
		c->dst.val = test_cc(c->b, ctxt->eflags);
		break;
3640
	case 0xa0:	  /* push fs */
3641
		emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
3642 3643 3644 3645
		break;
	case 0xa1:	 /* pop fs */
		rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
		break;
3646 3647
	case 0xa3:
	      bt:		/* bt */
Q
Qing He 已提交
3648
		c->dst.type = OP_NONE;
3649 3650
		/* only subword offset */
		c->src.val &= (c->dst.bytes << 3) - 1;
3651
		emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
3652
		break;
3653 3654 3655 3656
	case 0xa4: /* shld imm8, r, r/m */
	case 0xa5: /* shld cl, r, r/m */
		emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
		break;
3657
	case 0xa8:	/* push gs */
3658
		emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
3659 3660 3661 3662
		break;
	case 0xa9:	/* pop gs */
		rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
		break;
3663 3664
	case 0xab:
	      bts:		/* bts */
3665
		emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
3666
		break;
3667 3668 3669 3670
	case 0xac: /* shrd imm8, r, r/m */
	case 0xad: /* shrd cl, r, r/m */
		emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
		break;
3671 3672
	case 0xae:              /* clflush */
		break;
A
Avi Kivity 已提交
3673 3674 3675 3676 3677
	case 0xb0 ... 0xb1:	/* cmpxchg */
		/*
		 * Save real source value, then compare EAX against
		 * destination.
		 */
3678 3679
		c->src.orig_val = c->src.val;
		c->src.val = c->regs[VCPU_REGS_RAX];
3680 3681
		emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
		if (ctxt->eflags & EFLG_ZF) {
A
Avi Kivity 已提交
3682
			/* Success: write back to memory. */
3683
			c->dst.val = c->src.orig_val;
A
Avi Kivity 已提交
3684 3685
		} else {
			/* Failure: write the value we saw to EAX. */
3686
			c->dst.type = OP_REG;
3687
			c->dst.addr.reg = (unsigned long *)&c->regs[VCPU_REGS_RAX];
A
Avi Kivity 已提交
3688 3689
		}
		break;
3690 3691 3692
	case 0xb2:		/* lss */
		rc = emulate_load_segment(ctxt, ops, VCPU_SREG_SS);
		break;
A
Avi Kivity 已提交
3693 3694
	case 0xb3:
	      btr:		/* btr */
3695
		emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
3696
		break;
3697 3698 3699 3700 3701 3702
	case 0xb4:		/* lfs */
		rc = emulate_load_segment(ctxt, ops, VCPU_SREG_FS);
		break;
	case 0xb5:		/* lgs */
		rc = emulate_load_segment(ctxt, ops, VCPU_SREG_GS);
		break;
A
Avi Kivity 已提交
3703
	case 0xb6 ... 0xb7:	/* movzx */
3704 3705 3706
		c->dst.bytes = c->op_bytes;
		c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
						       : (u16) c->src.val;
A
Avi Kivity 已提交
3707 3708
		break;
	case 0xba:		/* Grp8 */
3709
		switch (c->modrm_reg & 3) {
A
Avi Kivity 已提交
3710 3711 3712 3713 3714 3715 3716 3717 3718 3719
		case 0:
			goto bt;
		case 1:
			goto bts;
		case 2:
			goto btr;
		case 3:
			goto btc;
		}
		break;
3720 3721
	case 0xbb:
	      btc:		/* btc */
3722
		emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
3723
		break;
3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747
	case 0xbc: {		/* bsf */
		u8 zf;
		__asm__ ("bsf %2, %0; setz %1"
			 : "=r"(c->dst.val), "=q"(zf)
			 : "r"(c->src.val));
		ctxt->eflags &= ~X86_EFLAGS_ZF;
		if (zf) {
			ctxt->eflags |= X86_EFLAGS_ZF;
			c->dst.type = OP_NONE;	/* Disable writeback. */
		}
		break;
	}
	case 0xbd: {		/* bsr */
		u8 zf;
		__asm__ ("bsr %2, %0; setz %1"
			 : "=r"(c->dst.val), "=q"(zf)
			 : "r"(c->src.val));
		ctxt->eflags &= ~X86_EFLAGS_ZF;
		if (zf) {
			ctxt->eflags |= X86_EFLAGS_ZF;
			c->dst.type = OP_NONE;	/* Disable writeback. */
		}
		break;
	}
A
Avi Kivity 已提交
3748
	case 0xbe ... 0xbf:	/* movsx */
3749 3750 3751
		c->dst.bytes = c->op_bytes;
		c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
							(s16) c->src.val;
A
Avi Kivity 已提交
3752
		break;
3753 3754 3755 3756 3757 3758
	case 0xc0 ... 0xc1:	/* xadd */
		emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
		/* Write back the register source. */
		c->src.val = c->dst.orig_val;
		write_register_operand(&c->src);
		break;
3759
	case 0xc3:		/* movnti */
3760 3761 3762
		c->dst.bytes = c->op_bytes;
		c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
							(u64) c->src.val;
3763
		break;
A
Avi Kivity 已提交
3764
	case 0xc7:		/* Grp9 (cmpxchg8b) */
3765
		rc = emulate_grp9(ctxt, ops);
3766
		break;
3767 3768
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
3769
	}
3770 3771 3772 3773

	if (rc != X86EMUL_CONTINUE)
		goto done;

A
Avi Kivity 已提交
3774 3775 3776 3777 3778
	goto writeback;

cannot_emulate:
	return -1;
}