mmconfig-shared.c 15.3 KB
Newer Older
1 2 3 4 5
/*
 * mmconfig-shared.c - Low-level direct PCI config space access via
 *                     MMCONFIG - common code between i386 and x86-64.
 *
 * This code does:
6
 * - known chipset handling
7 8 9 10 11 12 13 14 15
 * - ACPI decoding and validation
 *
 * Per-architecture code takes care of the mappings and accesses
 * themselves.
 */

#include <linux/pci.h>
#include <linux/init.h>
#include <linux/acpi.h>
F
Feng Tang 已提交
16
#include <linux/sfi_acpi.h>
17
#include <linux/bitmap.h>
B
Bjorn Helgaas 已提交
18
#include <linux/dmi.h>
19
#include <asm/e820.h>
20
#include <asm/pci_x86.h>
F
Feng Tang 已提交
21
#include <asm/acpi.h>
22

23
#define PREFIX "PCI: "
24

25 26 27
/* Indicate if the mmcfg resources have been placed into the resource table. */
static int __initdata pci_mmcfg_resources_inserted;

28 29
LIST_HEAD(pci_mmcfg_list);

30 31 32 33 34 35 36 37
static __init void pci_mmconfig_remove(struct pci_mmcfg_region *cfg)
{
	if (cfg->res.parent)
		release_resource(&cfg->res);
	list_del(&cfg->list);
	kfree(cfg);
}

38 39
static __init void free_all_mmcfg(void)
{
40
	struct pci_mmcfg_region *cfg, *tmp;
41

42
	pci_mmcfg_arch_free();
43 44
	list_for_each_entry_safe(cfg, tmp, &pci_mmcfg_list, list)
		pci_mmconfig_remove(cfg);
45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60
}

static __init void list_add_sorted(struct pci_mmcfg_region *new)
{
	struct pci_mmcfg_region *cfg;

	/* keep list sorted by segment and starting bus number */
	list_for_each_entry(cfg, &pci_mmcfg_list, list) {
		if (cfg->segment > new->segment ||
		    (cfg->segment == new->segment &&
		     cfg->start_bus >= new->start_bus)) {
			list_add_tail(&new->list, &cfg->list);
			return;
		}
	}
	list_add_tail(&new->list, &pci_mmcfg_list);
61 62
}

63 64
static __init struct pci_mmcfg_region *pci_mmconfig_add(int segment, int start,
							int end, u64 addr)
65
{
66
	struct pci_mmcfg_region *new;
67 68
	int num_buses;
	struct resource *res;
69

70 71 72
	if (addr == 0)
		return NULL;

73
	new = kzalloc(sizeof(*new), GFP_KERNEL);
74
	if (!new)
75
		return NULL;
76

77 78 79 80
	new->address = addr;
	new->segment = segment;
	new->start_bus = start;
	new->end_bus = end;
81

82 83
	list_add_sorted(new);

84 85 86 87 88 89 90 91 92
	num_buses = end - start + 1;
	res = &new->res;
	res->start = addr + PCI_MMCFG_BUS_OFFSET(start);
	res->end = addr + PCI_MMCFG_BUS_OFFSET(num_buses) - 1;
	res->flags = IORESOURCE_MEM | IORESOURCE_BUSY;
	snprintf(new->name, PCI_MMCFG_RESOURCE_NAME_LEN,
		 "PCI MMCONFIG %04x [bus %02x-%02x]", segment, start, end);
	res->name = new->name;

93
	return new;
94 95
}

96
static const char __init *pci_mmcfg_e7520(void)
97 98
{
	u32 win;
99
	raw_pci_ops->read(0, 0, PCI_DEVFN(0, 0), 0xce, 2, &win);
100

101
	win = win & 0xf000;
102 103 104
	if (win == 0x0000 || win == 0xf000)
		return NULL;

105
	if (pci_mmconfig_add(0, 0, 255, win << 16) == NULL)
106 107
		return NULL;

108 109 110
	return "Intel Corporation E7520 Memory Controller Hub";
}

111
static const char __init *pci_mmcfg_intel_945(void)
112 113 114
{
	u32 pciexbar, mask = 0, len = 0;

115
	raw_pci_ops->read(0, 0, PCI_DEVFN(0, 0), 0x48, 4, &pciexbar);
116 117 118

	/* Enable bit */
	if (!(pciexbar & 1))
119
		return NULL;
120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135

	/* Size bits */
	switch ((pciexbar >> 1) & 3) {
	case 0:
		mask = 0xf0000000U;
		len  = 0x10000000U;
		break;
	case 1:
		mask = 0xf8000000U;
		len  = 0x08000000U;
		break;
	case 2:
		mask = 0xfc000000U;
		len  = 0x04000000U;
		break;
	default:
136
		return NULL;
137 138 139 140 141 142
	}

	/* Errata #2, things break when not aligned on a 256Mb boundary */
	/* Can only happen in 64M/128M mode */

	if ((pciexbar & mask) & 0x0fffffffU)
143
		return NULL;
144

145 146
	/* Don't hit the APIC registers and their friends */
	if ((pciexbar & mask) >= 0xf0000000U)
147 148
		return NULL;

149
	if (pci_mmconfig_add(0, 0, (len >> 20) - 1, pciexbar & mask) == NULL)
150 151
		return NULL;

152 153 154
	return "Intel Corporation 945G/GZ/P/PL Express Memory Controller Hub";
}

155 156 157 158 159
static const char __init *pci_mmcfg_amd_fam10h(void)
{
	u32 low, high, address;
	u64 base, msr;
	int i;
160
	unsigned segnbits = 0, busnbits, end_bus;
161

162 163 164
	if (!(pci_probe & PCI_CHECK_ENABLE_AMD_MMCONF))
		return NULL;

165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193
	address = MSR_FAM10H_MMIO_CONF_BASE;
	if (rdmsr_safe(address, &low, &high))
		return NULL;

	msr = high;
	msr <<= 32;
	msr |= low;

	/* mmconfig is not enable */
	if (!(msr & FAM10H_MMIO_CONF_ENABLE))
		return NULL;

	base = msr & (FAM10H_MMIO_CONF_BASE_MASK<<FAM10H_MMIO_CONF_BASE_SHIFT);

	busnbits = (msr >> FAM10H_MMIO_CONF_BUSRANGE_SHIFT) &
			 FAM10H_MMIO_CONF_BUSRANGE_MASK;

	/*
	 * only handle bus 0 ?
	 * need to skip it
	 */
	if (!busnbits)
		return NULL;

	if (busnbits > 8) {
		segnbits = busnbits - 8;
		busnbits = 8;
	}

194
	end_bus = (1 << busnbits) - 1;
195
	for (i = 0; i < (1 << segnbits); i++)
196 197 198 199 200
		if (pci_mmconfig_add(i, 0, end_bus,
				     base + (1<<28) * i) == NULL) {
			free_all_mmcfg();
			return NULL;
		}
201 202 203 204

	return "AMD Family 10h NB";
}

205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224
static bool __initdata mcp55_checked;
static const char __init *pci_mmcfg_nvidia_mcp55(void)
{
	int bus;
	int mcp55_mmconf_found = 0;

	static const u32 extcfg_regnum		= 0x90;
	static const u32 extcfg_regsize		= 4;
	static const u32 extcfg_enable_mask	= 1<<31;
	static const u32 extcfg_start_mask	= 0xff<<16;
	static const int extcfg_start_shift	= 16;
	static const u32 extcfg_size_mask	= 0x3<<28;
	static const int extcfg_size_shift	= 28;
	static const int extcfg_sizebus[]	= {0x100, 0x80, 0x40, 0x20};
	static const u32 extcfg_base_mask[]	= {0x7ff8, 0x7ffc, 0x7ffe, 0x7fff};
	static const int extcfg_base_lshift	= 25;

	/*
	 * do check if amd fam10h already took over
	 */
225
	if (!acpi_disabled || !list_empty(&pci_mmcfg_list) || mcp55_checked)
226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253
		return NULL;

	mcp55_checked = true;
	for (bus = 0; bus < 256; bus++) {
		u64 base;
		u32 l, extcfg;
		u16 vendor, device;
		int start, size_index, end;

		raw_pci_ops->read(0, bus, PCI_DEVFN(0, 0), 0, 4, &l);
		vendor = l & 0xffff;
		device = (l >> 16) & 0xffff;

		if (PCI_VENDOR_ID_NVIDIA != vendor || 0x0369 != device)
			continue;

		raw_pci_ops->read(0, bus, PCI_DEVFN(0, 0), extcfg_regnum,
				  extcfg_regsize, &extcfg);

		if (!(extcfg & extcfg_enable_mask))
			continue;

		size_index = (extcfg & extcfg_size_mask) >> extcfg_size_shift;
		base = extcfg & extcfg_base_mask[size_index];
		/* base could > 4G */
		base <<= extcfg_base_lshift;
		start = (extcfg & extcfg_start_mask) >> extcfg_start_shift;
		end = start + extcfg_sizebus[size_index] - 1;
254 255
		if (pci_mmconfig_add(0, start, end, base) == NULL)
			continue;
256 257 258 259 260 261 262 263 264
		mcp55_mmconf_found++;
	}

	if (!mcp55_mmconf_found)
		return NULL;

	return "nVidia MCP55";
}

265
struct pci_mmcfg_hostbridge_probe {
266 267
	u32 bus;
	u32 devfn;
268 269 270 271 272
	u32 vendor;
	u32 device;
	const char *(*probe)(void);
};

273
static struct pci_mmcfg_hostbridge_probe pci_mmcfg_probes[] __initdata = {
274 275 276 277 278 279 280 281
	{ 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_INTEL,
	  PCI_DEVICE_ID_INTEL_E7520_MCH, pci_mmcfg_e7520 },
	{ 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_INTEL,
	  PCI_DEVICE_ID_INTEL_82945G_HB, pci_mmcfg_intel_945 },
	{ 0, PCI_DEVFN(0x18, 0), PCI_VENDOR_ID_AMD,
	  0x1200, pci_mmcfg_amd_fam10h },
	{ 0xff, PCI_DEVFN(0, 0), PCI_VENDOR_ID_AMD,
	  0x1200, pci_mmcfg_amd_fam10h },
282 283
	{ 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_NVIDIA,
	  0x0369, pci_mmcfg_nvidia_mcp55 },
284 285
};

286 287
static void __init pci_mmcfg_check_end_bus_number(void)
{
288
	struct pci_mmcfg_region *cfg, *cfgx;
289 290

	/* last one*/
291 292
	cfg = list_entry(pci_mmcfg_list.prev, typeof(*cfg), list);
	if (cfg)
293 294
		if (cfg->end_bus < cfg->start_bus)
			cfg->end_bus = 255;
295

296 297
	if (list_is_singular(&pci_mmcfg_list))
		return;
298

299 300
	/* don't overlap please */
	list_for_each_entry(cfg, &pci_mmcfg_list, list) {
301 302
		if (cfg->end_bus < cfg->start_bus)
			cfg->end_bus = 255;
303

304 305
		cfgx = list_entry(cfg->list.next, typeof(*cfg), list);
		if (cfg != cfgx && cfg->end_bus >= cfgx->start_bus)
306
			cfg->end_bus = cfgx->start_bus - 1;
307 308 309
	}
}

310 311 312
static int __init pci_mmcfg_check_hostbridge(void)
{
	u32 l;
313
	u32 bus, devfn;
314 315 316 317
	u16 vendor, device;
	int i;
	const char *name;

318 319 320
	if (!raw_pci_ops)
		return 0;

321
	free_all_mmcfg();
322

323
	for (i = 0; i < ARRAY_SIZE(pci_mmcfg_probes); i++) {
324 325
		bus =  pci_mmcfg_probes[i].bus;
		devfn = pci_mmcfg_probes[i].devfn;
326
		raw_pci_ops->read(0, bus, devfn, 0, 4, &l);
327 328 329
		vendor = l & 0xffff;
		device = (l >> 16) & 0xffff;

330
		name = NULL;
331 332
		if (pci_mmcfg_probes[i].vendor == vendor &&
		    pci_mmcfg_probes[i].device == device)
333 334
			name = pci_mmcfg_probes[i].probe();

335 336 337
		if (name)
			printk(KERN_INFO "PCI: Found %s with MMCONFIG support.\n",
			       name);
338 339
	}

340 341 342
	/* some end_bus_number is crazy, fix it */
	pci_mmcfg_check_end_bus_number();

343
	return !list_empty(&pci_mmcfg_list);
344 345
}

346
static void __init pci_mmcfg_insert_resources(void)
347
{
348
	struct pci_mmcfg_region *cfg;
349

350
	list_for_each_entry(cfg, &pci_mmcfg_list, list)
351
		insert_resource(&iomem_resource, &cfg->res);
352 353 354

	/* Mark that the resources have been inserted. */
	pci_mmcfg_resources_inserted = 1;
355 356
}

357 358 359 360 361 362 363 364 365 366 367 368 369
static acpi_status __init check_mcfg_resource(struct acpi_resource *res,
					      void *data)
{
	struct resource *mcfg_res = data;
	struct acpi_resource_address64 address;
	acpi_status status;

	if (res->type == ACPI_RESOURCE_TYPE_FIXED_MEMORY32) {
		struct acpi_resource_fixed_memory32 *fixmem32 =
			&res->data.fixed_memory32;
		if (!fixmem32)
			return AE_OK;
		if ((mcfg_res->start >= fixmem32->address) &&
370
		    (mcfg_res->end < (fixmem32->address +
371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386
				      fixmem32->address_length))) {
			mcfg_res->flags = 1;
			return AE_CTRL_TERMINATE;
		}
	}
	if ((res->type != ACPI_RESOURCE_TYPE_ADDRESS32) &&
	    (res->type != ACPI_RESOURCE_TYPE_ADDRESS64))
		return AE_OK;

	status = acpi_resource_to_address64(res, &address);
	if (ACPI_FAILURE(status) ||
	   (address.address_length <= 0) ||
	   (address.resource_type != ACPI_MEMORY_RANGE))
		return AE_OK;

	if ((mcfg_res->start >= address.minimum) &&
387
	    (mcfg_res->end < (address.minimum + address.address_length))) {
388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407
		mcfg_res->flags = 1;
		return AE_CTRL_TERMINATE;
	}
	return AE_OK;
}

static acpi_status __init find_mboard_resource(acpi_handle handle, u32 lvl,
		void *context, void **rv)
{
	struct resource *mcfg_res = context;

	acpi_walk_resources(handle, METHOD_NAME__CRS,
			    check_mcfg_resource, context);

	if (mcfg_res->flags)
		return AE_CTRL_TERMINATE;

	return AE_OK;
}

408
static int __init is_acpi_reserved(u64 start, u64 end, unsigned not_used)
409 410 411 412
{
	struct resource mcfg_res;

	mcfg_res.start = start;
413
	mcfg_res.end = end - 1;
414 415 416 417 418 419 420 421 422 423 424
	mcfg_res.flags = 0;

	acpi_get_devices("PNP0C01", find_mboard_resource, &mcfg_res, NULL);

	if (!mcfg_res.flags)
		acpi_get_devices("PNP0C02", find_mboard_resource, &mcfg_res,
				 NULL);

	return mcfg_res.flags;
}

425 426 427
typedef int (*check_reserved_t)(u64 start, u64 end, unsigned type);

static int __init is_mmconf_reserved(check_reserved_t is_reserved,
428
		int i, struct pci_mmcfg_region *cfg, int with_e820)
429
{
430 431
	u64 addr = cfg->res.start;
	u64 size = resource_size(&cfg->res);
432
	u64 old_size = size;
433
	int valid = 0, num_buses;
434

435
	while (!is_reserved(addr, addr + size, E820_RESERVED)) {
436 437 438 439 440 441 442 443 444 445 446 447
		size >>= 1;
		if (size < (16UL<<20))
			break;
	}

	if (size >= (16UL<<20) || size == old_size) {
		printk(KERN_NOTICE
		       "PCI: MCFG area at %Lx reserved in %s\n",
			addr, with_e820?"E820":"ACPI motherboard resources");
		valid = 1;

		if (old_size != size) {
448 449
			/* update end_bus */
			cfg->end_bus = cfg->start_bus + ((size>>20) - 1);
450 451 452 453 454 455
			num_buses = cfg->end_bus - cfg->start_bus + 1;
			cfg->res.end = cfg->res.start +
			    PCI_MMCFG_BUS_OFFSET(num_buses) - 1;
			snprintf(cfg->name, PCI_MMCFG_RESOURCE_NAME_LEN,
				 "PCI MMCONFIG %04x [bus %02x-%02x]",
				 cfg->segment, cfg->start_bus, cfg->end_bus);
456 457
			printk(KERN_NOTICE "PCI: updated MCFG configuration %d: base %lx "
			       "segment %hu buses %u - %u\n",
458 459 460
			       i, (unsigned long)cfg->address, cfg->segment,
			       (unsigned int)cfg->start_bus,
			       (unsigned int)cfg->end_bus);
461 462 463 464 465 466
		}
	}

	return valid;
}

467
static void __init pci_mmcfg_reject_broken(int early)
468
{
469
	struct pci_mmcfg_region *cfg;
470
	int i;
471

472
	list_for_each_entry(cfg, &pci_mmcfg_list, list) {
473
		int valid = 0;
474

Y
Yinghai Lu 已提交
475
		printk(KERN_NOTICE "PCI: MCFG configuration %d: base %lx "
476
		       "segment %hu buses %u - %u\n",
477 478 479
		       i, (unsigned long)cfg->address, cfg->segment,
		       (unsigned int)cfg->start_bus,
		       (unsigned int)cfg->end_bus);
480
		i++;
Y
Yinghai Lu 已提交
481

F
Feng Tang 已提交
482
		if (!early && !acpi_disabled)
483
			valid = is_mmconf_reserved(is_acpi_reserved, i, cfg, 0);
Y
Yinghai Lu 已提交
484 485 486 487 488

		if (valid)
			continue;

		if (!early)
489 490 491
			printk(KERN_ERR "PCI: BIOS Bug: MCFG area at %Lx is not"
			       " reserved in ACPI motherboard resources\n",
			       cfg->address);
492

Y
Yinghai Lu 已提交
493
		/* Don't try to do this check unless configuration
494
		   type 1 is available. how about type 2 ?*/
495
		if (raw_pci_ops)
496
			valid = is_mmconf_reserved(e820_all_mapped, i, cfg, 1);
Y
Yinghai Lu 已提交
497 498 499

		if (!valid)
			goto reject;
500
	}
501

502 503 504
	return;

reject:
D
Dave Jones 已提交
505
	printk(KERN_INFO "PCI: Not using MMCONFIG.\n");
506
	free_all_mmcfg();
507 508
}

Y
Yinghai Lu 已提交
509
static int __initdata known_bridge;
510

B
Bjorn Helgaas 已提交
511 512
static int __init acpi_mcfg_check_entry(struct acpi_table_mcfg *mcfg,
					struct acpi_mcfg_allocation *cfg)
513
{
B
Bjorn Helgaas 已提交
514 515 516 517 518
	int year;

	if (cfg->address < 0xFFFFFFFF)
		return 0;

519
	if (!strcmp(mcfg->header.oem_id, "SGI"))
B
Bjorn Helgaas 已提交
520
		return 0;
521

B
Bjorn Helgaas 已提交
522 523 524 525 526 527 528 529 530 531
	if (mcfg->header.revision >= 1) {
		if (dmi_get_date(DMI_BIOS_DATE, &year, NULL, NULL) &&
		    year >= 2010)
			return 0;
	}

	printk(KERN_ERR PREFIX "MCFG region for %04x:%02x-%02x at %#llx "
	       "is above 4GB, ignored\n", cfg->pci_segment,
	       cfg->start_bus_number, cfg->end_bus_number, cfg->address);
	return -EINVAL;
532 533 534 535 536
}

static int __init pci_parse_mcfg(struct acpi_table_header *header)
{
	struct acpi_table_mcfg *mcfg;
537
	struct acpi_mcfg_allocation *cfg_table, *cfg;
538
	unsigned long i;
539
	int entries;
540 541 542 543 544 545 546

	if (!header)
		return -EINVAL;

	mcfg = (struct acpi_table_mcfg *)header;

	/* how many config structures do we have */
547
	free_all_mmcfg();
548
	entries = 0;
549 550
	i = header->length - sizeof(struct acpi_table_mcfg);
	while (i >= sizeof(struct acpi_mcfg_allocation)) {
551
		entries++;
552 553
		i -= sizeof(struct acpi_mcfg_allocation);
	};
554
	if (entries == 0) {
555 556 557 558
		printk(KERN_ERR PREFIX "MMCONFIG has no entries\n");
		return -ENODEV;
	}

559
	cfg_table = (struct acpi_mcfg_allocation *) &mcfg[1];
560
	for (i = 0; i < entries; i++) {
561 562
		cfg = &cfg_table[i];
		if (acpi_mcfg_check_entry(mcfg, cfg)) {
563
			free_all_mmcfg();
564 565
			return -ENODEV;
		}
566 567 568 569 570 571 572 573

		if (pci_mmconfig_add(cfg->pci_segment, cfg->start_bus_number,
				   cfg->end_bus_number, cfg->address) == NULL) {
			printk(KERN_WARNING PREFIX
			       "no memory for MCFG entries\n");
			free_all_mmcfg();
			return -ENOMEM;
		}
574 575 576 577 578
	}

	return 0;
}

579
static void __init __pci_mmcfg_init(int early)
580
{
581
	/* MMCONFIG disabled */
582 583 584
	if ((pci_probe & PCI_PROBE_MMCONF) == 0)
		return;

585
	/* MMCONFIG already enabled */
Y
Yinghai Lu 已提交
586
	if (!early && !(pci_probe & PCI_PROBE_MASK & ~PCI_PROBE_MMCONF))
587
		return;
588

Y
Yinghai Lu 已提交
589 590 591
	/* for late to exit */
	if (known_bridge)
		return;
592

593
	if (early) {
Y
Yinghai Lu 已提交
594 595 596 597
		if (pci_mmcfg_check_hostbridge())
			known_bridge = 1;
	}

598
	if (!known_bridge)
F
Feng Tang 已提交
599
		acpi_sfi_table_parse(ACPI_SIG_MCFG, pci_parse_mcfg);
600 601

	pci_mmcfg_reject_broken(early);
602

603
	if (list_empty(&pci_mmcfg_list))
604 605
		return;

606
	if (pci_mmcfg_arch_init())
607
		pci_probe = (pci_probe & ~PCI_PROBE_MASK) | PCI_PROBE_MMCONF;
608
	else {
609 610 611 612 613
		/*
		 * Signal not to attempt to insert mmcfg resources because
		 * the architecture mmcfg setup could not initialize.
		 */
		pci_mmcfg_resources_inserted = 1;
614 615
	}
}
616

617
void __init pci_mmcfg_early_init(void)
Y
Yinghai Lu 已提交
618
{
619
	__pci_mmcfg_init(1);
Y
Yinghai Lu 已提交
620 621 622 623
}

void __init pci_mmcfg_late_init(void)
{
624
	__pci_mmcfg_init(0);
Y
Yinghai Lu 已提交
625 626
}

627 628 629 630 631 632 633 634
static int __init pci_mmcfg_late_insert_resources(void)
{
	/*
	 * If resources are already inserted or we are not using MMCONFIG,
	 * don't insert the resources.
	 */
	if ((pci_mmcfg_resources_inserted == 1) ||
	    (pci_probe & PCI_PROBE_MMCONF) == 0 ||
635
	    list_empty(&pci_mmcfg_list))
636 637 638 639 640 641 642
		return 1;

	/*
	 * Attempt to insert the mmcfg resources but not with the busy flag
	 * marked so it won't cause request errors when __request_region is
	 * called.
	 */
643
	pci_mmcfg_insert_resources();
644 645 646 647 648 649 650 651 652 653

	return 0;
}

/*
 * Perform MMCONFIG resource insertion after PCI initialization to allow for
 * misprogrammed MCFG tables that state larger sizes but actually conflict
 * with other system resources.
 */
late_initcall(pci_mmcfg_late_insert_resources);