radeon_cp.c 53.9 KB
Newer Older
1 2
/* radeon_cp.c -- CP support for Radeon -*- linux-c -*- */
/*
L
Linus Torvalds 已提交
3 4
 * Copyright 2000 Precision Insight, Inc., Cedar Park, Texas.
 * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
5
 * Copyright 2007 Advanced Micro Devices, Inc.
L
Linus Torvalds 已提交
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 *
 * Authors:
 *    Kevin E. Martin <martin@valinux.com>
 *    Gareth Hughes <gareth@valinux.com>
 */

#include "drmP.h"
#include "drm.h"
34
#include "drm_sarea.h"
L
Linus Torvalds 已提交
35 36
#include "radeon_drm.h"
#include "radeon_drv.h"
D
Dave Airlie 已提交
37
#include "r300_reg.h"
L
Linus Torvalds 已提交
38

39 40
#include "radeon_microcode.h"

L
Linus Torvalds 已提交
41 42
#define RADEON_FIFO_DEBUG	0

43
static int radeon_do_cleanup_cp(struct drm_device * dev);
44
static void radeon_do_cp_start(drm_radeon_private_t * dev_priv);
L
Linus Torvalds 已提交
45

46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91
static u32 radeon_read_ring_rptr(drm_radeon_private_t *dev_priv, u32 off)
{
	u32 val;

	if (dev_priv->flags & RADEON_IS_AGP) {
		val = DRM_READ32(dev_priv->ring_rptr, off);
	} else {
		val = *(((volatile u32 *)
			 dev_priv->ring_rptr->handle) +
			(off / sizeof(u32)));
		val = le32_to_cpu(val);
	}
	return val;
}

u32 radeon_get_ring_head(drm_radeon_private_t *dev_priv)
{
	if (dev_priv->writeback_works)
		return radeon_read_ring_rptr(dev_priv, 0);
	else
		return RADEON_READ(RADEON_CP_RB_RPTR);
}

static void radeon_write_ring_rptr(drm_radeon_private_t *dev_priv, u32 off, u32 val)
{
	if (dev_priv->flags & RADEON_IS_AGP)
		DRM_WRITE32(dev_priv->ring_rptr, off, val);
	else
		*(((volatile u32 *) dev_priv->ring_rptr->handle) +
		  (off / sizeof(u32))) = cpu_to_le32(val);
}

void radeon_set_ring_head(drm_radeon_private_t *dev_priv, u32 val)
{
	radeon_write_ring_rptr(dev_priv, 0, val);
}

u32 radeon_get_scratch(drm_radeon_private_t *dev_priv, int index)
{
	if (dev_priv->writeback_works)
		return radeon_read_ring_rptr(dev_priv,
					     RADEON_SCRATCHOFF(index));
	else
		return RADEON_READ(RADEON_SCRATCH_REG0 + 4*index);
}

92
static u32 R500_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
D
Dave Airlie 已提交
93 94 95 96 97 98 99 100
{
	u32 ret;
	RADEON_WRITE(R520_MC_IND_INDEX, 0x7f0000 | (addr & 0xff));
	ret = RADEON_READ(R520_MC_IND_DATA);
	RADEON_WRITE(R520_MC_IND_INDEX, 0);
	return ret;
}

101 102 103 104 105 106 107 108 109
static u32 RS480_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
{
	u32 ret;
	RADEON_WRITE(RS480_NB_MC_INDEX, addr & 0xff);
	ret = RADEON_READ(RS480_NB_MC_DATA);
	RADEON_WRITE(RS480_NB_MC_INDEX, 0xff);
	return ret;
}

110 111
static u32 RS690_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
{
112
	u32 ret;
113
	RADEON_WRITE(RS690_MC_INDEX, (addr & RS690_MC_INDEX_MASK));
114 115 116 117 118 119 120
	ret = RADEON_READ(RS690_MC_DATA);
	RADEON_WRITE(RS690_MC_INDEX, RS690_MC_INDEX_MASK);
	return ret;
}

static u32 IGP_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
{
121 122
	if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
	    ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
123 124 125
		return RS690_READ_MCIND(dev_priv, addr);
	else
		return RS480_READ_MCIND(dev_priv, addr);
126 127
}

D
Dave Airlie 已提交
128 129 130 131
u32 radeon_read_fb_location(drm_radeon_private_t *dev_priv)
{

	if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
132
		return R500_READ_MCIND(dev_priv, RV515_MC_FB_LOCATION);
133 134
	else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
		 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
135
		return RS690_READ_MCIND(dev_priv, RS690_MC_FB_LOCATION);
D
Dave Airlie 已提交
136
	else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
137
		return R500_READ_MCIND(dev_priv, R520_MC_FB_LOCATION);
D
Dave Airlie 已提交
138 139 140 141 142 143 144
	else
		return RADEON_READ(RADEON_MC_FB_LOCATION);
}

static void radeon_write_fb_location(drm_radeon_private_t *dev_priv, u32 fb_loc)
{
	if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
145
		R500_WRITE_MCIND(RV515_MC_FB_LOCATION, fb_loc);
146 147
	else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
		 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
148
		RS690_WRITE_MCIND(RS690_MC_FB_LOCATION, fb_loc);
D
Dave Airlie 已提交
149
	else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
150
		R500_WRITE_MCIND(R520_MC_FB_LOCATION, fb_loc);
D
Dave Airlie 已提交
151 152 153 154 155 156 157
	else
		RADEON_WRITE(RADEON_MC_FB_LOCATION, fb_loc);
}

static void radeon_write_agp_location(drm_radeon_private_t *dev_priv, u32 agp_loc)
{
	if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
158
		R500_WRITE_MCIND(RV515_MC_AGP_LOCATION, agp_loc);
159 160
	else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
		 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
161
		RS690_WRITE_MCIND(RS690_MC_AGP_LOCATION, agp_loc);
D
Dave Airlie 已提交
162
	else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
163
		R500_WRITE_MCIND(R520_MC_AGP_LOCATION, agp_loc);
D
Dave Airlie 已提交
164 165 166 167
	else
		RADEON_WRITE(RADEON_MC_AGP_LOCATION, agp_loc);
}

168 169 170 171 172 173 174 175
static void radeon_write_agp_base(drm_radeon_private_t *dev_priv, u64 agp_base)
{
	u32 agp_base_hi = upper_32_bits(agp_base);
	u32 agp_base_lo = agp_base & 0xffffffff;

	if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515) {
		R500_WRITE_MCIND(RV515_MC_AGP_BASE, agp_base_lo);
		R500_WRITE_MCIND(RV515_MC_AGP_BASE_2, agp_base_hi);
176 177
	} else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
		 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
178 179 180 181 182
		RS690_WRITE_MCIND(RS690_MC_AGP_BASE, agp_base_lo);
		RS690_WRITE_MCIND(RS690_MC_AGP_BASE_2, agp_base_hi);
	} else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515) {
		R500_WRITE_MCIND(R520_MC_AGP_BASE, agp_base_lo);
		R500_WRITE_MCIND(R520_MC_AGP_BASE_2, agp_base_hi);
A
Alex Deucher 已提交
183 184
	} else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
185
		RADEON_WRITE(RADEON_AGP_BASE, agp_base_lo);
A
Alex Deucher 已提交
186
		RADEON_WRITE(RS480_AGP_BASE_2, agp_base_hi);
187 188 189 190 191 192 193
	} else {
		RADEON_WRITE(RADEON_AGP_BASE, agp_base_lo);
		if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R200)
			RADEON_WRITE(RADEON_AGP_BASE_2, agp_base_hi);
	}
}

194
static int RADEON_READ_PLL(struct drm_device * dev, int addr)
L
Linus Torvalds 已提交
195 196 197 198 199 200 201
{
	drm_radeon_private_t *dev_priv = dev->dev_private;

	RADEON_WRITE8(RADEON_CLOCK_CNTL_INDEX, addr & 0x1f);
	return RADEON_READ(RADEON_CLOCK_CNTL_DATA);
}

D
Dave Airlie 已提交
202
static u32 RADEON_READ_PCIE(drm_radeon_private_t *dev_priv, int addr)
203 204 205 206 207
{
	RADEON_WRITE8(RADEON_PCIE_INDEX, addr & 0xff);
	return RADEON_READ(RADEON_PCIE_DATA);
}

L
Linus Torvalds 已提交
208
#if RADEON_FIFO_DEBUG
D
Dave Airlie 已提交
209
static void radeon_status(drm_radeon_private_t * dev_priv)
L
Linus Torvalds 已提交
210
{
211
	printk("%s:\n", __func__);
D
Dave Airlie 已提交
212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227
	printk("RBBM_STATUS = 0x%08x\n",
	       (unsigned int)RADEON_READ(RADEON_RBBM_STATUS));
	printk("CP_RB_RTPR = 0x%08x\n",
	       (unsigned int)RADEON_READ(RADEON_CP_RB_RPTR));
	printk("CP_RB_WTPR = 0x%08x\n",
	       (unsigned int)RADEON_READ(RADEON_CP_RB_WPTR));
	printk("AIC_CNTL = 0x%08x\n",
	       (unsigned int)RADEON_READ(RADEON_AIC_CNTL));
	printk("AIC_STAT = 0x%08x\n",
	       (unsigned int)RADEON_READ(RADEON_AIC_STAT));
	printk("AIC_PT_BASE = 0x%08x\n",
	       (unsigned int)RADEON_READ(RADEON_AIC_PT_BASE));
	printk("TLB_ADDR = 0x%08x\n",
	       (unsigned int)RADEON_READ(RADEON_AIC_TLB_ADDR));
	printk("TLB_DATA = 0x%08x\n",
	       (unsigned int)RADEON_READ(RADEON_AIC_TLB_DATA));
L
Linus Torvalds 已提交
228 229 230 231 232 233 234
}
#endif

/* ================================================================
 * Engine, FIFO control
 */

D
Dave Airlie 已提交
235
static int radeon_do_pixcache_flush(drm_radeon_private_t * dev_priv)
L
Linus Torvalds 已提交
236 237 238 239 240 241
{
	u32 tmp;
	int i;

	dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;

242 243 244 245 246 247 248 249 250 251 252 253 254
	if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV280) {
		tmp = RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT);
		tmp |= RADEON_RB3D_DC_FLUSH_ALL;
		RADEON_WRITE(RADEON_RB3D_DSTCACHE_CTLSTAT, tmp);

		for (i = 0; i < dev_priv->usec_timeout; i++) {
			if (!(RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT)
			      & RADEON_RB3D_DC_BUSY)) {
				return 0;
			}
			DRM_UDELAY(1);
		}
	} else {
255 256
		/* don't flush or purge cache here or lockup */
		return 0;
L
Linus Torvalds 已提交
257 258 259
	}

#if RADEON_FIFO_DEBUG
D
Dave Airlie 已提交
260 261
	DRM_ERROR("failed!\n");
	radeon_status(dev_priv);
L
Linus Torvalds 已提交
262
#endif
E
Eric Anholt 已提交
263
	return -EBUSY;
L
Linus Torvalds 已提交
264 265
}

D
Dave Airlie 已提交
266
static int radeon_do_wait_for_fifo(drm_radeon_private_t * dev_priv, int entries)
L
Linus Torvalds 已提交
267 268 269 270 271
{
	int i;

	dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;

D
Dave Airlie 已提交
272 273 274 275 276 277
	for (i = 0; i < dev_priv->usec_timeout; i++) {
		int slots = (RADEON_READ(RADEON_RBBM_STATUS)
			     & RADEON_RBBM_FIFOCNT_MASK);
		if (slots >= entries)
			return 0;
		DRM_UDELAY(1);
L
Linus Torvalds 已提交
278
	}
279
	DRM_DEBUG("wait for fifo failed status : 0x%08X 0x%08X\n",
280 281
		 RADEON_READ(RADEON_RBBM_STATUS),
		 RADEON_READ(R300_VAP_CNTL_STATUS));
L
Linus Torvalds 已提交
282 283

#if RADEON_FIFO_DEBUG
D
Dave Airlie 已提交
284 285
	DRM_ERROR("failed!\n");
	radeon_status(dev_priv);
L
Linus Torvalds 已提交
286
#endif
E
Eric Anholt 已提交
287
	return -EBUSY;
L
Linus Torvalds 已提交
288 289
}

D
Dave Airlie 已提交
290
static int radeon_do_wait_for_idle(drm_radeon_private_t * dev_priv)
L
Linus Torvalds 已提交
291 292 293 294 295
{
	int i, ret;

	dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;

D
Dave Airlie 已提交
296 297 298
	ret = radeon_do_wait_for_fifo(dev_priv, 64);
	if (ret)
		return ret;
L
Linus Torvalds 已提交
299

D
Dave Airlie 已提交
300 301 302 303
	for (i = 0; i < dev_priv->usec_timeout; i++) {
		if (!(RADEON_READ(RADEON_RBBM_STATUS)
		      & RADEON_RBBM_ACTIVE)) {
			radeon_do_pixcache_flush(dev_priv);
L
Linus Torvalds 已提交
304 305
			return 0;
		}
D
Dave Airlie 已提交
306
		DRM_UDELAY(1);
L
Linus Torvalds 已提交
307
	}
308
	DRM_DEBUG("wait idle failed status : 0x%08X 0x%08X\n",
309 310
		 RADEON_READ(RADEON_RBBM_STATUS),
		 RADEON_READ(R300_VAP_CNTL_STATUS));
L
Linus Torvalds 已提交
311 312

#if RADEON_FIFO_DEBUG
D
Dave Airlie 已提交
313 314
	DRM_ERROR("failed!\n");
	radeon_status(dev_priv);
L
Linus Torvalds 已提交
315
#endif
E
Eric Anholt 已提交
316
	return -EBUSY;
L
Linus Torvalds 已提交
317 318
}

319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362
static void radeon_init_pipes(drm_radeon_private_t *dev_priv)
{
	uint32_t gb_tile_config, gb_pipe_sel = 0;

	/* RS4xx/RS6xx/R4xx/R5xx */
	if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R420) {
		gb_pipe_sel = RADEON_READ(R400_GB_PIPE_SELECT);
		dev_priv->num_gb_pipes = ((gb_pipe_sel >> 12) & 0x3) + 1;
	} else {
		/* R3xx */
		if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300) ||
		    ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350)) {
			dev_priv->num_gb_pipes = 2;
		} else {
			/* R3Vxx */
			dev_priv->num_gb_pipes = 1;
		}
	}
	DRM_INFO("Num pipes: %d\n", dev_priv->num_gb_pipes);

	gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16 /*| R300_SUBPIXEL_1_16*/);

	switch (dev_priv->num_gb_pipes) {
	case 2: gb_tile_config |= R300_PIPE_COUNT_R300; break;
	case 3: gb_tile_config |= R300_PIPE_COUNT_R420_3P; break;
	case 4: gb_tile_config |= R300_PIPE_COUNT_R420; break;
	default:
	case 1: gb_tile_config |= R300_PIPE_COUNT_RV350; break;
	}

	if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV515) {
		RADEON_WRITE_PLL(R500_DYN_SCLK_PWMEM_PIPE, (1 | ((gb_pipe_sel >> 8) & 0xf) << 4));
		RADEON_WRITE(R500_SU_REG_DEST, ((1 << dev_priv->num_gb_pipes) - 1));
	}
	RADEON_WRITE(R300_GB_TILE_CONFIG, gb_tile_config);
	radeon_do_wait_for_idle(dev_priv);
	RADEON_WRITE(R300_DST_PIPE_CONFIG, RADEON_READ(R300_DST_PIPE_CONFIG) | R300_PIPE_AUTO_CONFIG);
	RADEON_WRITE(R300_RB2D_DSTCACHE_MODE, (RADEON_READ(R300_RB2D_DSTCACHE_MODE) |
					       R300_DC_AUTOFLUSH_ENABLE |
					       R300_DC_DC_DISABLE_IGNORE_PE));


}

L
Linus Torvalds 已提交
363 364 365 366 367
/* ================================================================
 * CP control, initialization
 */

/* Load the microcode for the CP */
D
Dave Airlie 已提交
368
static void radeon_cp_load_microcode(drm_radeon_private_t * dev_priv)
L
Linus Torvalds 已提交
369 370
{
	int i;
D
Dave Airlie 已提交
371
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
372

D
Dave Airlie 已提交
373
	radeon_do_wait_for_idle(dev_priv);
L
Linus Torvalds 已提交
374

D
Dave Airlie 已提交
375
	RADEON_WRITE(RADEON_CP_ME_RAM_ADDR, 0);
376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391
	if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R100) ||
	    ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV100) ||
	    ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV200) ||
	    ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS100) ||
	    ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS200)) {
		DRM_INFO("Loading R100 Microcode\n");
		for (i = 0; i < 256; i++) {
			RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
				     R100_cp_microcode[i][1]);
			RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
				     R100_cp_microcode[i][0]);
		}
	} else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R200) ||
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV250) ||
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV280) ||
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS300)) {
L
Linus Torvalds 已提交
392
		DRM_INFO("Loading R200 Microcode\n");
D
Dave Airlie 已提交
393 394 395 396 397
		for (i = 0; i < 256; i++) {
			RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
				     R200_cp_microcode[i][1]);
			RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
				     R200_cp_microcode[i][0]);
L
Linus Torvalds 已提交
398
		}
399 400 401 402
	} else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300) ||
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350) ||
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV350) ||
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV380) ||
A
Alex Deucher 已提交
403
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
404
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
L
Linus Torvalds 已提交
405
		DRM_INFO("Loading R300 Microcode\n");
D
Dave Airlie 已提交
406 407 408 409 410
		for (i = 0; i < 256; i++) {
			RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
				     R300_cp_microcode[i][1]);
			RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
				     R300_cp_microcode[i][0]);
L
Linus Torvalds 已提交
411
		}
412
	} else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) ||
413
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R423) ||
414 415 416 417 418 419 420 421
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV410)) {
		DRM_INFO("Loading R400 Microcode\n");
		for (i = 0; i < 256; i++) {
			RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
				     R420_cp_microcode[i][1]);
			RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
				     R420_cp_microcode[i][0]);
		}
422 423 424
	} else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
		DRM_INFO("Loading RS690/RS740 Microcode\n");
425 426 427 428 429 430 431 432 433 434 435 436 437
		for (i = 0; i < 256; i++) {
			RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
				     RS690_cp_microcode[i][1]);
			RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
				     RS690_cp_microcode[i][0]);
		}
	} else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515) ||
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R520) ||
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV530) ||
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R580) ||
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV560) ||
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV570)) {
		DRM_INFO("Loading R500 Microcode\n");
D
Dave Airlie 已提交
438 439
		for (i = 0; i < 256; i++) {
			RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
440
				     R520_cp_microcode[i][1]);
D
Dave Airlie 已提交
441
			RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
442
				     R520_cp_microcode[i][0]);
L
Linus Torvalds 已提交
443 444 445 446 447 448 449 450
		}
	}
}

/* Flush any pending commands to the CP.  This should only be used just
 * prior to a wait for idle, as it informs the engine that the command
 * stream is ending.
 */
D
Dave Airlie 已提交
451
static void radeon_do_cp_flush(drm_radeon_private_t * dev_priv)
L
Linus Torvalds 已提交
452
{
D
Dave Airlie 已提交
453
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
454 455 456
#if 0
	u32 tmp;

D
Dave Airlie 已提交
457 458
	tmp = RADEON_READ(RADEON_CP_RB_WPTR) | (1 << 31);
	RADEON_WRITE(RADEON_CP_RB_WPTR, tmp);
L
Linus Torvalds 已提交
459 460 461 462 463
#endif
}

/* Wait for the CP to go idle.
 */
D
Dave Airlie 已提交
464
int radeon_do_cp_idle(drm_radeon_private_t * dev_priv)
L
Linus Torvalds 已提交
465 466
{
	RING_LOCALS;
D
Dave Airlie 已提交
467
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
468

D
Dave Airlie 已提交
469
	BEGIN_RING(6);
L
Linus Torvalds 已提交
470 471 472 473 474 475 476 477

	RADEON_PURGE_CACHE();
	RADEON_PURGE_ZCACHE();
	RADEON_WAIT_UNTIL_IDLE();

	ADVANCE_RING();
	COMMIT_RING();

D
Dave Airlie 已提交
478
	return radeon_do_wait_for_idle(dev_priv);
L
Linus Torvalds 已提交
479 480 481 482
}

/* Start the Command Processor.
 */
D
Dave Airlie 已提交
483
static void radeon_do_cp_start(drm_radeon_private_t * dev_priv)
L
Linus Torvalds 已提交
484 485
{
	RING_LOCALS;
D
Dave Airlie 已提交
486
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
487

D
Dave Airlie 已提交
488
	radeon_do_wait_for_idle(dev_priv);
L
Linus Torvalds 已提交
489

D
Dave Airlie 已提交
490
	RADEON_WRITE(RADEON_CP_CSQ_CNTL, dev_priv->cp_mode);
L
Linus Torvalds 已提交
491 492 493

	dev_priv->cp_running = 1;

494 495 496 497 498 499 500
	BEGIN_RING(8);
	/* isync can only be written through cp on r5xx write it here */
	OUT_RING(CP_PACKET0(RADEON_ISYNC_CNTL, 0));
	OUT_RING(RADEON_ISYNC_ANY2D_IDLE3D |
		 RADEON_ISYNC_ANY3D_IDLE2D |
		 RADEON_ISYNC_WAIT_IDLEGUI |
		 RADEON_ISYNC_CPSCRATCH_IDLEGUI);
L
Linus Torvalds 已提交
501 502 503 504 505
	RADEON_PURGE_CACHE();
	RADEON_PURGE_ZCACHE();
	RADEON_WAIT_UNTIL_IDLE();
	ADVANCE_RING();
	COMMIT_RING();
506 507

	dev_priv->track_flush |= RADEON_FLUSH_EMITED | RADEON_PURGE_EMITED;
L
Linus Torvalds 已提交
508 509 510 511 512 513
}

/* Reset the Command Processor.  This will not flush any pending
 * commands, so you must wait for the CP command stream to complete
 * before calling this routine.
 */
D
Dave Airlie 已提交
514
static void radeon_do_cp_reset(drm_radeon_private_t * dev_priv)
L
Linus Torvalds 已提交
515 516
{
	u32 cur_read_ptr;
D
Dave Airlie 已提交
517
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
518

D
Dave Airlie 已提交
519 520 521
	cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
	RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
	SET_RING_HEAD(dev_priv, cur_read_ptr);
L
Linus Torvalds 已提交
522 523 524 525 526 527 528
	dev_priv->ring.tail = cur_read_ptr;
}

/* Stop the Command Processor.  This will not flush any pending
 * commands, so you must flush the command stream and wait for the CP
 * to go idle before calling this routine.
 */
D
Dave Airlie 已提交
529
static void radeon_do_cp_stop(drm_radeon_private_t * dev_priv)
L
Linus Torvalds 已提交
530
{
D
Dave Airlie 已提交
531
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
532

D
Dave Airlie 已提交
533
	RADEON_WRITE(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIDIS_INDDIS);
L
Linus Torvalds 已提交
534 535 536 537 538 539

	dev_priv->cp_running = 0;
}

/* Reset the engine.  This will stop the CP if it is running.
 */
540
static int radeon_do_engine_reset(struct drm_device * dev)
L
Linus Torvalds 已提交
541 542
{
	drm_radeon_private_t *dev_priv = dev->dev_private;
543
	u32 clock_cntl_index = 0, mclk_cntl = 0, rbbm_soft_reset;
D
Dave Airlie 已提交
544
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
545

D
Dave Airlie 已提交
546 547
	radeon_do_pixcache_flush(dev_priv);

548 549
	if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV410) {
		/* may need something similar for newer chips */
D
Dave Airlie 已提交
550 551 552 553 554 555 556 557 558 559
		clock_cntl_index = RADEON_READ(RADEON_CLOCK_CNTL_INDEX);
		mclk_cntl = RADEON_READ_PLL(dev, RADEON_MCLK_CNTL);

		RADEON_WRITE_PLL(RADEON_MCLK_CNTL, (mclk_cntl |
						    RADEON_FORCEON_MCLKA |
						    RADEON_FORCEON_MCLKB |
						    RADEON_FORCEON_YCLKA |
						    RADEON_FORCEON_YCLKB |
						    RADEON_FORCEON_MC |
						    RADEON_FORCEON_AIC));
560
	}
D
Dave Airlie 已提交
561

562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583
	rbbm_soft_reset = RADEON_READ(RADEON_RBBM_SOFT_RESET);

	RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset |
					      RADEON_SOFT_RESET_CP |
					      RADEON_SOFT_RESET_HI |
					      RADEON_SOFT_RESET_SE |
					      RADEON_SOFT_RESET_RE |
					      RADEON_SOFT_RESET_PP |
					      RADEON_SOFT_RESET_E2 |
					      RADEON_SOFT_RESET_RB));
	RADEON_READ(RADEON_RBBM_SOFT_RESET);
	RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset &
					      ~(RADEON_SOFT_RESET_CP |
						RADEON_SOFT_RESET_HI |
						RADEON_SOFT_RESET_SE |
						RADEON_SOFT_RESET_RE |
						RADEON_SOFT_RESET_PP |
						RADEON_SOFT_RESET_E2 |
						RADEON_SOFT_RESET_RB)));
	RADEON_READ(RADEON_RBBM_SOFT_RESET);

	if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV410) {
D
Dave Airlie 已提交
584 585 586 587
		RADEON_WRITE_PLL(RADEON_MCLK_CNTL, mclk_cntl);
		RADEON_WRITE(RADEON_CLOCK_CNTL_INDEX, clock_cntl_index);
		RADEON_WRITE(RADEON_RBBM_SOFT_RESET, rbbm_soft_reset);
	}
L
Linus Torvalds 已提交
588

589 590 591 592
	/* setup the raster pipes */
	if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R300)
	    radeon_init_pipes(dev_priv);

L
Linus Torvalds 已提交
593
	/* Reset the CP ring */
D
Dave Airlie 已提交
594
	radeon_do_cp_reset(dev_priv);
L
Linus Torvalds 已提交
595 596 597 598 599

	/* The CP is no longer running after an engine reset */
	dev_priv->cp_running = 0;

	/* Reset any pending vertex, indirect buffers */
D
Dave Airlie 已提交
600
	radeon_freelist_reset(dev);
L
Linus Torvalds 已提交
601 602 603 604

	return 0;
}

605
static void radeon_cp_init_ring_buffer(struct drm_device * dev,
606 607
				       drm_radeon_private_t *dev_priv,
				       struct drm_file *file_priv)
L
Linus Torvalds 已提交
608
{
609
	struct drm_radeon_master_private *master_priv;
L
Linus Torvalds 已提交
610 611
	u32 ring_start, cur_read_ptr;
	u32 tmp;
D
Dave Airlie 已提交
612

613 614 615 616 617 618
	/* Initialize the memory controller. With new memory map, the fb location
	 * is not changed, it should have been properly initialized already. Part
	 * of the problem is that the code below is bogus, assuming the GART is
	 * always appended to the fb which is not necessarily the case
	 */
	if (!dev_priv->new_memmap)
D
Dave Airlie 已提交
619
		radeon_write_fb_location(dev_priv,
620 621
			     ((dev_priv->gart_vm_start - 1) & 0xffff0000)
			     | (dev_priv->fb_location >> 16));
L
Linus Torvalds 已提交
622 623

#if __OS_HAS_AGP
624
	if (dev_priv->flags & RADEON_IS_AGP) {
625 626
		radeon_write_agp_base(dev_priv, dev->agp->base);

D
Dave Airlie 已提交
627
		radeon_write_agp_location(dev_priv,
D
Dave Airlie 已提交
628 629 630
			     (((dev_priv->gart_vm_start - 1 +
				dev_priv->gart_size) & 0xffff0000) |
			      (dev_priv->gart_vm_start >> 16)));
L
Linus Torvalds 已提交
631 632 633 634

		ring_start = (dev_priv->cp_ring->offset
			      - dev->agp->base
			      + dev_priv->gart_vm_start);
635
	} else
L
Linus Torvalds 已提交
636 637
#endif
		ring_start = (dev_priv->cp_ring->offset
638
			      - (unsigned long)dev->sg->virtual
L
Linus Torvalds 已提交
639 640
			      + dev_priv->gart_vm_start);

D
Dave Airlie 已提交
641
	RADEON_WRITE(RADEON_CP_RB_BASE, ring_start);
L
Linus Torvalds 已提交
642 643

	/* Set the write pointer delay */
D
Dave Airlie 已提交
644
	RADEON_WRITE(RADEON_CP_RB_WPTR_DELAY, 0);
L
Linus Torvalds 已提交
645 646

	/* Initialize the ring buffer's read and write pointers */
D
Dave Airlie 已提交
647 648 649
	cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
	RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
	SET_RING_HEAD(dev_priv, cur_read_ptr);
L
Linus Torvalds 已提交
650 651 652
	dev_priv->ring.tail = cur_read_ptr;

#if __OS_HAS_AGP
653
	if (dev_priv->flags & RADEON_IS_AGP) {
D
Dave Airlie 已提交
654 655 656
		RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR,
			     dev_priv->ring_rptr->offset
			     - dev->agp->base + dev_priv->gart_vm_start);
L
Linus Torvalds 已提交
657 658 659
	} else
#endif
	{
D
Dave Airlie 已提交
660
		struct drm_sg_mem *entry = dev->sg;
L
Linus Torvalds 已提交
661 662
		unsigned long tmp_ofs, page_ofs;

663 664
		tmp_ofs = dev_priv->ring_rptr->offset -
				(unsigned long)dev->sg->virtual;
L
Linus Torvalds 已提交
665 666
		page_ofs = tmp_ofs >> PAGE_SHIFT;

D
Dave Airlie 已提交
667 668 669 670
		RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR, entry->busaddr[page_ofs]);
		DRM_DEBUG("ring rptr: offset=0x%08lx handle=0x%08lx\n",
			  (unsigned long)entry->busaddr[page_ofs],
			  entry->handle + tmp_ofs);
L
Linus Torvalds 已提交
671 672
	}

673 674 675
	/* Set ring buffer size */
#ifdef __BIG_ENDIAN
	RADEON_WRITE(RADEON_CP_RB_CNTL,
676 677 678 679
		     RADEON_BUF_SWAP_32BIT |
		     (dev_priv->ring.fetch_size_l2ow << 18) |
		     (dev_priv->ring.rptr_update_l2qw << 8) |
		     dev_priv->ring.size_l2qw);
680
#else
681 682 683 684
	RADEON_WRITE(RADEON_CP_RB_CNTL,
		     (dev_priv->ring.fetch_size_l2ow << 18) |
		     (dev_priv->ring.rptr_update_l2qw << 8) |
		     dev_priv->ring.size_l2qw);
685 686 687
#endif


L
Linus Torvalds 已提交
688 689 690 691 692 693 694
	/* Initialize the scratch register pointer.  This will cause
	 * the scratch register values to be written out to memory
	 * whenever they are updated.
	 *
	 * We simply put this behind the ring read pointer, this works
	 * with PCI GART as well as (whatever kind of) AGP GART
	 */
D
Dave Airlie 已提交
695 696
	RADEON_WRITE(RADEON_SCRATCH_ADDR, RADEON_READ(RADEON_CP_RB_RPTR_ADDR)
		     + RADEON_SCRATCH_REG_OFFSET);
L
Linus Torvalds 已提交
697

D
Dave Airlie 已提交
698
	RADEON_WRITE(RADEON_SCRATCH_UMSK, 0x7);
L
Linus Torvalds 已提交
699

700
	/* Turn on bus mastering */
701
	if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
702
	    ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
703 704
		/* rs600/rs690/rs740 */
		tmp = RADEON_READ(RADEON_BUS_CNTL) & ~RS600_BUS_MASTER_DIS;
705
		RADEON_WRITE(RADEON_BUS_CNTL, tmp);
706 707 708 709 710
	} else if (((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV350) ||
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) ||
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
		/* r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
711 712 713
		tmp = RADEON_READ(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
		RADEON_WRITE(RADEON_BUS_CNTL, tmp);
	} /* PCIE cards appears to not need this */
L
Linus Torvalds 已提交
714

715
	radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(0), 0);
716
	RADEON_WRITE(RADEON_LAST_FRAME_REG, 0);
L
Linus Torvalds 已提交
717

718
	radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(1), 0);
719
	RADEON_WRITE(RADEON_LAST_DISPATCH_REG, 0);
L
Linus Torvalds 已提交
720

721
	radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(2), 0);
722
	RADEON_WRITE(RADEON_LAST_CLEAR_REG, 0);
L
Linus Torvalds 已提交
723

724 725 726 727 728 729 730 731
	/* reset sarea copies of these */
	master_priv = file_priv->master->driver_priv;
	if (master_priv->sarea_priv) {
		master_priv->sarea_priv->last_frame = 0;
		master_priv->sarea_priv->last_dispatch = 0;
		master_priv->sarea_priv->last_clear = 0;
	}

D
Dave Airlie 已提交
732
	radeon_do_wait_for_idle(dev_priv);
L
Linus Torvalds 已提交
733 734

	/* Sync everything up */
D
Dave Airlie 已提交
735 736 737 738 739
	RADEON_WRITE(RADEON_ISYNC_CNTL,
		     (RADEON_ISYNC_ANY2D_IDLE3D |
		      RADEON_ISYNC_ANY3D_IDLE2D |
		      RADEON_ISYNC_WAIT_IDLEGUI |
		      RADEON_ISYNC_CPSCRATCH_IDLEGUI));
740 741 742 743 744 745 746

}

static void radeon_test_writeback(drm_radeon_private_t * dev_priv)
{
	u32 tmp;

747 748 749
	/* Start with assuming that writeback doesn't work */
	dev_priv->writeback_works = 0;

750 751 752
	/* Writeback doesn't seem to work everywhere, test it here and possibly
	 * enable it if it appears to work
	 */
753 754
	radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(1), 0);

755 756 757
	RADEON_WRITE(RADEON_SCRATCH_REG1, 0xdeadbeef);

	for (tmp = 0; tmp < dev_priv->usec_timeout; tmp++) {
758 759 760 761
		u32 val;

		val = radeon_read_ring_rptr(dev_priv, RADEON_SCRATCHOFF(1));
		if (val == 0xdeadbeef)
762 763 764 765 766 767 768 769 770 771 772 773 774 775 776
			break;
		DRM_UDELAY(1);
	}

	if (tmp < dev_priv->usec_timeout) {
		dev_priv->writeback_works = 1;
		DRM_INFO("writeback test succeeded in %d usecs\n", tmp);
	} else {
		dev_priv->writeback_works = 0;
		DRM_INFO("writeback test failed\n");
	}
	if (radeon_no_wb == 1) {
		dev_priv->writeback_works = 0;
		DRM_INFO("writeback forced off\n");
	}
777 778 779 780 781 782 783

	if (!dev_priv->writeback_works) {
		/* Disable writeback to avoid unnecessary bus master transfer */
		RADEON_WRITE(RADEON_CP_RB_CNTL, RADEON_READ(RADEON_CP_RB_CNTL) |
			     RADEON_RB_NO_UPDATE);
		RADEON_WRITE(RADEON_SCRATCH_UMSK, 0);
	}
L
Linus Torvalds 已提交
784 785
}

786 787
/* Enable or disable IGP GART on the chip */
static void radeon_set_igpgart(drm_radeon_private_t * dev_priv, int on)
788 789 790 791
{
	u32 temp;

	if (on) {
792
		DRM_DEBUG("programming igp gart %08X %08lX %08X\n",
793 794 795 796
			  dev_priv->gart_vm_start,
			  (long)dev_priv->gart_info.bus_addr,
			  dev_priv->gart_size);

797
		temp = IGP_READ_MCIND(dev_priv, RS480_MC_MISC_CNTL);
798 799
		if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
		    ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
800 801 802 803
			IGP_WRITE_MCIND(RS480_MC_MISC_CNTL, (RS480_GART_INDEX_REG_EN |
							     RS690_BLOCK_GFX_D3_EN));
		else
			IGP_WRITE_MCIND(RS480_MC_MISC_CNTL, RS480_GART_INDEX_REG_EN);
804

805 806
		IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN |
							       RS480_VA_SIZE_32MB));
807

808 809 810 811 812
		temp = IGP_READ_MCIND(dev_priv, RS480_GART_FEATURE_ID);
		IGP_WRITE_MCIND(RS480_GART_FEATURE_ID, (RS480_HANG_EN |
							RS480_TLB_ENABLE |
							RS480_GTW_LAC_EN |
							RS480_1LEVEL_GART));
813

814 815
		temp = dev_priv->gart_info.bus_addr & 0xfffff000;
		temp |= (upper_32_bits(dev_priv->gart_info.bus_addr) & 0xff) << 4;
816 817 818 819 820 821
		IGP_WRITE_MCIND(RS480_GART_BASE, temp);

		temp = IGP_READ_MCIND(dev_priv, RS480_AGP_MODE_CNTL);
		IGP_WRITE_MCIND(RS480_AGP_MODE_CNTL, ((1 << RS480_REQ_TYPE_SNOOP_SHIFT) |
						      RS480_REQ_TYPE_SNOOP_DIS));

822
		radeon_write_agp_base(dev_priv, dev_priv->gart_vm_start);
D
Dave Airlie 已提交
823

824 825 826 827
		dev_priv->gart_size = 32*1024*1024;
		temp = (((dev_priv->gart_vm_start - 1 + dev_priv->gart_size) &
			 0xffff0000) | (dev_priv->gart_vm_start >> 16));

828
		radeon_write_agp_location(dev_priv, temp);
829

830 831 832
		temp = IGP_READ_MCIND(dev_priv, RS480_AGP_ADDRESS_SPACE_SIZE);
		IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN |
							       RS480_VA_SIZE_32MB));
833 834

		do {
835 836
			temp = IGP_READ_MCIND(dev_priv, RS480_GART_CACHE_CNTRL);
			if ((temp & RS480_GART_CACHE_INVALIDATE) == 0)
837 838 839 840
				break;
			DRM_UDELAY(1);
		} while (1);

841 842
		IGP_WRITE_MCIND(RS480_GART_CACHE_CNTRL,
				RS480_GART_CACHE_INVALIDATE);
843

844
		do {
845 846
			temp = IGP_READ_MCIND(dev_priv, RS480_GART_CACHE_CNTRL);
			if ((temp & RS480_GART_CACHE_INVALIDATE) == 0)
847 848 849 850
				break;
			DRM_UDELAY(1);
		} while (1);

851
		IGP_WRITE_MCIND(RS480_GART_CACHE_CNTRL, 0);
852
	} else {
853
		IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, 0);
854 855 856
	}
}

857 858 859 860 861 862
static void radeon_set_pciegart(drm_radeon_private_t * dev_priv, int on)
{
	u32 tmp = RADEON_READ_PCIE(dev_priv, RADEON_PCIE_TX_GART_CNTL);
	if (on) {

		DRM_DEBUG("programming pcie %08X %08lX %08X\n",
D
Dave Airlie 已提交
863 864
			  dev_priv->gart_vm_start,
			  (long)dev_priv->gart_info.bus_addr,
865
			  dev_priv->gart_size);
D
Dave Airlie 已提交
866 867 868 869 870 871 872 873 874 875
		RADEON_WRITE_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO,
				  dev_priv->gart_vm_start);
		RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_BASE,
				  dev_priv->gart_info.bus_addr);
		RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_START_LO,
				  dev_priv->gart_vm_start);
		RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_END_LO,
				  dev_priv->gart_vm_start +
				  dev_priv->gart_size - 1);

D
Dave Airlie 已提交
876
		radeon_write_agp_location(dev_priv, 0xffffffc0); /* ?? */
D
Dave Airlie 已提交
877 878 879

		RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
				  RADEON_PCIE_TX_GART_EN);
880
	} else {
D
Dave Airlie 已提交
881 882
		RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
				  tmp & ~RADEON_PCIE_TX_GART_EN);
883
	}
L
Linus Torvalds 已提交
884 885 886
}

/* Enable or disable PCI GART on the chip */
D
Dave Airlie 已提交
887
static void radeon_set_pcigart(drm_radeon_private_t * dev_priv, int on)
L
Linus Torvalds 已提交
888
{
889
	u32 tmp;
L
Linus Torvalds 已提交
890

891
	if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
892
	    ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740) ||
893
	    (dev_priv->flags & RADEON_IS_IGPGART)) {
894 895 896 897
		radeon_set_igpgart(dev_priv, on);
		return;
	}

898
	if (dev_priv->flags & RADEON_IS_PCIE) {
899 900 901
		radeon_set_pciegart(dev_priv, on);
		return;
	}
L
Linus Torvalds 已提交
902

D
Dave Airlie 已提交
903
	tmp = RADEON_READ(RADEON_AIC_CNTL);
904

D
Dave Airlie 已提交
905 906 907
	if (on) {
		RADEON_WRITE(RADEON_AIC_CNTL,
			     tmp | RADEON_PCIGART_TRANSLATE_EN);
L
Linus Torvalds 已提交
908 909 910

		/* set PCI GART page-table base address
		 */
911
		RADEON_WRITE(RADEON_AIC_PT_BASE, dev_priv->gart_info.bus_addr);
L
Linus Torvalds 已提交
912 913 914

		/* set address range for PCI address translate
		 */
D
Dave Airlie 已提交
915 916 917
		RADEON_WRITE(RADEON_AIC_LO_ADDR, dev_priv->gart_vm_start);
		RADEON_WRITE(RADEON_AIC_HI_ADDR, dev_priv->gart_vm_start
			     + dev_priv->gart_size - 1);
L
Linus Torvalds 已提交
918 919 920

		/* Turn off AGP aperture -- is this required for PCI GART?
		 */
D
Dave Airlie 已提交
921
		radeon_write_agp_location(dev_priv, 0xffffffc0);
D
Dave Airlie 已提交
922
		RADEON_WRITE(RADEON_AGP_COMMAND, 0);	/* clear AGP_COMMAND */
L
Linus Torvalds 已提交
923
	} else {
D
Dave Airlie 已提交
924 925
		RADEON_WRITE(RADEON_AIC_CNTL,
			     tmp & ~RADEON_PCIGART_TRANSLATE_EN);
L
Linus Torvalds 已提交
926 927 928
	}
}

929 930
static int radeon_do_init_cp(struct drm_device *dev, drm_radeon_init_t *init,
			     struct drm_file *file_priv)
L
Linus Torvalds 已提交
931
{
932
	drm_radeon_private_t *dev_priv = dev->dev_private;
933
	struct drm_radeon_master_private *master_priv = file_priv->master->driver_priv;
934

D
Dave Airlie 已提交
935
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
936

D
Dave Airlie 已提交
937
	/* if we require new memory map but we don't have it fail */
938
	if ((dev_priv->flags & RADEON_NEW_MEMMAP) && !dev_priv->new_memmap) {
939
		DRM_ERROR("Cannot initialise DRM on this card\nThis card requires a new X.org DDX for 3D\n");
D
Dave Airlie 已提交
940
		radeon_do_cleanup_cp(dev);
E
Eric Anholt 已提交
941
		return -EINVAL;
D
Dave Airlie 已提交
942 943
	}

944
	if (init->is_pci && (dev_priv->flags & RADEON_IS_AGP)) {
945
		DRM_DEBUG("Forcing AGP card to PCI mode\n");
946 947
		dev_priv->flags &= ~RADEON_IS_AGP;
	} else if (!(dev_priv->flags & (RADEON_IS_AGP | RADEON_IS_PCI | RADEON_IS_PCIE))
948 949
		   && !init->is_pci) {
		DRM_DEBUG("Restoring AGP flag\n");
950
		dev_priv->flags |= RADEON_IS_AGP;
951
	}
L
Linus Torvalds 已提交
952

953
	if ((!(dev_priv->flags & RADEON_IS_AGP)) && !dev->sg) {
D
Dave Airlie 已提交
954
		DRM_ERROR("PCI GART memory not allocated!\n");
L
Linus Torvalds 已提交
955
		radeon_do_cleanup_cp(dev);
E
Eric Anholt 已提交
956
		return -EINVAL;
L
Linus Torvalds 已提交
957 958 959
	}

	dev_priv->usec_timeout = init->usec_timeout;
D
Dave Airlie 已提交
960 961 962
	if (dev_priv->usec_timeout < 1 ||
	    dev_priv->usec_timeout > RADEON_MAX_USEC_TIMEOUT) {
		DRM_DEBUG("TIMEOUT problem!\n");
L
Linus Torvalds 已提交
963
		radeon_do_cleanup_cp(dev);
E
Eric Anholt 已提交
964
		return -EINVAL;
L
Linus Torvalds 已提交
965 966
	}

967 968 969 970
	/* Enable vblank on CRTC1 for older X servers
	 */
	dev_priv->vblank_crtc = DRM_RADEON_VBLANK_CRTC1;

971
	switch(init->func) {
L
Linus Torvalds 已提交
972
	case RADEON_INIT_R200_CP:
D
Dave Airlie 已提交
973
		dev_priv->microcode_version = UCODE_R200;
L
Linus Torvalds 已提交
974 975
		break;
	case RADEON_INIT_R300_CP:
D
Dave Airlie 已提交
976
		dev_priv->microcode_version = UCODE_R300;
L
Linus Torvalds 已提交
977 978
		break;
	default:
D
Dave Airlie 已提交
979
		dev_priv->microcode_version = UCODE_R100;
L
Linus Torvalds 已提交
980
	}
D
Dave Airlie 已提交
981

L
Linus Torvalds 已提交
982 983 984 985 986 987 988
	dev_priv->do_boxes = 0;
	dev_priv->cp_mode = init->cp_mode;

	/* We don't support anything other than bus-mastering ring mode,
	 * but the ring can be in either AGP or PCI space for the ring
	 * read pointer.
	 */
D
Dave Airlie 已提交
989 990 991
	if ((init->cp_mode != RADEON_CSQ_PRIBM_INDDIS) &&
	    (init->cp_mode != RADEON_CSQ_PRIBM_INDBM)) {
		DRM_DEBUG("BAD cp_mode (%x)!\n", init->cp_mode);
L
Linus Torvalds 已提交
992
		radeon_do_cleanup_cp(dev);
E
Eric Anholt 已提交
993
		return -EINVAL;
L
Linus Torvalds 已提交
994 995
	}

D
Dave Airlie 已提交
996
	switch (init->fb_bpp) {
L
Linus Torvalds 已提交
997 998 999 1000 1001 1002 1003 1004
	case 16:
		dev_priv->color_fmt = RADEON_COLOR_FORMAT_RGB565;
		break;
	case 32:
	default:
		dev_priv->color_fmt = RADEON_COLOR_FORMAT_ARGB8888;
		break;
	}
D
Dave Airlie 已提交
1005 1006 1007 1008
	dev_priv->front_offset = init->front_offset;
	dev_priv->front_pitch = init->front_pitch;
	dev_priv->back_offset = init->back_offset;
	dev_priv->back_pitch = init->back_pitch;
L
Linus Torvalds 已提交
1009

D
Dave Airlie 已提交
1010
	switch (init->depth_bpp) {
L
Linus Torvalds 已提交
1011 1012 1013 1014 1015 1016 1017 1018
	case 16:
		dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_16BIT_INT_Z;
		break;
	case 32:
	default:
		dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_24BIT_INT_Z;
		break;
	}
D
Dave Airlie 已提交
1019 1020
	dev_priv->depth_offset = init->depth_offset;
	dev_priv->depth_pitch = init->depth_pitch;
L
Linus Torvalds 已提交
1021 1022 1023 1024 1025 1026 1027 1028

	/* Hardware state for depth clears.  Remove this if/when we no
	 * longer clear the depth buffer with a 3D rectangle.  Hard-code
	 * all values to prevent unwanted 3D state from slipping through
	 * and screwing with the clear operation.
	 */
	dev_priv->depth_clear.rb3d_cntl = (RADEON_PLANE_MASK_ENABLE |
					   (dev_priv->color_fmt << 10) |
D
Dave Airlie 已提交
1029 1030
					   (dev_priv->microcode_version ==
					    UCODE_R100 ? RADEON_ZBLOCK16 : 0));
L
Linus Torvalds 已提交
1031

D
Dave Airlie 已提交
1032 1033 1034 1035 1036 1037 1038
	dev_priv->depth_clear.rb3d_zstencilcntl =
	    (dev_priv->depth_fmt |
	     RADEON_Z_TEST_ALWAYS |
	     RADEON_STENCIL_TEST_ALWAYS |
	     RADEON_STENCIL_S_FAIL_REPLACE |
	     RADEON_STENCIL_ZPASS_REPLACE |
	     RADEON_STENCIL_ZFAIL_REPLACE | RADEON_Z_WRITE_ENABLE);
L
Linus Torvalds 已提交
1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056

	dev_priv->depth_clear.se_cntl = (RADEON_FFACE_CULL_CW |
					 RADEON_BFACE_SOLID |
					 RADEON_FFACE_SOLID |
					 RADEON_FLAT_SHADE_VTX_LAST |
					 RADEON_DIFFUSE_SHADE_FLAT |
					 RADEON_ALPHA_SHADE_FLAT |
					 RADEON_SPECULAR_SHADE_FLAT |
					 RADEON_FOG_SHADE_FLAT |
					 RADEON_VTX_PIX_CENTER_OGL |
					 RADEON_ROUND_MODE_TRUNC |
					 RADEON_ROUND_PREC_8TH_PIX);


	dev_priv->ring_offset = init->ring_offset;
	dev_priv->ring_rptr_offset = init->ring_rptr_offset;
	dev_priv->buffers_offset = init->buffers_offset;
	dev_priv->gart_textures_offset = init->gart_textures_offset;
D
Dave Airlie 已提交
1057

1058 1059
	master_priv->sarea = drm_getsarea(dev);
	if (!master_priv->sarea) {
L
Linus Torvalds 已提交
1060 1061
		DRM_ERROR("could not find sarea!\n");
		radeon_do_cleanup_cp(dev);
E
Eric Anholt 已提交
1062
		return -EINVAL;
L
Linus Torvalds 已提交
1063 1064 1065
	}

	dev_priv->cp_ring = drm_core_findmap(dev, init->ring_offset);
D
Dave Airlie 已提交
1066
	if (!dev_priv->cp_ring) {
L
Linus Torvalds 已提交
1067 1068
		DRM_ERROR("could not find cp ring region!\n");
		radeon_do_cleanup_cp(dev);
E
Eric Anholt 已提交
1069
		return -EINVAL;
L
Linus Torvalds 已提交
1070 1071
	}
	dev_priv->ring_rptr = drm_core_findmap(dev, init->ring_rptr_offset);
D
Dave Airlie 已提交
1072
	if (!dev_priv->ring_rptr) {
L
Linus Torvalds 已提交
1073 1074
		DRM_ERROR("could not find ring read pointer!\n");
		radeon_do_cleanup_cp(dev);
E
Eric Anholt 已提交
1075
		return -EINVAL;
L
Linus Torvalds 已提交
1076
	}
1077
	dev->agp_buffer_token = init->buffers_offset;
L
Linus Torvalds 已提交
1078
	dev->agp_buffer_map = drm_core_findmap(dev, init->buffers_offset);
D
Dave Airlie 已提交
1079
	if (!dev->agp_buffer_map) {
L
Linus Torvalds 已提交
1080 1081
		DRM_ERROR("could not find dma buffer region!\n");
		radeon_do_cleanup_cp(dev);
E
Eric Anholt 已提交
1082
		return -EINVAL;
L
Linus Torvalds 已提交
1083 1084
	}

D
Dave Airlie 已提交
1085 1086 1087 1088
	if (init->gart_textures_offset) {
		dev_priv->gart_textures =
		    drm_core_findmap(dev, init->gart_textures_offset);
		if (!dev_priv->gart_textures) {
L
Linus Torvalds 已提交
1089 1090
			DRM_ERROR("could not find GART texture region!\n");
			radeon_do_cleanup_cp(dev);
E
Eric Anholt 已提交
1091
			return -EINVAL;
L
Linus Torvalds 已提交
1092 1093 1094 1095
		}
	}

#if __OS_HAS_AGP
1096
	if (dev_priv->flags & RADEON_IS_AGP) {
1097 1098 1099
		drm_core_ioremap_wc(dev_priv->cp_ring, dev);
		drm_core_ioremap_wc(dev_priv->ring_rptr, dev);
		drm_core_ioremap_wc(dev->agp_buffer_map, dev);
D
Dave Airlie 已提交
1100 1101 1102
		if (!dev_priv->cp_ring->handle ||
		    !dev_priv->ring_rptr->handle ||
		    !dev->agp_buffer_map->handle) {
L
Linus Torvalds 已提交
1103 1104
			DRM_ERROR("could not find ioremap agp regions!\n");
			radeon_do_cleanup_cp(dev);
E
Eric Anholt 已提交
1105
			return -EINVAL;
L
Linus Torvalds 已提交
1106 1107 1108 1109
		}
	} else
#endif
	{
1110 1111
		dev_priv->cp_ring->handle =
			(void *)(unsigned long)dev_priv->cp_ring->offset;
L
Linus Torvalds 已提交
1112
		dev_priv->ring_rptr->handle =
1113
			(void *)(unsigned long)dev_priv->ring_rptr->offset;
D
Dave Airlie 已提交
1114
		dev->agp_buffer_map->handle =
1115
			(void *)(unsigned long)dev->agp_buffer_map->offset;
D
Dave Airlie 已提交
1116 1117 1118 1119 1120 1121 1122

		DRM_DEBUG("dev_priv->cp_ring->handle %p\n",
			  dev_priv->cp_ring->handle);
		DRM_DEBUG("dev_priv->ring_rptr->handle %p\n",
			  dev_priv->ring_rptr->handle);
		DRM_DEBUG("dev->agp_buffer_map->handle %p\n",
			  dev->agp_buffer_map->handle);
L
Linus Torvalds 已提交
1123 1124
	}

D
Dave Airlie 已提交
1125
	dev_priv->fb_location = (radeon_read_fb_location(dev_priv) & 0xffff) << 16;
D
Dave Airlie 已提交
1126
	dev_priv->fb_size =
D
Dave Airlie 已提交
1127
		((radeon_read_fb_location(dev_priv) & 0xffff0000u) + 0x10000)
1128
		- dev_priv->fb_location;
L
Linus Torvalds 已提交
1129

D
Dave Airlie 已提交
1130 1131 1132
	dev_priv->front_pitch_offset = (((dev_priv->front_pitch / 64) << 22) |
					((dev_priv->front_offset
					  + dev_priv->fb_location) >> 10));
L
Linus Torvalds 已提交
1133

D
Dave Airlie 已提交
1134 1135 1136
	dev_priv->back_pitch_offset = (((dev_priv->back_pitch / 64) << 22) |
				       ((dev_priv->back_offset
					 + dev_priv->fb_location) >> 10));
L
Linus Torvalds 已提交
1137

D
Dave Airlie 已提交
1138 1139 1140
	dev_priv->depth_pitch_offset = (((dev_priv->depth_pitch / 64) << 22) |
					((dev_priv->depth_offset
					  + dev_priv->fb_location) >> 10));
L
Linus Torvalds 已提交
1141 1142

	dev_priv->gart_size = init->gart_size;
1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154

	/* New let's set the memory map ... */
	if (dev_priv->new_memmap) {
		u32 base = 0;

		DRM_INFO("Setting GART location based on new memory map\n");

		/* If using AGP, try to locate the AGP aperture at the same
		 * location in the card and on the bus, though we have to
		 * align it down.
		 */
#if __OS_HAS_AGP
1155
		if (dev_priv->flags & RADEON_IS_AGP) {
1156 1157
			base = dev->agp->base;
			/* Check if valid */
1158 1159
			if ((base + dev_priv->gart_size - 1) >= dev_priv->fb_location &&
			    base < (dev_priv->fb_location + dev_priv->fb_size - 1)) {
1160 1161 1162 1163 1164 1165 1166 1167 1168
				DRM_INFO("Can't use AGP base @0x%08lx, won't fit\n",
					 dev->agp->base);
				base = 0;
			}
		}
#endif
		/* If not or if AGP is at 0 (Macs), try to put it elsewhere */
		if (base == 0) {
			base = dev_priv->fb_location + dev_priv->fb_size;
1169 1170
			if (base < dev_priv->fb_location ||
			    ((base + dev_priv->gart_size) & 0xfffffffful) < base)
1171 1172
				base = dev_priv->fb_location
					- dev_priv->gart_size;
D
Dave Airlie 已提交
1173
		}
1174 1175 1176 1177 1178 1179 1180 1181 1182
		dev_priv->gart_vm_start = base & 0xffc00000u;
		if (dev_priv->gart_vm_start != base)
			DRM_INFO("GART aligned down from 0x%08x to 0x%08x\n",
				 base, dev_priv->gart_vm_start);
	} else {
		DRM_INFO("Setting GART location based on old memory map\n");
		dev_priv->gart_vm_start = dev_priv->fb_location +
			RADEON_READ(RADEON_CONFIG_APER_SIZE);
	}
L
Linus Torvalds 已提交
1183 1184

#if __OS_HAS_AGP
1185
	if (dev_priv->flags & RADEON_IS_AGP)
L
Linus Torvalds 已提交
1186
		dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
D
Dave Airlie 已提交
1187 1188
						 - dev->agp->base
						 + dev_priv->gart_vm_start);
L
Linus Torvalds 已提交
1189 1190 1191
	else
#endif
		dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
1192 1193
					- (unsigned long)dev->sg->virtual
					+ dev_priv->gart_vm_start);
L
Linus Torvalds 已提交
1194

D
Dave Airlie 已提交
1195 1196 1197 1198
	DRM_DEBUG("dev_priv->gart_size %d\n", dev_priv->gart_size);
	DRM_DEBUG("dev_priv->gart_vm_start 0x%x\n", dev_priv->gart_vm_start);
	DRM_DEBUG("dev_priv->gart_buffers_offset 0x%lx\n",
		  dev_priv->gart_buffers_offset);
L
Linus Torvalds 已提交
1199

D
Dave Airlie 已提交
1200 1201
	dev_priv->ring.start = (u32 *) dev_priv->cp_ring->handle;
	dev_priv->ring.end = ((u32 *) dev_priv->cp_ring->handle
L
Linus Torvalds 已提交
1202 1203
			      + init->ring_size / sizeof(u32));
	dev_priv->ring.size = init->ring_size;
D
Dave Airlie 已提交
1204
	dev_priv->ring.size_l2qw = drm_order(init->ring_size / 8);
L
Linus Torvalds 已提交
1205

1206 1207 1208 1209 1210
	dev_priv->ring.rptr_update = /* init->rptr_update */ 4096;
	dev_priv->ring.rptr_update_l2qw = drm_order( /* init->rptr_update */ 4096 / 8);

	dev_priv->ring.fetch_size = /* init->fetch_size */ 32;
	dev_priv->ring.fetch_size_l2ow = drm_order( /* init->fetch_size */ 32 / 16);
D
Dave Airlie 已提交
1211
	dev_priv->ring.tail_mask = (dev_priv->ring.size / sizeof(u32)) - 1;
L
Linus Torvalds 已提交
1212 1213 1214 1215

	dev_priv->ring.high_mark = RADEON_RING_HIGH_MARK;

#if __OS_HAS_AGP
1216
	if (dev_priv->flags & RADEON_IS_AGP) {
L
Linus Torvalds 已提交
1217
		/* Turn off PCI GART */
D
Dave Airlie 已提交
1218
		radeon_set_pcigart(dev_priv, 0);
L
Linus Torvalds 已提交
1219 1220 1221
	} else
#endif
	{
1222
		dev_priv->gart_info.table_mask = DMA_BIT_MASK(32);
1223
		/* if we have an offset set from userspace */
1224
		if (dev_priv->pcigart_offset_set) {
D
Dave Airlie 已提交
1225
			dev_priv->gart_info.bus_addr =
1226
				(resource_size_t)dev_priv->pcigart_offset + dev_priv->fb_location;
1227
			dev_priv->gart_info.mapping.offset =
1228
			    dev_priv->pcigart_offset + dev_priv->fb_aper_offset;
1229
			dev_priv->gart_info.mapping.size =
1230
			    dev_priv->gart_info.table_size;
1231

1232
			drm_core_ioremap_wc(&dev_priv->gart_info.mapping, dev);
D
Dave Airlie 已提交
1233
			dev_priv->gart_info.addr =
1234
			    dev_priv->gart_info.mapping.handle;
D
Dave Airlie 已提交
1235

1236 1237 1238 1239
			if (dev_priv->flags & RADEON_IS_PCIE)
				dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCIE;
			else
				dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
D
Dave Airlie 已提交
1240 1241 1242
			dev_priv->gart_info.gart_table_location =
			    DRM_ATI_GART_FB;

1243
			DRM_DEBUG("Setting phys_pci_gart to %p %08lX\n",
D
Dave Airlie 已提交
1244 1245 1246
				  dev_priv->gart_info.addr,
				  dev_priv->pcigart_offset);
		} else {
1247 1248 1249 1250
			if (dev_priv->flags & RADEON_IS_IGPGART)
				dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_IGP;
			else
				dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
D
Dave Airlie 已提交
1251 1252
			dev_priv->gart_info.gart_table_location =
			    DRM_ATI_GART_MAIN;
1253 1254
			dev_priv->gart_info.addr = NULL;
			dev_priv->gart_info.bus_addr = 0;
1255
			if (dev_priv->flags & RADEON_IS_PCIE) {
D
Dave Airlie 已提交
1256 1257
				DRM_ERROR
				    ("Cannot use PCI Express without GART in FB memory\n");
1258
				radeon_do_cleanup_cp(dev);
E
Eric Anholt 已提交
1259
				return -EINVAL;
1260 1261 1262 1263
			}
		}

		if (!drm_ati_pcigart_init(dev, &dev_priv->gart_info)) {
D
Dave Airlie 已提交
1264
			DRM_ERROR("failed to init PCI GART!\n");
L
Linus Torvalds 已提交
1265
			radeon_do_cleanup_cp(dev);
E
Eric Anholt 已提交
1266
			return -ENOMEM;
L
Linus Torvalds 已提交
1267 1268 1269
		}

		/* Turn on PCI GART */
D
Dave Airlie 已提交
1270
		radeon_set_pcigart(dev_priv, 1);
L
Linus Torvalds 已提交
1271 1272
	}

D
Dave Airlie 已提交
1273
	radeon_cp_load_microcode(dev_priv);
1274
	radeon_cp_init_ring_buffer(dev, dev_priv, file_priv);
L
Linus Torvalds 已提交
1275 1276 1277

	dev_priv->last_buf = 0;

D
Dave Airlie 已提交
1278
	radeon_do_engine_reset(dev);
1279
	radeon_test_writeback(dev_priv);
L
Linus Torvalds 已提交
1280 1281 1282 1283

	return 0;
}

1284
static int radeon_do_cleanup_cp(struct drm_device * dev)
L
Linus Torvalds 已提交
1285 1286
{
	drm_radeon_private_t *dev_priv = dev->dev_private;
D
Dave Airlie 已提交
1287
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
1288 1289 1290 1291 1292

	/* Make sure interrupts are disabled here because the uninstall ioctl
	 * may not have been called from userspace and after dev_private
	 * is freed, it's too late.
	 */
D
Dave Airlie 已提交
1293 1294
	if (dev->irq_enabled)
		drm_irq_uninstall(dev);
L
Linus Torvalds 已提交
1295 1296

#if __OS_HAS_AGP
1297
	if (dev_priv->flags & RADEON_IS_AGP) {
1298
		if (dev_priv->cp_ring != NULL) {
D
Dave Airlie 已提交
1299
			drm_core_ioremapfree(dev_priv->cp_ring, dev);
1300 1301 1302
			dev_priv->cp_ring = NULL;
		}
		if (dev_priv->ring_rptr != NULL) {
D
Dave Airlie 已提交
1303
			drm_core_ioremapfree(dev_priv->ring_rptr, dev);
1304 1305
			dev_priv->ring_rptr = NULL;
		}
D
Dave Airlie 已提交
1306 1307
		if (dev->agp_buffer_map != NULL) {
			drm_core_ioremapfree(dev->agp_buffer_map, dev);
L
Linus Torvalds 已提交
1308 1309 1310 1311 1312
			dev->agp_buffer_map = NULL;
		}
	} else
#endif
	{
1313 1314 1315 1316

		if (dev_priv->gart_info.bus_addr) {
			/* Turn off PCI GART */
			radeon_set_pcigart(dev_priv, 0);
1317 1318
			if (!drm_ati_pcigart_cleanup(dev, &dev_priv->gart_info))
				DRM_ERROR("failed to cleanup PCI GART!\n");
1319
		}
D
Dave Airlie 已提交
1320

1321 1322
		if (dev_priv->gart_info.gart_table_location == DRM_ATI_GART_FB)
		{
1323
			drm_core_ioremapfree(&dev_priv->gart_info.mapping, dev);
1324
			dev_priv->gart_info.addr = 0;
1325
		}
L
Linus Torvalds 已提交
1326 1327 1328 1329 1330 1331 1332
	}
	/* only clear to the start of flags */
	memset(dev_priv, 0, offsetof(drm_radeon_private_t, flags));

	return 0;
}

D
Dave Airlie 已提交
1333 1334
/* This code will reinit the Radeon CP hardware after a resume from disc.
 * AFAIK, it would be very difficult to pickle the state at suspend time, so
L
Linus Torvalds 已提交
1335 1336 1337 1338 1339
 * here we make sure that all Radeon hardware initialisation is re-done without
 * affecting running applications.
 *
 * Charl P. Botha <http://cpbotha.net>
 */
1340
static int radeon_do_resume_cp(struct drm_device *dev, struct drm_file *file_priv)
L
Linus Torvalds 已提交
1341 1342 1343
{
	drm_radeon_private_t *dev_priv = dev->dev_private;

D
Dave Airlie 已提交
1344 1345
	if (!dev_priv) {
		DRM_ERROR("Called with no initialization\n");
E
Eric Anholt 已提交
1346
		return -EINVAL;
L
Linus Torvalds 已提交
1347 1348 1349 1350 1351
	}

	DRM_DEBUG("Starting radeon_do_resume_cp()\n");

#if __OS_HAS_AGP
1352
	if (dev_priv->flags & RADEON_IS_AGP) {
L
Linus Torvalds 已提交
1353
		/* Turn off PCI GART */
D
Dave Airlie 已提交
1354
		radeon_set_pcigart(dev_priv, 0);
L
Linus Torvalds 已提交
1355 1356 1357 1358
	} else
#endif
	{
		/* Turn on PCI GART */
D
Dave Airlie 已提交
1359
		radeon_set_pcigart(dev_priv, 1);
L
Linus Torvalds 已提交
1360 1361
	}

D
Dave Airlie 已提交
1362
	radeon_cp_load_microcode(dev_priv);
1363
	radeon_cp_init_ring_buffer(dev, dev_priv, file_priv);
L
Linus Torvalds 已提交
1364

D
Dave Airlie 已提交
1365
	radeon_do_engine_reset(dev);
1366
	radeon_irq_set_state(dev, RADEON_SW_INT_ENABLE, 1);
L
Linus Torvalds 已提交
1367 1368 1369 1370 1371 1372

	DRM_DEBUG("radeon_do_resume_cp() complete\n");

	return 0;
}

1373
int radeon_cp_init(struct drm_device *dev, void *data, struct drm_file *file_priv)
L
Linus Torvalds 已提交
1374
{
1375
	drm_radeon_init_t *init = data;
L
Linus Torvalds 已提交
1376

1377
	LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
1378

1379
	if (init->func == RADEON_INIT_R300_CP)
D
Dave Airlie 已提交
1380
		r300_init_reg_flags(dev);
D
Dave Airlie 已提交
1381

1382
	switch (init->func) {
L
Linus Torvalds 已提交
1383 1384 1385
	case RADEON_INIT_CP:
	case RADEON_INIT_R200_CP:
	case RADEON_INIT_R300_CP:
1386
		return radeon_do_init_cp(dev, init, file_priv);
L
Linus Torvalds 已提交
1387
	case RADEON_CLEANUP_CP:
D
Dave Airlie 已提交
1388
		return radeon_do_cleanup_cp(dev);
L
Linus Torvalds 已提交
1389 1390
	}

E
Eric Anholt 已提交
1391
	return -EINVAL;
L
Linus Torvalds 已提交
1392 1393
}

1394
int radeon_cp_start(struct drm_device *dev, void *data, struct drm_file *file_priv)
L
Linus Torvalds 已提交
1395 1396
{
	drm_radeon_private_t *dev_priv = dev->dev_private;
D
Dave Airlie 已提交
1397
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
1398

1399
	LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
1400

D
Dave Airlie 已提交
1401
	if (dev_priv->cp_running) {
1402
		DRM_DEBUG("while CP running\n");
L
Linus Torvalds 已提交
1403 1404
		return 0;
	}
D
Dave Airlie 已提交
1405
	if (dev_priv->cp_mode == RADEON_CSQ_PRIDIS_INDDIS) {
1406 1407
		DRM_DEBUG("called with bogus CP mode (%d)\n",
			  dev_priv->cp_mode);
L
Linus Torvalds 已提交
1408 1409 1410
		return 0;
	}

D
Dave Airlie 已提交
1411
	radeon_do_cp_start(dev_priv);
L
Linus Torvalds 已提交
1412 1413 1414 1415 1416 1417 1418

	return 0;
}

/* Stop the CP.  The engine must have been idled before calling this
 * routine.
 */
1419
int radeon_cp_stop(struct drm_device *dev, void *data, struct drm_file *file_priv)
L
Linus Torvalds 已提交
1420 1421
{
	drm_radeon_private_t *dev_priv = dev->dev_private;
1422
	drm_radeon_cp_stop_t *stop = data;
L
Linus Torvalds 已提交
1423
	int ret;
D
Dave Airlie 已提交
1424
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
1425

1426
	LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
1427 1428 1429 1430 1431 1432 1433

	if (!dev_priv->cp_running)
		return 0;

	/* Flush any pending CP commands.  This ensures any outstanding
	 * commands are exectuted by the engine before we turn it off.
	 */
1434
	if (stop->flush) {
D
Dave Airlie 已提交
1435
		radeon_do_cp_flush(dev_priv);
L
Linus Torvalds 已提交
1436 1437 1438 1439 1440
	}

	/* If we fail to make the engine go idle, we return an error
	 * code so that the DRM ioctl wrapper can try again.
	 */
1441
	if (stop->idle) {
D
Dave Airlie 已提交
1442 1443 1444
		ret = radeon_do_cp_idle(dev_priv);
		if (ret)
			return ret;
L
Linus Torvalds 已提交
1445 1446 1447 1448 1449 1450
	}

	/* Finally, we can turn off the CP.  If the engine isn't idle,
	 * we will get some dropped triangles as they won't be fully
	 * rendered before the CP is shut down.
	 */
D
Dave Airlie 已提交
1451
	radeon_do_cp_stop(dev_priv);
L
Linus Torvalds 已提交
1452 1453

	/* Reset the engine */
D
Dave Airlie 已提交
1454
	radeon_do_engine_reset(dev);
L
Linus Torvalds 已提交
1455 1456 1457 1458

	return 0;
}

1459
void radeon_do_release(struct drm_device * dev)
L
Linus Torvalds 已提交
1460 1461 1462 1463 1464 1465 1466
{
	drm_radeon_private_t *dev_priv = dev->dev_private;
	int i, ret;

	if (dev_priv) {
		if (dev_priv->cp_running) {
			/* Stop the cp */
D
Dave Airlie 已提交
1467
			while ((ret = radeon_do_cp_idle(dev_priv)) != 0) {
L
Linus Torvalds 已提交
1468 1469 1470 1471 1472 1473 1474
				DRM_DEBUG("radeon_do_cp_idle %d\n", ret);
#ifdef __linux__
				schedule();
#else
				tsleep(&ret, PZERO, "rdnrel", 1);
#endif
			}
D
Dave Airlie 已提交
1475 1476
			radeon_do_cp_stop(dev_priv);
			radeon_do_engine_reset(dev);
L
Linus Torvalds 已提交
1477 1478 1479 1480
		}

		/* Disable *all* interrupts */
		if (dev_priv->mmio)	/* remove this after permanent addmaps */
D
Dave Airlie 已提交
1481
			RADEON_WRITE(RADEON_GEN_INT_CNTL, 0);
L
Linus Torvalds 已提交
1482

D
Dave Airlie 已提交
1483
		if (dev_priv->mmio) {	/* remove all surfaces */
L
Linus Torvalds 已提交
1484
			for (i = 0; i < RADEON_MAX_SURFACES; i++) {
D
Dave Airlie 已提交
1485 1486 1487 1488 1489
				RADEON_WRITE(RADEON_SURFACE0_INFO + 16 * i, 0);
				RADEON_WRITE(RADEON_SURFACE0_LOWER_BOUND +
					     16 * i, 0);
				RADEON_WRITE(RADEON_SURFACE0_UPPER_BOUND +
					     16 * i, 0);
L
Linus Torvalds 已提交
1490 1491 1492 1493
			}
		}

		/* Free memory heap structures */
D
Dave Airlie 已提交
1494 1495
		radeon_mem_takedown(&(dev_priv->gart_heap));
		radeon_mem_takedown(&(dev_priv->fb_heap));
L
Linus Torvalds 已提交
1496 1497

		/* deallocate kernel resources */
D
Dave Airlie 已提交
1498
		radeon_do_cleanup_cp(dev);
L
Linus Torvalds 已提交
1499 1500 1501 1502 1503
	}
}

/* Just reset the CP ring.  Called as part of an X Server engine reset.
 */
1504
int radeon_cp_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
L
Linus Torvalds 已提交
1505 1506
{
	drm_radeon_private_t *dev_priv = dev->dev_private;
D
Dave Airlie 已提交
1507
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
1508

1509
	LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
1510

D
Dave Airlie 已提交
1511
	if (!dev_priv) {
1512
		DRM_DEBUG("called before init done\n");
E
Eric Anholt 已提交
1513
		return -EINVAL;
L
Linus Torvalds 已提交
1514 1515
	}

D
Dave Airlie 已提交
1516
	radeon_do_cp_reset(dev_priv);
L
Linus Torvalds 已提交
1517 1518 1519 1520 1521 1522 1523

	/* The CP is no longer running after an engine reset */
	dev_priv->cp_running = 0;

	return 0;
}

1524
int radeon_cp_idle(struct drm_device *dev, void *data, struct drm_file *file_priv)
L
Linus Torvalds 已提交
1525 1526
{
	drm_radeon_private_t *dev_priv = dev->dev_private;
D
Dave Airlie 已提交
1527
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
1528

1529
	LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
1530

D
Dave Airlie 已提交
1531
	return radeon_do_cp_idle(dev_priv);
L
Linus Torvalds 已提交
1532 1533 1534 1535
}

/* Added by Charl P. Botha to call radeon_do_resume_cp().
 */
1536
int radeon_cp_resume(struct drm_device *dev, void *data, struct drm_file *file_priv)
L
Linus Torvalds 已提交
1537
{
1538
	return radeon_do_resume_cp(dev, file_priv);
L
Linus Torvalds 已提交
1539 1540
}

1541
int radeon_engine_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
L
Linus Torvalds 已提交
1542
{
D
Dave Airlie 已提交
1543
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
1544

1545
	LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
1546

D
Dave Airlie 已提交
1547
	return radeon_do_engine_reset(dev);
L
Linus Torvalds 已提交
1548 1549 1550 1551 1552 1553 1554 1555
}

/* ================================================================
 * Fullscreen mode
 */

/* KW: Deprecated to say the least:
 */
1556
int radeon_fullscreen(struct drm_device *dev, void *data, struct drm_file *file_priv)
L
Linus Torvalds 已提交
1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568
{
	return 0;
}

/* ================================================================
 * Freelist management
 */

/* Original comment: FIXME: ROTATE_BUFS is a hack to cycle through
 *   bufs until freelist code is used.  Note this hides a problem with
 *   the scratch register * (used to keep track of last buffer
 *   completed) being written to before * the last buffer has actually
D
Dave Airlie 已提交
1569
 *   completed rendering.
L
Linus Torvalds 已提交
1570 1571 1572 1573 1574 1575
 *
 * KW:  It's also a good way to find free buffers quickly.
 *
 * KW: Ideally this loop wouldn't exist, and freelist_get wouldn't
 * sleep.  However, bugs in older versions of radeon_accel.c mean that
 * we essentially have to do this, else old clients will break.
D
Dave Airlie 已提交
1576
 *
L
Linus Torvalds 已提交
1577 1578
 * However, it does leave open a potential deadlock where all the
 * buffers are held by other clients, which can't release them because
D
Dave Airlie 已提交
1579
 * they can't get the lock.
L
Linus Torvalds 已提交
1580 1581
 */

D
Dave Airlie 已提交
1582
struct drm_buf *radeon_freelist_get(struct drm_device * dev)
L
Linus Torvalds 已提交
1583
{
1584
	struct drm_device_dma *dma = dev->dma;
L
Linus Torvalds 已提交
1585 1586
	drm_radeon_private_t *dev_priv = dev->dev_private;
	drm_radeon_buf_priv_t *buf_priv;
D
Dave Airlie 已提交
1587
	struct drm_buf *buf;
L
Linus Torvalds 已提交
1588 1589 1590
	int i, t;
	int start;

D
Dave Airlie 已提交
1591
	if (++dev_priv->last_buf >= dma->buf_count)
L
Linus Torvalds 已提交
1592 1593 1594 1595
		dev_priv->last_buf = 0;

	start = dev_priv->last_buf;

D
Dave Airlie 已提交
1596
	for (t = 0; t < dev_priv->usec_timeout; t++) {
1597
		u32 done_age = GET_SCRATCH(dev_priv, 1);
D
Dave Airlie 已提交
1598 1599
		DRM_DEBUG("done_age = %d\n", done_age);
		for (i = start; i < dma->buf_count; i++) {
L
Linus Torvalds 已提交
1600 1601
			buf = dma->buflist[i];
			buf_priv = buf->dev_private;
1602 1603 1604
			if (buf->file_priv == NULL || (buf->pending &&
						       buf_priv->age <=
						       done_age)) {
L
Linus Torvalds 已提交
1605 1606 1607 1608 1609 1610 1611 1612
				dev_priv->stats.requested_bufs++;
				buf->pending = 0;
				return buf;
			}
			start = 0;
		}

		if (t) {
D
Dave Airlie 已提交
1613
			DRM_UDELAY(1);
L
Linus Torvalds 已提交
1614 1615 1616 1617
			dev_priv->stats.freelist_loops++;
		}
	}

D
Dave Airlie 已提交
1618
	DRM_DEBUG("returning NULL!\n");
L
Linus Torvalds 已提交
1619 1620
	return NULL;
}
D
Dave Airlie 已提交
1621

L
Linus Torvalds 已提交
1622
#if 0
D
Dave Airlie 已提交
1623
struct drm_buf *radeon_freelist_get(struct drm_device * dev)
L
Linus Torvalds 已提交
1624
{
1625
	struct drm_device_dma *dma = dev->dma;
L
Linus Torvalds 已提交
1626 1627
	drm_radeon_private_t *dev_priv = dev->dev_private;
	drm_radeon_buf_priv_t *buf_priv;
D
Dave Airlie 已提交
1628
	struct drm_buf *buf;
L
Linus Torvalds 已提交
1629 1630
	int i, t;
	int start;
1631
	u32 done_age;
L
Linus Torvalds 已提交
1632

1633
	done_age = radeon_read_ring_rptr(dev_priv, RADEON_SCRATCHOFF(1));
D
Dave Airlie 已提交
1634
	if (++dev_priv->last_buf >= dma->buf_count)
L
Linus Torvalds 已提交
1635 1636 1637 1638
		dev_priv->last_buf = 0;

	start = dev_priv->last_buf;
	dev_priv->stats.freelist_loops++;
D
Dave Airlie 已提交
1639 1640 1641

	for (t = 0; t < 2; t++) {
		for (i = start; i < dma->buf_count; i++) {
L
Linus Torvalds 已提交
1642 1643
			buf = dma->buflist[i];
			buf_priv = buf->dev_private;
1644 1645 1646
			if (buf->file_priv == 0 || (buf->pending &&
						    buf_priv->age <=
						    done_age)) {
L
Linus Torvalds 已提交
1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658
				dev_priv->stats.requested_bufs++;
				buf->pending = 0;
				return buf;
			}
		}
		start = 0;
	}

	return NULL;
}
#endif

1659
void radeon_freelist_reset(struct drm_device * dev)
L
Linus Torvalds 已提交
1660
{
1661
	struct drm_device_dma *dma = dev->dma;
L
Linus Torvalds 已提交
1662 1663 1664 1665
	drm_radeon_private_t *dev_priv = dev->dev_private;
	int i;

	dev_priv->last_buf = 0;
D
Dave Airlie 已提交
1666
	for (i = 0; i < dma->buf_count; i++) {
D
Dave Airlie 已提交
1667
		struct drm_buf *buf = dma->buflist[i];
L
Linus Torvalds 已提交
1668 1669 1670 1671 1672 1673 1674 1675 1676
		drm_radeon_buf_priv_t *buf_priv = buf->dev_private;
		buf_priv->age = 0;
	}
}

/* ================================================================
 * CP command submission
 */

D
Dave Airlie 已提交
1677
int radeon_wait_ring(drm_radeon_private_t * dev_priv, int n)
L
Linus Torvalds 已提交
1678 1679 1680
{
	drm_radeon_ring_buffer_t *ring = &dev_priv->ring;
	int i;
D
Dave Airlie 已提交
1681
	u32 last_head = GET_RING_HEAD(dev_priv);
L
Linus Torvalds 已提交
1682

D
Dave Airlie 已提交
1683 1684
	for (i = 0; i < dev_priv->usec_timeout; i++) {
		u32 head = GET_RING_HEAD(dev_priv);
L
Linus Torvalds 已提交
1685 1686

		ring->space = (head - ring->tail) * sizeof(u32);
D
Dave Airlie 已提交
1687
		if (ring->space <= 0)
L
Linus Torvalds 已提交
1688
			ring->space += ring->size;
D
Dave Airlie 已提交
1689
		if (ring->space > n)
L
Linus Torvalds 已提交
1690
			return 0;
D
Dave Airlie 已提交
1691

L
Linus Torvalds 已提交
1692 1693 1694 1695 1696 1697
		dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;

		if (head != last_head)
			i = 0;
		last_head = head;

D
Dave Airlie 已提交
1698
		DRM_UDELAY(1);
L
Linus Torvalds 已提交
1699 1700 1701 1702
	}

	/* FIXME: This return value is ignored in the BEGIN_RING macro! */
#if RADEON_FIFO_DEBUG
D
Dave Airlie 已提交
1703 1704
	radeon_status(dev_priv);
	DRM_ERROR("failed!\n");
L
Linus Torvalds 已提交
1705
#endif
E
Eric Anholt 已提交
1706
	return -EBUSY;
L
Linus Torvalds 已提交
1707 1708
}

1709 1710
static int radeon_cp_get_buffers(struct drm_device *dev,
				 struct drm_file *file_priv,
1711
				 struct drm_dma * d)
L
Linus Torvalds 已提交
1712 1713
{
	int i;
D
Dave Airlie 已提交
1714
	struct drm_buf *buf;
L
Linus Torvalds 已提交
1715

D
Dave Airlie 已提交
1716 1717 1718
	for (i = d->granted_count; i < d->request_count; i++) {
		buf = radeon_freelist_get(dev);
		if (!buf)
E
Eric Anholt 已提交
1719
			return -EBUSY;	/* NOTE: broken client */
L
Linus Torvalds 已提交
1720

1721
		buf->file_priv = file_priv;
L
Linus Torvalds 已提交
1722

D
Dave Airlie 已提交
1723 1724
		if (DRM_COPY_TO_USER(&d->request_indices[i], &buf->idx,
				     sizeof(buf->idx)))
E
Eric Anholt 已提交
1725
			return -EFAULT;
D
Dave Airlie 已提交
1726 1727
		if (DRM_COPY_TO_USER(&d->request_sizes[i], &buf->total,
				     sizeof(buf->total)))
E
Eric Anholt 已提交
1728
			return -EFAULT;
L
Linus Torvalds 已提交
1729 1730 1731 1732 1733 1734

		d->granted_count++;
	}
	return 0;
}

1735
int radeon_cp_buffers(struct drm_device *dev, void *data, struct drm_file *file_priv)
L
Linus Torvalds 已提交
1736
{
1737
	struct drm_device_dma *dma = dev->dma;
L
Linus Torvalds 已提交
1738
	int ret = 0;
1739
	struct drm_dma *d = data;
L
Linus Torvalds 已提交
1740

1741
	LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
1742 1743 1744

	/* Please don't send us buffers.
	 */
1745
	if (d->send_count != 0) {
D
Dave Airlie 已提交
1746
		DRM_ERROR("Process %d trying to send %d buffers via drmDMA\n",
1747
			  DRM_CURRENTPID, d->send_count);
E
Eric Anholt 已提交
1748
		return -EINVAL;
L
Linus Torvalds 已提交
1749 1750 1751 1752
	}

	/* We'll send you buffers.
	 */
1753
	if (d->request_count < 0 || d->request_count > dma->buf_count) {
D
Dave Airlie 已提交
1754
		DRM_ERROR("Process %d trying to get %d buffers (of %d max)\n",
1755
			  DRM_CURRENTPID, d->request_count, dma->buf_count);
E
Eric Anholt 已提交
1756
		return -EINVAL;
L
Linus Torvalds 已提交
1757 1758
	}

1759
	d->granted_count = 0;
L
Linus Torvalds 已提交
1760

1761 1762
	if (d->request_count) {
		ret = radeon_cp_get_buffers(dev, file_priv, d);
L
Linus Torvalds 已提交
1763 1764 1765 1766 1767
	}

	return ret;
}

1768
int radeon_driver_load(struct drm_device *dev, unsigned long flags)
L
Linus Torvalds 已提交
1769 1770 1771 1772 1773 1774
{
	drm_radeon_private_t *dev_priv;
	int ret = 0;

	dev_priv = drm_alloc(sizeof(drm_radeon_private_t), DRM_MEM_DRIVER);
	if (dev_priv == NULL)
E
Eric Anholt 已提交
1775
		return -ENOMEM;
L
Linus Torvalds 已提交
1776 1777 1778 1779 1780

	memset(dev_priv, 0, sizeof(drm_radeon_private_t));
	dev->dev_private = (void *)dev_priv;
	dev_priv->flags = flags;

1781
	switch (flags & RADEON_FAMILY_MASK) {
L
Linus Torvalds 已提交
1782 1783 1784 1785
	case CHIP_R100:
	case CHIP_RV200:
	case CHIP_R200:
	case CHIP_R300:
1786
	case CHIP_R350:
D
Dave Airlie 已提交
1787
	case CHIP_R420:
1788
	case CHIP_R423:
1789
	case CHIP_RV410:
D
Dave Airlie 已提交
1790 1791 1792 1793
	case CHIP_RV515:
	case CHIP_R520:
	case CHIP_RV570:
	case CHIP_R580:
1794
		dev_priv->flags |= RADEON_HAS_HIERZ;
L
Linus Torvalds 已提交
1795 1796
		break;
	default:
D
Dave Airlie 已提交
1797
		/* all other chips have no hierarchical z buffer */
L
Linus Torvalds 已提交
1798 1799
		break;
	}
D
Dave Airlie 已提交
1800 1801

	if (drm_device_is_agp(dev))
1802
		dev_priv->flags |= RADEON_IS_AGP;
1803
	else if (drm_device_is_pcie(dev))
1804
		dev_priv->flags |= RADEON_IS_PCIE;
1805
	else
1806
		dev_priv->flags |= RADEON_IS_PCI;
1807

1808 1809 1810 1811 1812 1813
	ret = drm_addmap(dev, drm_get_resource_start(dev, 2),
			 drm_get_resource_len(dev, 2), _DRM_REGISTERS,
			 _DRM_READ_ONLY | _DRM_DRIVER, &dev_priv->mmio);
	if (ret != 0)
		return ret;

1814 1815 1816 1817 1818 1819
	ret = drm_vblank_init(dev, 2);
	if (ret) {
		radeon_driver_unload(dev);
		return ret;
	}

D
Dave Airlie 已提交
1820
	DRM_DEBUG("%s card detected\n",
1821
		  ((dev_priv->flags & RADEON_IS_AGP) ? "AGP" : (((dev_priv->flags & RADEON_IS_PCIE) ? "PCIE" : "PCI"))));
L
Linus Torvalds 已提交
1822 1823 1824
	return ret;
}

1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835
int radeon_master_create(struct drm_device *dev, struct drm_master *master)
{
	struct drm_radeon_master_private *master_priv;
	unsigned long sareapage;
	int ret;

	master_priv = drm_calloc(1, sizeof(*master_priv), DRM_MEM_DRIVER);
	if (!master_priv)
		return -ENOMEM;

	/* prebuild the SAREA */
1836
	sareapage = max_t(unsigned long, SAREA_MAX, PAGE_SIZE);
1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862
	ret = drm_addmap(dev, 0, sareapage, _DRM_SHM, _DRM_CONTAINS_LOCK|_DRM_DRIVER,
			 &master_priv->sarea);
	if (ret) {
		DRM_ERROR("SAREA setup failed\n");
		return ret;
	}
	master_priv->sarea_priv = master_priv->sarea->handle + sizeof(struct drm_sarea);
	master_priv->sarea_priv->pfCurrentPage = 0;

	master->driver_priv = master_priv;
	return 0;
}

void radeon_master_destroy(struct drm_device *dev, struct drm_master *master)
{
	struct drm_radeon_master_private *master_priv = master->driver_priv;

	if (!master_priv)
		return;

	if (master_priv->sarea_priv &&
	    master_priv->sarea_priv->pfCurrentPage != 0)
		radeon_cp_dispatch_flip(dev, master);

	master_priv->sarea_priv = NULL;
	if (master_priv->sarea)
1863
		drm_rmmap_locked(dev, master_priv->sarea);
1864 1865 1866 1867 1868 1869

	drm_free(master_priv, sizeof(*master_priv), DRM_MEM_DRIVER);

	master->driver_priv = NULL;
}

1870 1871 1872 1873
/* Create mappings for registers and framebuffer so userland doesn't necessarily
 * have to find them.
 */
int radeon_driver_firstopen(struct drm_device *dev)
D
Dave Airlie 已提交
1874 1875 1876 1877 1878
{
	int ret;
	drm_local_map_t *map;
	drm_radeon_private_t *dev_priv = dev->dev_private;

1879 1880
	dev_priv->gart_info.table_size = RADEON_PCIGART_TABLE_SIZE;

1881 1882
	dev_priv->fb_aper_offset = drm_get_resource_start(dev, 0);
	ret = drm_addmap(dev, dev_priv->fb_aper_offset,
D
Dave Airlie 已提交
1883 1884 1885 1886 1887 1888 1889 1890
			 drm_get_resource_len(dev, 0), _DRM_FRAME_BUFFER,
			 _DRM_WRITE_COMBINING, &map);
	if (ret != 0)
		return ret;

	return 0;
}

1891
int radeon_driver_unload(struct drm_device *dev)
L
Linus Torvalds 已提交
1892 1893 1894 1895
{
	drm_radeon_private_t *dev_priv = dev->dev_private;

	DRM_DEBUG("\n");
1896 1897 1898

	drm_rmmap(dev, dev_priv->mmio);

L
Linus Torvalds 已提交
1899 1900 1901 1902 1903
	drm_free(dev_priv, sizeof(*dev_priv), DRM_MEM_DRIVER);

	dev->dev_private = NULL;
	return 0;
}