be_cmds.c 58.0 KB
Newer Older
S
Sathya Perla 已提交
1
/*
2
 * Copyright (C) 2005 - 2011 Emulex
S
Sathya Perla 已提交
3 4 5 6 7 8 9 10
 * All rights reserved.
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License version 2
 * as published by the Free Software Foundation.  The full GNU General
 * Public License is included in this distribution in the file called COPYING.
 *
 * Contact Information:
11
 * linux-drivers@emulex.com
S
Sathya Perla 已提交
12
 *
13 14 15
 * Emulex
 * 3333 Susan Street
 * Costa Mesa, CA 92626
S
Sathya Perla 已提交
16 17 18
 */

#include "be.h"
19
#include "be_cmds.h"
S
Sathya Perla 已提交
20

21
/* Must be a power of 2 or else MODULO will BUG_ON */
22 23 24 25 26 27
static int be_get_temp_freq = 64;

static inline void *embedded_payload(struct be_mcc_wrb *wrb)
{
	return wrb->payload.embedded_payload;
}
28

29
static void be_mcc_notify(struct be_adapter *adapter)
30
{
31
	struct be_queue_info *mccq = &adapter->mcc_obj.q;
32 33
	u32 val = 0;

34 35 36 37 38 39
	if (adapter->eeh_err) {
		dev_info(&adapter->pdev->dev,
			"Error in Card Detected! Cannot issue commands\n");
		return;
	}

40 41
	val |= mccq->id & DB_MCCQ_RING_ID_MASK;
	val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
42 43

	wmb();
44
	iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
45 46 47 48 49
}

/* To check if valid bit is set, check the entire word as we don't know
 * the endianness of the data (old entry is host endian while a new entry is
 * little endian) */
50
static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
51 52 53 54 55 56 57 58 59 60 61
{
	if (compl->flags != 0) {
		compl->flags = le32_to_cpu(compl->flags);
		BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
		return true;
	} else {
		return false;
	}
}

/* Need to reset the entire word that houses the valid bit */
62
static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
63 64 65 66
{
	compl->flags = 0;
}

67
static int be_mcc_compl_process(struct be_adapter *adapter,
68
	struct be_mcc_compl *compl)
69 70 71 72 73 74 75 76 77
{
	u16 compl_status, extd_status;

	/* Just swap the status to host endian; mcc tag is opaquely copied
	 * from mcc_wrb */
	be_dws_le_to_cpu(compl, 4);

	compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
				CQE_STATUS_COMPL_MASK;
78

79 80
	if (((compl->tag0 == OPCODE_COMMON_WRITE_FLASHROM) ||
		(compl->tag0 == OPCODE_COMMON_WRITE_OBJECT)) &&
81 82 83 84 85
		(compl->tag1 == CMD_SUBSYSTEM_COMMON)) {
		adapter->flash_status = compl_status;
		complete(&adapter->flash_compl);
	}

86
	if (compl_status == MCC_STATUS_SUCCESS) {
S
Selvin Xavier 已提交
87 88
		if (((compl->tag0 == OPCODE_ETH_GET_STATISTICS) ||
			 (compl->tag0 == OPCODE_ETH_GET_PPORT_STATS)) &&
89
			(compl->tag1 == CMD_SUBSYSTEM_ETH)) {
90
			be_parse_stats(adapter);
A
Ajit Khaparde 已提交
91
			adapter->stats_cmd_sent = false;
92
		}
93 94 95 96 97 98 99 100 101 102
		if (compl->tag0 ==
				OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES) {
			struct be_mcc_wrb *mcc_wrb =
				queue_index_node(&adapter->mcc_obj.q,
						compl->tag1);
			struct be_cmd_resp_get_cntl_addnl_attribs *resp =
				embedded_payload(mcc_wrb);
			adapter->drv_stats.be_on_die_temperature =
				resp->on_die_temperature;
		}
103
	} else {
104 105 106
		if (compl->tag0 == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES)
			be_get_temp_freq = 0;

107 108 109 110 111 112 113 114 115 116 117 118 119 120 121
		if (compl_status == MCC_STATUS_NOT_SUPPORTED ||
			compl_status == MCC_STATUS_ILLEGAL_REQUEST)
			goto done;

		if (compl_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
			dev_warn(&adapter->pdev->dev, "This domain(VM) is not "
				"permitted to execute this cmd (opcode %d)\n",
				compl->tag0);
		} else {
			extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
					CQE_STATUS_EXTD_MASK;
			dev_err(&adapter->pdev->dev, "Cmd (opcode %d) failed:"
				"status %d, extd-status %d\n",
				compl->tag0, compl_status, extd_status);
		}
122
	}
123
done:
124
	return compl_status;
125 126
}

127
/* Link state evt is a string of bytes; no need for endian swapping */
128
static void be_async_link_state_process(struct be_adapter *adapter,
129 130
		struct be_async_event_link_state *evt)
{
131
	be_link_status_update(adapter, evt->port_link_status);
132 133
}

134 135 136 137 138 139
/* Grp5 CoS Priority evt */
static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
		struct be_async_event_grp5_cos_priority *evt)
{
	if (evt->valid) {
		adapter->vlan_prio_bmap = evt->available_priority_bmap;
140
		adapter->recommended_prio &= ~VLAN_PRIO_MASK;
141 142 143 144 145 146 147 148 149 150 151 152 153 154 155
		adapter->recommended_prio =
			evt->reco_default_priority << VLAN_PRIO_SHIFT;
	}
}

/* Grp5 QOS Speed evt */
static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
		struct be_async_event_grp5_qos_link_speed *evt)
{
	if (evt->physical_port == adapter->port_num) {
		/* qos_link_speed is in units of 10 Mbps */
		adapter->link_speed = evt->qos_link_speed * 10;
	}
}

156 157 158 159 160
/*Grp5 PVID evt*/
static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
		struct be_async_event_grp5_pvid_state *evt)
{
	if (evt->enabled)
161
		adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
162 163 164 165
	else
		adapter->pvid = 0;
}

166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182
static void be_async_grp5_evt_process(struct be_adapter *adapter,
		u32 trailer, struct be_mcc_compl *evt)
{
	u8 event_type = 0;

	event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
		ASYNC_TRAILER_EVENT_TYPE_MASK;

	switch (event_type) {
	case ASYNC_EVENT_COS_PRIORITY:
		be_async_grp5_cos_priority_process(adapter,
		(struct be_async_event_grp5_cos_priority *)evt);
	break;
	case ASYNC_EVENT_QOS_SPEED:
		be_async_grp5_qos_speed_process(adapter,
		(struct be_async_event_grp5_qos_link_speed *)evt);
	break;
183 184 185 186
	case ASYNC_EVENT_PVID_STATE:
		be_async_grp5_pvid_state_process(adapter,
		(struct be_async_event_grp5_pvid_state *)evt);
	break;
187 188 189 190 191 192
	default:
		dev_warn(&adapter->pdev->dev, "Unknown grp5 event!\n");
		break;
	}
}

193 194
static inline bool is_link_state_evt(u32 trailer)
{
195
	return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
196
		ASYNC_TRAILER_EVENT_CODE_MASK) ==
197
				ASYNC_EVENT_CODE_LINK_STATE;
198
}
199

200 201 202 203 204 205 206
static inline bool is_grp5_evt(u32 trailer)
{
	return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
		ASYNC_TRAILER_EVENT_CODE_MASK) ==
				ASYNC_EVENT_CODE_GRP_5);
}

207
static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
208
{
209
	struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
210
	struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
211 212 213 214 215 216 217 218

	if (be_mcc_compl_is_new(compl)) {
		queue_tail_inc(mcc_cq);
		return compl;
	}
	return NULL;
}

219 220 221 222 223 224 225 226 227 228 229 230 231 232 233
void be_async_mcc_enable(struct be_adapter *adapter)
{
	spin_lock_bh(&adapter->mcc_cq_lock);

	be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
	adapter->mcc_obj.rearm_cq = true;

	spin_unlock_bh(&adapter->mcc_cq_lock);
}

void be_async_mcc_disable(struct be_adapter *adapter)
{
	adapter->mcc_obj.rearm_cq = false;
}

S
Sathya Perla 已提交
234
int be_process_mcc(struct be_adapter *adapter, int *status)
235
{
236
	struct be_mcc_compl *compl;
S
Sathya Perla 已提交
237
	int num = 0;
238
	struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
239

240 241
	spin_lock_bh(&adapter->mcc_cq_lock);
	while ((compl = be_mcc_compl_get(adapter))) {
242 243
		if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
			/* Interpret flags as an async trailer */
244 245
			if (is_link_state_evt(compl->flags))
				be_async_link_state_process(adapter,
246
				(struct be_async_event_link_state *) compl);
247 248 249
			else if (is_grp5_evt(compl->flags))
				be_async_grp5_evt_process(adapter,
				compl->flags, compl);
250
		} else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
S
Sathya Perla 已提交
251
				*status = be_mcc_compl_process(adapter, compl);
252
				atomic_dec(&mcc_obj->q.used);
253 254 255 256
		}
		be_mcc_compl_use(compl);
		num++;
	}
257

258
	spin_unlock_bh(&adapter->mcc_cq_lock);
S
Sathya Perla 已提交
259
	return num;
260 261
}

262
/* Wait till no more pending mcc requests are present */
263
static int be_mcc_wait_compl(struct be_adapter *adapter)
264
{
265
#define mcc_timeout		120000 /* 12s timeout */
S
Sathya Perla 已提交
266 267 268
	int i, num, status = 0;
	struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;

269 270 271
	if (adapter->eeh_err)
		return -EIO;

272
	for (i = 0; i < mcc_timeout; i++) {
S
Sathya Perla 已提交
273 274 275 276
		num = be_process_mcc(adapter, &status);
		if (num)
			be_cq_notify(adapter, mcc_obj->cq.id,
				mcc_obj->rearm_cq, num);
277

S
Sathya Perla 已提交
278
		if (atomic_read(&mcc_obj->q.used) == 0)
279 280 281
			break;
		udelay(100);
	}
282
	if (i == mcc_timeout) {
283
		dev_err(&adapter->pdev->dev, "mccq poll timed out\n");
284 285
		return -1;
	}
S
Sathya Perla 已提交
286
	return status;
287 288 289
}

/* Notify MCC requests and wait for completion */
290
static int be_mcc_notify_wait(struct be_adapter *adapter)
291
{
292
	be_mcc_notify(adapter);
293
	return be_mcc_wait_compl(adapter);
294 295
}

296
static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
S
Sathya Perla 已提交
297
{
298
	int msecs = 0;
S
Sathya Perla 已提交
299 300
	u32 ready;

301 302 303 304 305 306
	if (adapter->eeh_err) {
		dev_err(&adapter->pdev->dev,
			"Error detected in card.Cannot issue commands\n");
		return -EIO;
	}

S
Sathya Perla 已提交
307
	do {
308 309 310 311 312 313 314 315
		ready = ioread32(db);
		if (ready == 0xffffffff) {
			dev_err(&adapter->pdev->dev,
				"pci slot disconnected\n");
			return -1;
		}

		ready &= MPU_MAILBOX_DB_RDY_MASK;
S
Sathya Perla 已提交
316 317 318
		if (ready)
			break;

319
		if (msecs > 4000) {
320
			dev_err(&adapter->pdev->dev, "mbox poll timed out\n");
321 322
			if (!lancer_chip(adapter))
				be_detect_dump_ue(adapter);
S
Sathya Perla 已提交
323 324 325
			return -1;
		}

326
		msleep(1);
327
		msecs++;
S
Sathya Perla 已提交
328 329 330 331 332 333 334
	} while (true);

	return 0;
}

/*
 * Insert the mailbox address into the doorbell in two steps
335
 * Polls on the mbox doorbell till a command completion (or a timeout) occurs
S
Sathya Perla 已提交
336
 */
337
static int be_mbox_notify_wait(struct be_adapter *adapter)
S
Sathya Perla 已提交
338 339 340
{
	int status;
	u32 val = 0;
341 342
	void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
	struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
S
Sathya Perla 已提交
343
	struct be_mcc_mailbox *mbox = mbox_mem->va;
344
	struct be_mcc_compl *compl = &mbox->compl;
S
Sathya Perla 已提交
345

346 347 348 349 350
	/* wait for ready to be set */
	status = be_mbox_db_ready_wait(adapter, db);
	if (status != 0)
		return status;

S
Sathya Perla 已提交
351 352 353 354 355 356
	val |= MPU_MAILBOX_DB_HI_MASK;
	/* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
	val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
	iowrite32(val, db);

	/* wait for ready to be set */
357
	status = be_mbox_db_ready_wait(adapter, db);
S
Sathya Perla 已提交
358 359 360 361 362 363 364 365
	if (status != 0)
		return status;

	val = 0;
	/* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
	val |= (u32)(mbox_mem->dma >> 4) << 2;
	iowrite32(val, db);

366
	status = be_mbox_db_ready_wait(adapter, db);
S
Sathya Perla 已提交
367 368 369
	if (status != 0)
		return status;

370
	/* A cq entry has been made now */
371 372 373
	if (be_mcc_compl_is_new(compl)) {
		status = be_mcc_compl_process(adapter, &mbox->compl);
		be_mcc_compl_use(compl);
374 375 376
		if (status)
			return status;
	} else {
377
		dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
S
Sathya Perla 已提交
378 379
		return -1;
	}
380
	return 0;
S
Sathya Perla 已提交
381 382
}

383
static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
S
Sathya Perla 已提交
384
{
385 386 387 388 389 390
	u32 sem;

	if (lancer_chip(adapter))
		sem  = ioread32(adapter->db + MPU_EP_SEMAPHORE_IF_TYPE2_OFFSET);
	else
		sem  = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
S
Sathya Perla 已提交
391 392 393 394 395 396 397 398

	*stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
	if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
		return -1;
	else
		return 0;
}

399
int be_cmd_POST(struct be_adapter *adapter)
S
Sathya Perla 已提交
400
{
401 402
	u16 stage;
	int status, timeout = 0;
403
	struct device *dev = &adapter->pdev->dev;
S
Sathya Perla 已提交
404

405 406 407
	do {
		status = be_POST_stage_get(adapter, &stage);
		if (status) {
408
			dev_err(dev, "POST error; stage=0x%x\n", stage);
409 410
			return -1;
		} else if (stage != POST_STAGE_ARMFW_RDY) {
411 412 413 414
			if (msleep_interruptible(2000)) {
				dev_err(dev, "Waiting for POST aborted\n");
				return -EINTR;
			}
415 416 417 418
			timeout += 2;
		} else {
			return 0;
		}
419
	} while (timeout < 60);
S
Sathya Perla 已提交
420

421
	dev_err(dev, "POST timeout; stage=0x%x\n", stage);
422
	return -1;
S
Sathya Perla 已提交
423 424 425 426 427 428 429 430 431 432
}


static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
{
	return &wrb->payload.sgl[0];
}

/* Don't touch the hdr after it's prepared */
static void be_wrb_hdr_prepare(struct be_mcc_wrb *wrb, int payload_len,
433
				bool embedded, u8 sge_cnt, u32 opcode)
S
Sathya Perla 已提交
434 435 436 437 438 439 440
{
	if (embedded)
		wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
	else
		wrb->embedded |= (sge_cnt & MCC_WRB_SGE_CNT_MASK) <<
				MCC_WRB_SGE_CNT_SHIFT;
	wrb->payload_length = payload_len;
441
	wrb->tag0 = opcode;
442
	be_dws_cpu_to_le(wrb, 8);
S
Sathya Perla 已提交
443 444 445 446 447 448 449 450 451
}

/* Don't touch the hdr after it's prepared */
static void be_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
				u8 subsystem, u8 opcode, int cmd_len)
{
	req_hdr->opcode = opcode;
	req_hdr->subsystem = subsystem;
	req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
452
	req_hdr->version = 0;
S
Sathya Perla 已提交
453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492
}

static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
			struct be_dma_mem *mem)
{
	int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
	u64 dma = (u64)mem->dma;

	for (i = 0; i < buf_pages; i++) {
		pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
		pages[i].hi = cpu_to_le32(upper_32_bits(dma));
		dma += PAGE_SIZE_4K;
	}
}

/* Converts interrupt delay in microseconds to multiplier value */
static u32 eq_delay_to_mult(u32 usec_delay)
{
#define MAX_INTR_RATE			651042
	const u32 round = 10;
	u32 multiplier;

	if (usec_delay == 0)
		multiplier = 0;
	else {
		u32 interrupt_rate = 1000000 / usec_delay;
		/* Max delay, corresponding to the lowest interrupt rate */
		if (interrupt_rate == 0)
			multiplier = 1023;
		else {
			multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
			multiplier /= interrupt_rate;
			/* Round the multiplier to the closest value.*/
			multiplier = (multiplier + round/2) / round;
			multiplier = min(multiplier, (u32)1023);
		}
	}
	return multiplier;
}

493
static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
S
Sathya Perla 已提交
494
{
495 496 497 498 499
	struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
	struct be_mcc_wrb *wrb
		= &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
	memset(wrb, 0, sizeof(*wrb));
	return wrb;
S
Sathya Perla 已提交
500 501
}

502
static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
503
{
504 505 506
	struct be_queue_info *mccq = &adapter->mcc_obj.q;
	struct be_mcc_wrb *wrb;

507 508 509 510 511
	if (atomic_read(&mccq->used) >= mccq->len) {
		dev_err(&adapter->pdev->dev, "Out of MCCQ wrbs\n");
		return NULL;
	}

512 513 514 515
	wrb = queue_head_node(mccq);
	queue_head_inc(mccq);
	atomic_inc(&mccq->used);
	memset(wrb, 0, sizeof(*wrb));
516 517 518
	return wrb;
}

519 520 521 522 523 524 525 526
/* Tell fw we're about to start firing cmds by writing a
 * special pattern across the wrb hdr; uses mbox
 */
int be_cmd_fw_init(struct be_adapter *adapter)
{
	u8 *wrb;
	int status;

527 528
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
529 530

	wrb = (u8 *)wrb_from_mbox(adapter);
S
Sathya Perla 已提交
531 532 533 534 535 536 537 538
	*wrb++ = 0xFF;
	*wrb++ = 0x12;
	*wrb++ = 0x34;
	*wrb++ = 0xFF;
	*wrb++ = 0xFF;
	*wrb++ = 0x56;
	*wrb++ = 0x78;
	*wrb = 0xFF;
539 540 541

	status = be_mbox_notify_wait(adapter);

542
	mutex_unlock(&adapter->mbox_lock);
543 544 545 546 547 548 549 550 551 552 553
	return status;
}

/* Tell fw we're done with firing cmds by writing a
 * special pattern across the wrb hdr; uses mbox
 */
int be_cmd_fw_clean(struct be_adapter *adapter)
{
	u8 *wrb;
	int status;

554 555 556
	if (adapter->eeh_err)
		return -EIO;

557 558
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
559 560 561 562 563 564 565 566 567 568 569 570 571

	wrb = (u8 *)wrb_from_mbox(adapter);
	*wrb++ = 0xFF;
	*wrb++ = 0xAA;
	*wrb++ = 0xBB;
	*wrb++ = 0xFF;
	*wrb++ = 0xFF;
	*wrb++ = 0xCC;
	*wrb++ = 0xDD;
	*wrb = 0xFF;

	status = be_mbox_notify_wait(adapter);

572
	mutex_unlock(&adapter->mbox_lock);
573 574
	return status;
}
575
int be_cmd_eq_create(struct be_adapter *adapter,
S
Sathya Perla 已提交
576 577
		struct be_queue_info *eq, int eq_delay)
{
578 579
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_eq_create *req;
S
Sathya Perla 已提交
580 581 582
	struct be_dma_mem *q_mem = &eq->dma_mem;
	int status;

583 584
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
585 586 587

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
588

589
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, OPCODE_COMMON_EQ_CREATE);
S
Sathya Perla 已提交
590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_EQ_CREATE, sizeof(*req));

	req->num_pages =  cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));

	AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
	/* 4byte eqe*/
	AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
	AMAP_SET_BITS(struct amap_eq_context, count, req->context,
			__ilog2_u32(eq->len/256));
	AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
			eq_delay_to_mult(eq_delay));
	be_dws_cpu_to_le(req->context, sizeof(req->context));

	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);

607
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
608
	if (!status) {
609
		struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
S
Sathya Perla 已提交
610 611 612
		eq->id = le16_to_cpu(resp->eq_id);
		eq->created = true;
	}
613

614
	mutex_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
615 616 617
	return status;
}

618
/* Uses mbox */
619
int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
S
Sathya Perla 已提交
620 621
			u8 type, bool permanent, u32 if_handle)
{
622 623
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_mac_query *req;
S
Sathya Perla 已提交
624 625
	int status;

626 627
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
628 629 630

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
631

632 633
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_NTWK_MAC_QUERY);
S
Sathya Perla 已提交
634 635 636 637 638 639 640 641

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req));

	req->type = type;
	if (permanent) {
		req->permanent = 1;
	} else {
642
		req->if_id = cpu_to_le16((u16) if_handle);
S
Sathya Perla 已提交
643 644 645
		req->permanent = 0;
	}

646 647 648
	status = be_mbox_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
S
Sathya Perla 已提交
649
		memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
650
	}
S
Sathya Perla 已提交
651

652
	mutex_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
653 654 655
	return status;
}

656
/* Uses synchronous MCCQ */
657
int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
658
		u32 if_id, u32 *pmac_id, u32 domain)
S
Sathya Perla 已提交
659
{
660 661
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_pmac_add *req;
S
Sathya Perla 已提交
662 663
	int status;

664 665 666
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
667 668 669 670
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
671
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
672

673 674
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_NTWK_PMAC_ADD);
S
Sathya Perla 已提交
675 676 677 678

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req));

679
	req->hdr.domain = domain;
S
Sathya Perla 已提交
680 681 682
	req->if_id = cpu_to_le32(if_id);
	memcpy(req->mac_address, mac_addr, ETH_ALEN);

683
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
684 685 686 687 688
	if (!status) {
		struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
		*pmac_id = le32_to_cpu(resp->pmac_id);
	}

689
err:
690
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
691 692 693
	return status;
}

694
/* Uses synchronous MCCQ */
695
int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, u32 pmac_id, u32 dom)
S
Sathya Perla 已提交
696
{
697 698
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_pmac_del *req;
S
Sathya Perla 已提交
699 700
	int status;

701 702 703
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
704 705 706 707
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
708
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
709

710 711
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_NTWK_PMAC_DEL);
S
Sathya Perla 已提交
712 713 714 715

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req));

716
	req->hdr.domain = dom;
S
Sathya Perla 已提交
717 718 719
	req->if_id = cpu_to_le32(if_id);
	req->pmac_id = cpu_to_le32(pmac_id);

720 721
	status = be_mcc_notify_wait(adapter);

722
err:
723
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
724 725 726
	return status;
}

727
/* Uses Mbox */
728
int be_cmd_cq_create(struct be_adapter *adapter,
S
Sathya Perla 已提交
729 730 731
		struct be_queue_info *cq, struct be_queue_info *eq,
		bool sol_evts, bool no_delay, int coalesce_wm)
{
732 733
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_cq_create *req;
S
Sathya Perla 已提交
734
	struct be_dma_mem *q_mem = &cq->dma_mem;
735
	void *ctxt;
S
Sathya Perla 已提交
736 737
	int status;

738 739
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
740 741 742 743

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
	ctxt = &req->context;
S
Sathya Perla 已提交
744

745 746
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_CQ_CREATE);
S
Sathya Perla 已提交
747 748 749 750 751

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_CQ_CREATE, sizeof(*req));

	req->num_pages =  cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
752
	if (lancer_chip(adapter)) {
753
		req->hdr.version = 2;
754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778
		req->page_size = 1; /* 1 for 4K */
		AMAP_SET_BITS(struct amap_cq_context_lancer, nodelay, ctxt,
								no_delay);
		AMAP_SET_BITS(struct amap_cq_context_lancer, count, ctxt,
						__ilog2_u32(cq->len/256));
		AMAP_SET_BITS(struct amap_cq_context_lancer, valid, ctxt, 1);
		AMAP_SET_BITS(struct amap_cq_context_lancer, eventable,
								ctxt, 1);
		AMAP_SET_BITS(struct amap_cq_context_lancer, eqid,
								ctxt, eq->id);
		AMAP_SET_BITS(struct amap_cq_context_lancer, armed, ctxt, 1);
	} else {
		AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
								coalesce_wm);
		AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
								ctxt, no_delay);
		AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
						__ilog2_u32(cq->len/256));
		AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
		AMAP_SET_BITS(struct amap_cq_context_be, solevent,
								ctxt, sol_evts);
		AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
		AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
		AMAP_SET_BITS(struct amap_cq_context_be, armed, ctxt, 1);
	}
S
Sathya Perla 已提交
779 780 781 782 783

	be_dws_cpu_to_le(ctxt, sizeof(req->context));

	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);

784
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
785
	if (!status) {
786
		struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
S
Sathya Perla 已提交
787 788 789
		cq->id = le16_to_cpu(resp->cq_id);
		cq->created = true;
	}
790

791
	mutex_unlock(&adapter->mbox_lock);
792 793 794 795 796 797 798 799 800 801 802 803

	return status;
}

static u32 be_encoded_q_len(int q_len)
{
	u32 len_encoded = fls(q_len); /* log2(len) + 1 */
	if (len_encoded == 16)
		len_encoded = 0;
	return len_encoded;
}

804
int be_cmd_mccq_ext_create(struct be_adapter *adapter,
805 806 807
			struct be_queue_info *mccq,
			struct be_queue_info *cq)
{
808
	struct be_mcc_wrb *wrb;
809
	struct be_cmd_req_mcc_ext_create *req;
810
	struct be_dma_mem *q_mem = &mccq->dma_mem;
811
	void *ctxt;
812 813
	int status;

814 815
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
816 817 818 819

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
	ctxt = &req->context;
820

821
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
822
			OPCODE_COMMON_MCC_CREATE_EXT);
823 824

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
825
			OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req));
826

827
	req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845
	if (lancer_chip(adapter)) {
		req->hdr.version = 1;
		req->cq_id = cpu_to_le16(cq->id);

		AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
						be_encoded_q_len(mccq->len));
		AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
		AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
								ctxt, cq->id);
		AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
								 ctxt, 1);

	} else {
		AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
		AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
						be_encoded_q_len(mccq->len));
		AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
	}
846

847
	/* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
848
	req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
849 850 851 852
	be_dws_cpu_to_le(ctxt, sizeof(req->context));

	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);

853
	status = be_mbox_notify_wait(adapter);
854 855 856 857 858
	if (!status) {
		struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
		mccq->id = le16_to_cpu(resp->id);
		mccq->created = true;
	}
859
	mutex_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
860 861 862 863

	return status;
}

864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924
int be_cmd_mccq_org_create(struct be_adapter *adapter,
			struct be_queue_info *mccq,
			struct be_queue_info *cq)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_mcc_create *req;
	struct be_dma_mem *q_mem = &mccq->dma_mem;
	void *ctxt;
	int status;

	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
	ctxt = &req->context;

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_MCC_CREATE);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			OPCODE_COMMON_MCC_CREATE, sizeof(*req));

	req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));

	AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
	AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
			be_encoded_q_len(mccq->len));
	AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);

	be_dws_cpu_to_le(ctxt, sizeof(req->context));

	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);

	status = be_mbox_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
		mccq->id = le16_to_cpu(resp->id);
		mccq->created = true;
	}

	mutex_unlock(&adapter->mbox_lock);
	return status;
}

int be_cmd_mccq_create(struct be_adapter *adapter,
			struct be_queue_info *mccq,
			struct be_queue_info *cq)
{
	int status;

	status = be_cmd_mccq_ext_create(adapter, mccq, cq);
	if (status && !lancer_chip(adapter)) {
		dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
			"or newer to avoid conflicting priorities between NIC "
			"and FCoE traffic");
		status = be_cmd_mccq_org_create(adapter, mccq, cq);
	}
	return status;
}

925
int be_cmd_txq_create(struct be_adapter *adapter,
S
Sathya Perla 已提交
926 927 928
			struct be_queue_info *txq,
			struct be_queue_info *cq)
{
929 930
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_eth_tx_create *req;
S
Sathya Perla 已提交
931
	struct be_dma_mem *q_mem = &txq->dma_mem;
932
	void *ctxt;
S
Sathya Perla 已提交
933 934
	int status;

935 936
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
937 938 939 940

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
	ctxt = &req->context;
S
Sathya Perla 已提交
941

942 943
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_ETH_TX_CREATE);
S
Sathya Perla 已提交
944 945 946 947

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_TX_CREATE,
		sizeof(*req));

948 949 950 951 952 953
	if (lancer_chip(adapter)) {
		req->hdr.version = 1;
		AMAP_SET_BITS(struct amap_tx_context, if_id, ctxt,
					adapter->if_handle);
	}

S
Sathya Perla 已提交
954 955 956 957
	req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
	req->ulp_num = BE_ULP1_NUM;
	req->type = BE_ETH_TX_RING_TYPE_STANDARD;

958 959
	AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
		be_encoded_q_len(txq->len));
S
Sathya Perla 已提交
960 961 962 963 964 965 966
	AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
	AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);

	be_dws_cpu_to_le(ctxt, sizeof(req->context));

	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);

967
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
968 969 970 971 972
	if (!status) {
		struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
		txq->id = le16_to_cpu(resp->cid);
		txq->created = true;
	}
973

974
	mutex_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
975 976 977 978

	return status;
}

979
/* Uses MCC */
980
int be_cmd_rxq_create(struct be_adapter *adapter,
S
Sathya Perla 已提交
981
		struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
982
		u16 max_frame_size, u32 if_id, u32 rss, u8 *rss_id)
S
Sathya Perla 已提交
983
{
984 985
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_eth_rx_create *req;
S
Sathya Perla 已提交
986 987 988
	struct be_dma_mem *q_mem = &rxq->dma_mem;
	int status;

989
	spin_lock_bh(&adapter->mcc_lock);
990

991 992 993 994 995
	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
996
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
997

998 999
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_ETH_RX_CREATE);
S
Sathya Perla 已提交
1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_RX_CREATE,
		sizeof(*req));

	req->cq_id = cpu_to_le16(cq_id);
	req->frag_size = fls(frag_size) - 1;
	req->num_pages = 2;
	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
	req->interface_id = cpu_to_le32(if_id);
	req->max_frame_size = cpu_to_le16(max_frame_size);
	req->rss_queue = cpu_to_le32(rss);

1012
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1013 1014 1015 1016
	if (!status) {
		struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
		rxq->id = le16_to_cpu(resp->id);
		rxq->created = true;
1017
		*rss_id = resp->rss_id;
S
Sathya Perla 已提交
1018
	}
1019

1020 1021
err:
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1022 1023 1024
	return status;
}

1025 1026 1027
/* Generic destroyer function for all types of queues
 * Uses Mbox
 */
1028
int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
S
Sathya Perla 已提交
1029 1030
		int queue_type)
{
1031 1032
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_q_destroy *req;
S
Sathya Perla 已提交
1033 1034 1035
	u8 subsys = 0, opcode = 0;
	int status;

1036 1037 1038
	if (adapter->eeh_err)
		return -EIO;

1039 1040
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
S
Sathya Perla 已提交
1041

1042 1043 1044
	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);

S
Sathya Perla 已提交
1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061
	switch (queue_type) {
	case QTYPE_EQ:
		subsys = CMD_SUBSYSTEM_COMMON;
		opcode = OPCODE_COMMON_EQ_DESTROY;
		break;
	case QTYPE_CQ:
		subsys = CMD_SUBSYSTEM_COMMON;
		opcode = OPCODE_COMMON_CQ_DESTROY;
		break;
	case QTYPE_TXQ:
		subsys = CMD_SUBSYSTEM_ETH;
		opcode = OPCODE_ETH_TX_DESTROY;
		break;
	case QTYPE_RXQ:
		subsys = CMD_SUBSYSTEM_ETH;
		opcode = OPCODE_ETH_RX_DESTROY;
		break;
1062 1063 1064 1065
	case QTYPE_MCCQ:
		subsys = CMD_SUBSYSTEM_COMMON;
		opcode = OPCODE_COMMON_MCC_DESTROY;
		break;
S
Sathya Perla 已提交
1066
	default:
1067
		BUG();
S
Sathya Perla 已提交
1068
	}
1069 1070 1071

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, opcode);

S
Sathya Perla 已提交
1072 1073 1074
	be_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req));
	req->id = cpu_to_le16(q->id);

1075
	status = be_mbox_notify_wait(adapter);
1076 1077
	if (!status)
		q->created = false;
1078

1079
	mutex_unlock(&adapter->mbox_lock);
1080 1081
	return status;
}
S
Sathya Perla 已提交
1082

1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109
/* Uses MCC */
int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_q_destroy *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = embedded_payload(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, OPCODE_ETH_RX_DESTROY);
	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_RX_DESTROY,
		sizeof(*req));
	req->id = cpu_to_le16(q->id);

	status = be_mcc_notify_wait(adapter);
	if (!status)
		q->created = false;

err:
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1110 1111 1112
	return status;
}

1113 1114 1115
/* Create an rx filtering policy configuration on an i/f
 * Uses mbox
 */
1116
int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
1117 1118
		u8 *mac, bool pmac_invalid, u32 *if_handle, u32 *pmac_id,
		u32 domain)
S
Sathya Perla 已提交
1119
{
1120 1121
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_if_create *req;
S
Sathya Perla 已提交
1122 1123
	int status;

1124 1125
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
1126 1127 1128

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1129

1130 1131
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_NTWK_INTERFACE_CREATE);
S
Sathya Perla 已提交
1132 1133 1134 1135

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req));

1136
	req->hdr.domain = domain;
1137 1138
	req->capability_flags = cpu_to_le32(cap_flags);
	req->enable_flags = cpu_to_le32(en_flags);
1139
	req->pmac_invalid = pmac_invalid;
S
Sathya Perla 已提交
1140 1141 1142
	if (!pmac_invalid)
		memcpy(req->mac_addr, mac, ETH_ALEN);

1143
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
1144 1145 1146 1147 1148 1149 1150
	if (!status) {
		struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
		*if_handle = le32_to_cpu(resp->interface_id);
		if (!pmac_invalid)
			*pmac_id = le32_to_cpu(resp->pmac_id);
	}

1151
	mutex_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
1152 1153 1154
	return status;
}

1155
/* Uses mbox */
1156
int be_cmd_if_destroy(struct be_adapter *adapter, u32 interface_id, u32 domain)
S
Sathya Perla 已提交
1157
{
1158 1159
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_if_destroy *req;
S
Sathya Perla 已提交
1160 1161
	int status;

1162 1163 1164
	if (adapter->eeh_err)
		return -EIO;

1165 1166
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
1167 1168 1169

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1170

1171 1172
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_NTWK_INTERFACE_DESTROY);
S
Sathya Perla 已提交
1173 1174 1175 1176

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req));

1177
	req->hdr.domain = domain;
S
Sathya Perla 已提交
1178
	req->interface_id = cpu_to_le32(interface_id);
1179 1180

	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
1181

1182
	mutex_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
1183 1184 1185 1186 1187 1188

	return status;
}

/* Get stats is a non embedded command: the request is not embedded inside
 * WRB but is a separate dma memory block
1189
 * Uses asynchronous MCC
S
Sathya Perla 已提交
1190
 */
1191
int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
S
Sathya Perla 已提交
1192
{
1193
	struct be_mcc_wrb *wrb;
1194
	struct be_cmd_req_hdr *hdr;
1195
	struct be_sge *sge;
1196
	int status = 0;
S
Sathya Perla 已提交
1197

1198 1199 1200
	if (MODULO(adapter->work_counter, be_get_temp_freq) == 0)
		be_cmd_get_die_temperature(adapter);

1201
	spin_lock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1202

1203
	wrb = wrb_from_mccq(adapter);
1204 1205 1206 1207
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1208
	hdr = nonemb_cmd->va;
1209
	sge = nonembedded_sgl(wrb);
S
Sathya Perla 已提交
1210

1211
	be_wrb_hdr_prepare(wrb, nonemb_cmd->size, false, 1,
1212
			OPCODE_ETH_GET_STATISTICS);
S
Sathya Perla 已提交
1213

1214 1215 1216 1217 1218 1219
	be_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
		OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size);

	if (adapter->generation == BE_GEN3)
		hdr->version = 1;

1220
	wrb->tag1 = CMD_SUBSYSTEM_ETH;
S
Sathya Perla 已提交
1221 1222 1223 1224
	sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
	sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
	sge->len = cpu_to_le32(nonemb_cmd->size);

1225
	be_mcc_notify(adapter);
A
Ajit Khaparde 已提交
1226
	adapter->stats_cmd_sent = true;
S
Sathya Perla 已提交
1227

1228
err:
1229
	spin_unlock_bh(&adapter->mcc_lock);
1230
	return status;
S
Sathya Perla 已提交
1231 1232
}

S
Selvin Xavier 已提交
1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275
/* Lancer Stats */
int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
				struct be_dma_mem *nonemb_cmd)
{

	struct be_mcc_wrb *wrb;
	struct lancer_cmd_req_pport_stats *req;
	struct be_sge *sge;
	int status = 0;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = nonemb_cmd->va;
	sge = nonembedded_sgl(wrb);

	be_wrb_hdr_prepare(wrb, nonemb_cmd->size, false, 1,
			OPCODE_ETH_GET_PPORT_STATS);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
			OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size);


	req->cmd_params.params.pport_num = cpu_to_le16(adapter->port_num);
	req->cmd_params.params.reset_stats = 0;

	wrb->tag1 = CMD_SUBSYSTEM_ETH;
	sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
	sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
	sge->len = cpu_to_le32(nonemb_cmd->size);

	be_mcc_notify(adapter);
	adapter->stats_cmd_sent = true;

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

1276
/* Uses synchronous mcc */
1277 1278
int be_cmd_link_status_query(struct be_adapter *adapter, u8 *mac_speed,
			u16 *link_speed, u32 dom)
S
Sathya Perla 已提交
1279
{
1280 1281
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_link_status *req;
S
Sathya Perla 已提交
1282 1283
	int status;

1284 1285 1286
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
1287 1288 1289 1290
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1291
	req = embedded_payload(wrb);
1292

1293 1294
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_NTWK_LINK_STATUS_QUERY);
S
Sathya Perla 已提交
1295 1296 1297 1298

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req));

1299
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1300 1301
	if (!status) {
		struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
1302 1303 1304 1305
		if (resp->mac_speed != PHY_LINK_SPEED_ZERO) {
			*link_speed = le16_to_cpu(resp->link_speed);
			*mac_speed = resp->mac_speed;
		}
S
Sathya Perla 已提交
1306 1307
	}

1308
err:
1309
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1310 1311 1312
	return status;
}

1313 1314 1315 1316 1317
/* Uses synchronous mcc */
int be_cmd_get_die_temperature(struct be_adapter *adapter)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_cntl_addnl_attribs *req;
1318
	u16 mccq_index;
1319 1320 1321 1322
	int status;

	spin_lock_bh(&adapter->mcc_lock);

1323 1324
	mccq_index = adapter->mcc_obj.q.head;

1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337
	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = embedded_payload(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES, sizeof(*req));

1338 1339 1340
	wrb->tag1 = mccq_index;

	be_mcc_notify(adapter);
1341 1342 1343 1344 1345 1346

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372
/* Uses synchronous mcc */
int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_fat *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = embedded_payload(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_MANAGE_FAT);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_MANAGE_FAT, sizeof(*req));
	req->fat_operation = cpu_to_le32(QUERY_FAT);
	status = be_mcc_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
		if (log_size && resp->log_size)
1373 1374
			*log_size = le32_to_cpu(resp->log_size) -
					sizeof(u32);
1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386
	}
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
{
	struct be_dma_mem get_fat_cmd;
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_fat *req;
	struct be_sge *sge;
1387 1388
	u32 offset = 0, total_size, buf_size,
				log_offset = sizeof(u32), payload_len;
1389 1390 1391 1392 1393 1394 1395
	int status;

	if (buf_len == 0)
		return;

	total_size = buf_len;

1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406
	get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
	get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
			get_fat_cmd.size,
			&get_fat_cmd.dma);
	if (!get_fat_cmd.va) {
		status = -ENOMEM;
		dev_err(&adapter->pdev->dev,
		"Memory allocation failure while retrieving FAT data\n");
		return;
	}

1407 1408 1409 1410 1411 1412
	spin_lock_bh(&adapter->mcc_lock);

	while (total_size) {
		buf_size = min(total_size, (u32)60*1024);
		total_size -= buf_size;

1413 1414 1415
		wrb = wrb_from_mccq(adapter);
		if (!wrb) {
			status = -EBUSY;
1416 1417 1418 1419 1420
			goto err;
		}
		req = get_fat_cmd.va;
		sge = nonembedded_sgl(wrb);

1421 1422
		payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
		be_wrb_hdr_prepare(wrb, payload_len, false, 1,
1423 1424 1425
				OPCODE_COMMON_MANAGE_FAT);

		be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1426
				OPCODE_COMMON_MANAGE_FAT, payload_len);
1427

1428
		sge->pa_hi = cpu_to_le32(upper_32_bits(get_fat_cmd.dma));
1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441
		sge->pa_lo = cpu_to_le32(get_fat_cmd.dma & 0xFFFFFFFF);
		sge->len = cpu_to_le32(get_fat_cmd.size);

		req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
		req->read_log_offset = cpu_to_le32(log_offset);
		req->read_log_length = cpu_to_le32(buf_size);
		req->data_buffer_size = cpu_to_le32(buf_size);

		status = be_mcc_notify_wait(adapter);
		if (!status) {
			struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
			memcpy(buf + offset,
				resp->data_buffer,
1442
				le32_to_cpu(resp->read_log_length));
1443
		} else {
1444
			dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
1445 1446
			goto err;
		}
1447 1448 1449 1450
		offset += buf_size;
		log_offset += buf_size;
	}
err:
1451 1452 1453
	pci_free_consistent(adapter->pdev, get_fat_cmd.size,
			get_fat_cmd.va,
			get_fat_cmd.dma);
1454 1455 1456
	spin_unlock_bh(&adapter->mcc_lock);
}

1457 1458 1459
/* Uses synchronous mcc */
int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
			char *fw_on_flash)
S
Sathya Perla 已提交
1460
{
1461 1462
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_fw_version *req;
S
Sathya Perla 已提交
1463 1464
	int status;

1465
	spin_lock_bh(&adapter->mcc_lock);
1466

1467 1468 1469 1470 1471
	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
S
Sathya Perla 已提交
1472

1473
	req = embedded_payload(wrb);
1474
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1475
				OPCODE_COMMON_GET_FW_VERSION);
S
Sathya Perla 已提交
1476
	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1477
				OPCODE_COMMON_GET_FW_VERSION, sizeof(*req));
S
Sathya Perla 已提交
1478

1479
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1480 1481
	if (!status) {
		struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
1482 1483 1484
		strcpy(fw_ver, resp->firmware_version_string);
		if (fw_on_flash)
			strcpy(fw_on_flash, resp->fw_on_flash_version_string);
S
Sathya Perla 已提交
1485
	}
1486 1487
err:
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1488 1489 1490
	return status;
}

1491 1492 1493
/* set the EQ delay interval of an EQ to specified value
 * Uses async mcc
 */
1494
int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
S
Sathya Perla 已提交
1495
{
1496 1497
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_modify_eq_delay *req;
1498
	int status = 0;
S
Sathya Perla 已提交
1499

1500 1501 1502
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
1503 1504 1505 1506
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1507
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1508

1509 1510
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_MODIFY_EQ_DELAY);
S
Sathya Perla 已提交
1511 1512 1513 1514 1515 1516 1517 1518 1519

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req));

	req->num_eq = cpu_to_le32(1);
	req->delay[0].eq_id = cpu_to_le32(eq_id);
	req->delay[0].phase = 0;
	req->delay[0].delay_multiplier = cpu_to_le32(eqd);

1520
	be_mcc_notify(adapter);
S
Sathya Perla 已提交
1521

1522
err:
1523
	spin_unlock_bh(&adapter->mcc_lock);
1524
	return status;
S
Sathya Perla 已提交
1525 1526
}

1527
/* Uses sycnhronous mcc */
1528
int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
S
Sathya Perla 已提交
1529 1530
			u32 num, bool untagged, bool promiscuous)
{
1531 1532
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_vlan_config *req;
S
Sathya Perla 已提交
1533 1534
	int status;

1535 1536 1537
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
1538 1539 1540 1541
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1542
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1543

1544 1545
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_NTWK_VLAN_CONFIG);
S
Sathya Perla 已提交
1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req));

	req->interface_id = if_id;
	req->promiscuous = promiscuous;
	req->untagged = untagged;
	req->num_vlan = num;
	if (!promiscuous) {
		memcpy(req->normal_vlan, vtag_array,
			req->num_vlan * sizeof(vtag_array[0]));
	}

1559
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1560

1561
err:
1562
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1563 1564 1565
	return status;
}

1566
int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
S
Sathya Perla 已提交
1567
{
1568
	struct be_mcc_wrb *wrb;
1569 1570
	struct be_dma_mem *mem = &adapter->rx_filter;
	struct be_cmd_req_rx_filter *req = mem->va;
1571 1572
	struct be_sge *sge;
	int status;
S
Sathya Perla 已提交
1573

1574
	spin_lock_bh(&adapter->mcc_lock);
1575

1576
	wrb = wrb_from_mccq(adapter);
1577 1578 1579 1580
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1581 1582 1583 1584
	sge = nonembedded_sgl(wrb);
	sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
	sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
	sge->len = cpu_to_le32(mem->size);
1585 1586
	be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
				OPCODE_COMMON_NTWK_RX_FILTER);
S
Sathya Perla 已提交
1587

1588
	memset(req, 0, sizeof(*req));
S
Sathya Perla 已提交
1589
	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1590
				OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req));
S
Sathya Perla 已提交
1591

1592 1593 1594 1595 1596 1597
	req->if_id = cpu_to_le32(adapter->if_handle);
	if (flags & IFF_PROMISC) {
		req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
					BE_IF_FLAGS_VLAN_PROMISCUOUS);
		if (value == ON)
			req->if_flags = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
1598
						BE_IF_FLAGS_VLAN_PROMISCUOUS);
1599 1600
	} else if (flags & IFF_ALLMULTI) {
		req->if_flags_mask = req->if_flags =
1601
				cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
1602
	} else {
1603
		struct netdev_hw_addr *ha;
1604
		int i = 0;
1605

1606 1607
		req->if_flags_mask = req->if_flags =
				cpu_to_le32(BE_IF_FLAGS_MULTICAST);
1608 1609 1610
		req->mcast_num = cpu_to_le16(netdev_mc_count(adapter->netdev));
		netdev_for_each_mc_addr(ha, adapter->netdev)
			memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
S
Sathya Perla 已提交
1611 1612
	}

1613
	status = be_mcc_notify_wait(adapter);
1614
err:
1615
	spin_unlock_bh(&adapter->mcc_lock);
1616
	return status;
S
Sathya Perla 已提交
1617 1618
}

1619
/* Uses synchrounous mcc */
1620
int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
S
Sathya Perla 已提交
1621
{
1622 1623
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_flow_control *req;
S
Sathya Perla 已提交
1624 1625
	int status;

1626
	spin_lock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1627

1628
	wrb = wrb_from_mccq(adapter);
1629 1630 1631 1632
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1633
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1634

1635 1636
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_SET_FLOW_CONTROL);
S
Sathya Perla 已提交
1637 1638 1639 1640 1641 1642 1643

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req));

	req->tx_flow_control = cpu_to_le16((u16)tx_fc);
	req->rx_flow_control = cpu_to_le16((u16)rx_fc);

1644
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1645

1646
err:
1647
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1648 1649 1650
	return status;
}

1651
/* Uses sycn mcc */
1652
int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
S
Sathya Perla 已提交
1653
{
1654 1655
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_flow_control *req;
S
Sathya Perla 已提交
1656 1657
	int status;

1658
	spin_lock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1659

1660
	wrb = wrb_from_mccq(adapter);
1661 1662 1663 1664
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1665
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1666

1667 1668
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_GET_FLOW_CONTROL);
S
Sathya Perla 已提交
1669 1670 1671 1672

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req));

1673
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1674 1675 1676 1677 1678 1679 1680
	if (!status) {
		struct be_cmd_resp_get_flow_control *resp =
						embedded_payload(wrb);
		*tx_fc = le16_to_cpu(resp->tx_flow_control);
		*rx_fc = le16_to_cpu(resp->rx_flow_control);
	}

1681
err:
1682
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1683 1684 1685
	return status;
}

1686
/* Uses mbox */
1687 1688
int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
		u32 *mode, u32 *caps)
S
Sathya Perla 已提交
1689
{
1690 1691
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_query_fw_cfg *req;
S
Sathya Perla 已提交
1692 1693
	int status;

1694 1695
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
S
Sathya Perla 已提交
1696

1697 1698
	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1699

1700 1701
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_QUERY_FIRMWARE_CONFIG);
S
Sathya Perla 已提交
1702 1703 1704 1705

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req));

1706
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
1707 1708 1709
	if (!status) {
		struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
		*port_num = le32_to_cpu(resp->phys_port);
A
Ajit Khaparde 已提交
1710
		*mode = le32_to_cpu(resp->function_mode);
1711
		*caps = le32_to_cpu(resp->function_caps);
S
Sathya Perla 已提交
1712 1713
	}

1714
	mutex_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
1715 1716
	return status;
}
1717

1718
/* Uses mbox */
1719 1720
int be_cmd_reset_function(struct be_adapter *adapter)
{
1721 1722
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_hdr *req;
1723 1724
	int status;

1725 1726
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
1727

1728 1729
	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
1730

1731 1732
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_FUNCTION_RESET);
1733 1734 1735 1736

	be_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_FUNCTION_RESET, sizeof(*req));

1737
	status = be_mbox_notify_wait(adapter);
1738

1739
	mutex_unlock(&adapter->mbox_lock);
1740 1741
	return status;
}
1742

1743 1744 1745 1746
int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable, u16 table_size)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_rss_config *req;
1747 1748
	u32 myhash[10] = {0x0123, 0x4567, 0x89AB, 0xCDEF, 0x01EF,
			0x0123, 0x4567, 0x89AB, 0xCDEF, 0x01EF};
1749 1750
	int status;

1751 1752
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
		OPCODE_ETH_RSS_CONFIG);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
		OPCODE_ETH_RSS_CONFIG, sizeof(*req));

	req->if_id = cpu_to_le32(adapter->if_handle);
	req->enable_rss = cpu_to_le16(RSS_ENABLE_TCP_IPV4 | RSS_ENABLE_IPV4);
	req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
	memcpy(req->cpu_table, rsstable, table_size);
	memcpy(req->hash, myhash, sizeof(myhash));
	be_dws_cpu_to_le(req->hash, sizeof(req->hash));

	status = be_mbox_notify_wait(adapter);

1772
	mutex_unlock(&adapter->mbox_lock);
1773 1774 1775
	return status;
}

1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786
/* Uses sync mcc */
int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
			u8 bcn, u8 sts, u8 state)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_enable_disable_beacon *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
1787 1788 1789 1790
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1791 1792
	req = embedded_payload(wrb);

1793 1794
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_ENABLE_DISABLE_BEACON);
1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req));

	req->port_num = port_num;
	req->beacon_state = state;
	req->beacon_duration = bcn;
	req->status_duration = sts;

	status = be_mcc_notify_wait(adapter);

1806
err:
1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

/* Uses sync mcc */
int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_beacon_state *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
1821 1822 1823 1824
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1825 1826
	req = embedded_payload(wrb);

1827 1828
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_GET_BEACON_STATE);
1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req));

	req->port_num = port_num;

	status = be_mcc_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_get_beacon_state *resp =
						embedded_payload(wrb);
		*state = resp->beacon_state;
	}

1842
err:
1843 1844 1845 1846
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921
int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
			u32 data_size, u32 data_offset, const char *obj_name,
			u32 *data_written, u8 *addn_status)
{
	struct be_mcc_wrb *wrb;
	struct lancer_cmd_req_write_object *req;
	struct lancer_cmd_resp_write_object *resp;
	void *ctxt = NULL;
	int status;

	spin_lock_bh(&adapter->mcc_lock);
	adapter->flash_status = 0;

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err_unlock;
	}

	req = embedded_payload(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(struct lancer_cmd_req_write_object),
			true, 1, OPCODE_COMMON_WRITE_OBJECT);
	wrb->tag1 = CMD_SUBSYSTEM_COMMON;

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
				OPCODE_COMMON_WRITE_OBJECT,
				sizeof(struct lancer_cmd_req_write_object));

	ctxt = &req->context;
	AMAP_SET_BITS(struct amap_lancer_write_obj_context,
			write_length, ctxt, data_size);

	if (data_size == 0)
		AMAP_SET_BITS(struct amap_lancer_write_obj_context,
				eof, ctxt, 1);
	else
		AMAP_SET_BITS(struct amap_lancer_write_obj_context,
				eof, ctxt, 0);

	be_dws_cpu_to_le(ctxt, sizeof(req->context));
	req->write_offset = cpu_to_le32(data_offset);
	strcpy(req->object_name, obj_name);
	req->descriptor_count = cpu_to_le32(1);
	req->buf_len = cpu_to_le32(data_size);
	req->addr_low = cpu_to_le32((cmd->dma +
				sizeof(struct lancer_cmd_req_write_object))
				& 0xFFFFFFFF);
	req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
				sizeof(struct lancer_cmd_req_write_object)));

	be_mcc_notify(adapter);
	spin_unlock_bh(&adapter->mcc_lock);

	if (!wait_for_completion_timeout(&adapter->flash_compl,
			msecs_to_jiffies(12000)))
		status = -1;
	else
		status = adapter->flash_status;

	resp = embedded_payload(wrb);
	if (!status) {
		*data_written = le32_to_cpu(resp->actual_write_len);
	} else {
		*addn_status = resp->additional_status;
		status = resp->status;
	}

	return status;

err_unlock:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

1922 1923 1924
int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
			u32 flash_type, u32 flash_opcode, u32 buf_size)
{
1925
	struct be_mcc_wrb *wrb;
1926
	struct be_cmd_write_flashrom *req;
1927
	struct be_sge *sge;
1928 1929
	int status;

1930
	spin_lock_bh(&adapter->mcc_lock);
1931
	adapter->flash_status = 0;
1932 1933

	wrb = wrb_from_mccq(adapter);
1934 1935
	if (!wrb) {
		status = -EBUSY;
D
Dan Carpenter 已提交
1936
		goto err_unlock;
1937 1938
	}
	req = cmd->va;
1939 1940
	sge = nonembedded_sgl(wrb);

1941 1942
	be_wrb_hdr_prepare(wrb, cmd->size, false, 1,
			OPCODE_COMMON_WRITE_FLASHROM);
1943
	wrb->tag1 = CMD_SUBSYSTEM_COMMON;
1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_WRITE_FLASHROM, cmd->size);
	sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
	sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
	sge->len = cpu_to_le32(cmd->size);

	req->params.op_type = cpu_to_le32(flash_type);
	req->params.op_code = cpu_to_le32(flash_opcode);
	req->params.data_buf_size = cpu_to_le32(buf_size);

1955 1956 1957 1958
	be_mcc_notify(adapter);
	spin_unlock_bh(&adapter->mcc_lock);

	if (!wait_for_completion_timeout(&adapter->flash_compl,
1959
			msecs_to_jiffies(40000)))
1960 1961 1962
		status = -1;
	else
		status = adapter->flash_status;
1963

D
Dan Carpenter 已提交
1964 1965 1966 1967
	return status;

err_unlock:
	spin_unlock_bh(&adapter->mcc_lock);
1968 1969
	return status;
}
1970

1971 1972
int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
			 int offset)
1973 1974 1975 1976 1977 1978 1979 1980
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_write_flashrom *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
1981 1982 1983 1984
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1985 1986
	req = embedded_payload(wrb);

1987 1988
	be_wrb_hdr_prepare(wrb, sizeof(*req)+4, true, 0,
			OPCODE_COMMON_READ_FLASHROM);
1989 1990 1991 1992

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_READ_FLASHROM, sizeof(*req)+4);

1993
	req->params.op_type = cpu_to_le32(IMG_TYPE_REDBOOT);
1994
	req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
1995 1996
	req->params.offset = cpu_to_le32(offset);
	req->params.data_buf_size = cpu_to_le32(0x4);
1997 1998 1999 2000 2001

	status = be_mcc_notify_wait(adapter);
	if (!status)
		memcpy(flashed_crc, req->params.data_buf, 4);

2002
err:
2003 2004 2005
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
2006

2007
int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041
				struct be_dma_mem *nonemb_cmd)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_acpi_wol_magic_config *req;
	struct be_sge *sge;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = nonemb_cmd->va;
	sge = nonembedded_sgl(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
			OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
		OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req));
	memcpy(req->magic_mac, mac, ETH_ALEN);

	sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
	sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
	sge->len = cpu_to_le32(nonemb_cmd->size);

	status = be_mcc_notify_wait(adapter);

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
2042

2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077
int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
			u8 loopback_type, u8 enable)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_lmode *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
				OPCODE_LOWLEVEL_SET_LOOPBACK_MODE);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
			OPCODE_LOWLEVEL_SET_LOOPBACK_MODE,
			sizeof(*req));

	req->src_port = port_num;
	req->dest_port = port_num;
	req->loopback_type = loopback_type;
	req->loopback_state = enable;

	status = be_mcc_notify_wait(adapter);
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099
int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
		u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_loopback_test *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
				OPCODE_LOWLEVEL_LOOPBACK_TEST);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
			OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req));
2100
	req->hdr.timeout = cpu_to_le32(4);
2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170

	req->pattern = cpu_to_le64(pattern);
	req->src_port = cpu_to_le32(port_num);
	req->dest_port = cpu_to_le32(port_num);
	req->pkt_size = cpu_to_le32(pkt_size);
	req->num_pkts = cpu_to_le32(num_pkts);
	req->loopback_type = cpu_to_le32(loopback_type);

	status = be_mcc_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
		status = le32_to_cpu(resp->status);
	}

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
				u32 byte_cnt, struct be_dma_mem *cmd)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_ddrdma_test *req;
	struct be_sge *sge;
	int status;
	int i, j = 0;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = cmd->va;
	sge = nonembedded_sgl(wrb);
	be_wrb_hdr_prepare(wrb, cmd->size, false, 1,
				OPCODE_LOWLEVEL_HOST_DDR_DMA);
	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
			OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size);

	sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
	sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
	sge->len = cpu_to_le32(cmd->size);

	req->pattern = cpu_to_le64(pattern);
	req->byte_count = cpu_to_le32(byte_cnt);
	for (i = 0; i < byte_cnt; i++) {
		req->snd_buff[i] = (u8)(pattern >> (j*8));
		j++;
		if (j > 7)
			j = 0;
	}

	status = be_mcc_notify_wait(adapter);

	if (!status) {
		struct be_cmd_resp_ddrdma_test *resp;
		resp = cmd->va;
		if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
				resp->snd_err) {
			status = -1;
		}
	}

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
2171

2172
int be_cmd_get_seeprom_data(struct be_adapter *adapter,
2173 2174 2175 2176 2177 2178 2179 2180 2181 2182
				struct be_dma_mem *nonemb_cmd)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_seeprom_read *req;
	struct be_sge *sge;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
2183 2184 2185 2186
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201
	req = nonemb_cmd->va;
	sge = nonembedded_sgl(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
			OPCODE_COMMON_SEEPROM_READ);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			OPCODE_COMMON_SEEPROM_READ, sizeof(*req));

	sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
	sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
	sge->len = cpu_to_le32(nonemb_cmd->size);

	status = be_mcc_notify_wait(adapter);

2202
err:
2203 2204 2205
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
2206

2207 2208
int be_cmd_get_phy_info(struct be_adapter *adapter,
				struct be_phy_info *phy_info)
2209 2210 2211 2212
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_phy_info *req;
	struct be_sge *sge;
2213
	struct be_dma_mem cmd;
2214 2215 2216 2217 2218 2219 2220 2221 2222
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
2223 2224 2225 2226 2227 2228 2229 2230
	cmd.size = sizeof(struct be_cmd_req_get_phy_info);
	cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
					&cmd.dma);
	if (!cmd.va) {
		dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
		status = -ENOMEM;
		goto err;
	}
2231

2232
	req = cmd.va;
2233 2234 2235 2236 2237 2238 2239 2240 2241
	sge = nonembedded_sgl(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
				OPCODE_COMMON_GET_PHY_DETAILS);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			OPCODE_COMMON_GET_PHY_DETAILS,
			sizeof(*req));

2242 2243 2244
	sge->pa_hi = cpu_to_le32(upper_32_bits(cmd.dma));
	sge->pa_lo = cpu_to_le32(cmd.dma & 0xFFFFFFFF);
	sge->len = cpu_to_le32(cmd.size);
2245 2246

	status = be_mcc_notify_wait(adapter);
2247 2248 2249 2250 2251 2252 2253 2254 2255
	if (!status) {
		struct be_phy_info *resp_phy_info =
				cmd.va + sizeof(struct be_cmd_req_hdr);
		phy_info->phy_type = le16_to_cpu(resp_phy_info->phy_type);
		phy_info->interface_type =
			le16_to_cpu(resp_phy_info->interface_type);
	}
	pci_free_consistent(adapter->pdev, cmd.size,
				cmd.va, cmd.dma);
2256 2257 2258 2259
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283

int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_qos *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
				OPCODE_COMMON_SET_QOS);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			OPCODE_COMMON_SET_QOS, sizeof(*req));

	req->hdr.domain = domain;
2284 2285
	req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
	req->max_bps_nic = cpu_to_le32(bps);
2286 2287 2288 2289 2290 2291 2292

	status = be_mcc_notify_wait(adapter);

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335

int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_cntl_attribs *req;
	struct be_cmd_resp_cntl_attribs *resp;
	struct be_sge *sge;
	int status;
	int payload_len = max(sizeof(*req), sizeof(*resp));
	struct mgmt_controller_attrib *attribs;
	struct be_dma_mem attribs_cmd;

	memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
	attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
	attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
						&attribs_cmd.dma);
	if (!attribs_cmd.va) {
		dev_err(&adapter->pdev->dev,
				"Memory allocation failure\n");
		return -ENOMEM;
	}

	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;

	wrb = wrb_from_mbox(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = attribs_cmd.va;
	sge = nonembedded_sgl(wrb);

	be_wrb_hdr_prepare(wrb, payload_len, false, 1,
			OPCODE_COMMON_GET_CNTL_ATTRIBUTES);
	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			 OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len);
	sge->pa_hi = cpu_to_le32(upper_32_bits(attribs_cmd.dma));
	sge->pa_lo = cpu_to_le32(attribs_cmd.dma & 0xFFFFFFFF);
	sge->len = cpu_to_le32(attribs_cmd.size);

	status = be_mbox_notify_wait(adapter);
	if (!status) {
2336
		attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
2337 2338 2339 2340 2341 2342 2343 2344 2345
		adapter->hba_port_num = attribs->hba_attribs.phy_port;
	}

err:
	mutex_unlock(&adapter->mbox_lock);
	pci_free_consistent(adapter->pdev, attribs_cmd.size, attribs_cmd.va,
					attribs_cmd.dma);
	return status;
}
2346 2347

/* Uses mbox */
2348
int be_cmd_req_native_mode(struct be_adapter *adapter)
2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_func_cap *req;
	int status;

	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;

	wrb = wrb_from_mbox(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
		OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP, sizeof(*req));

	req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
				CAPABILITY_BE3_NATIVE_ERX_API);
	req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);

	status = be_mbox_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
		adapter->be3_native = le32_to_cpu(resp->cap_flags) &
					CAPABILITY_BE3_NATIVE_ERX_API;
	}
err:
	mutex_unlock(&adapter->mbox_lock);
	return status;
}