i915_dma.c 57.4 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28 29 30

#include "drmP.h"
#include "drm.h"
J
Jesse Barnes 已提交
31
#include "drm_crtc_helper.h"
32
#include "drm_fb_helper.h"
J
Jesse Barnes 已提交
33
#include "intel_drv.h"
L
Linus Torvalds 已提交
34 35
#include "i915_drm.h"
#include "i915_drv.h"
C
Chris Wilson 已提交
36
#include "i915_trace.h"
37
#include "../../../platform/x86/intel_ips.h"
38
#include <linux/pci.h>
39
#include <linux/vgaarb.h>
40 41
#include <linux/acpi.h>
#include <linux/pnp.h>
42
#include <linux/vga_switcheroo.h>
43
#include <linux/slab.h>
44
#include <acpi/video.h>
L
Linus Torvalds 已提交
45

46 47 48 49
/**
 * Sets up the hardware status page for devices that need a physical address
 * in the register.
 */
50
static int i915_init_phys_hws(struct drm_device *dev)
51 52
{
	drm_i915_private_t *dev_priv = dev->dev_private;
53 54
	struct intel_ring_buffer *ring = LP_RING(dev_priv);

55 56
	/* Program Hardware Status Page */
	dev_priv->status_page_dmah =
57
		drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE);
58 59 60 61 62

	if (!dev_priv->status_page_dmah) {
		DRM_ERROR("Can not allocate hardware status page\n");
		return -ENOMEM;
	}
C
Chris Wilson 已提交
63 64
	ring->status_page.page_addr =
		(void __force __iomem *)dev_priv->status_page_dmah->vaddr;
65 66
	dev_priv->dma_status_page = dev_priv->status_page_dmah->busaddr;

C
Chris Wilson 已提交
67
	memset_io(ring->status_page.page_addr, 0, PAGE_SIZE);
68

69
	if (INTEL_INFO(dev)->gen >= 4)
70 71 72
		dev_priv->dma_status_page |= (dev_priv->dma_status_page >> 28) &
					     0xf0;

73
	I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
74
	DRM_DEBUG_DRIVER("Enabled hardware status page\n");
75 76 77 78 79 80 81
	return 0;
}

/**
 * Frees the hardware status page, whether it's a physical address or a virtual
 * address set up by the X Server.
 */
82
static void i915_free_hws(struct drm_device *dev)
83 84
{
	drm_i915_private_t *dev_priv = dev->dev_private;
85 86
	struct intel_ring_buffer *ring = LP_RING(dev_priv);

87 88 89 90 91
	if (dev_priv->status_page_dmah) {
		drm_pci_free(dev, dev_priv->status_page_dmah);
		dev_priv->status_page_dmah = NULL;
	}

92 93
	if (ring->status_page.gfx_addr) {
		ring->status_page.gfx_addr = 0;
94 95 96 97 98 99 100
		drm_core_ioremapfree(&dev_priv->hws_map, dev);
	}

	/* Need to rewrite hardware status page */
	I915_WRITE(HWS_PGA, 0x1ffff000);
}

101
void i915_kernel_lost_context(struct drm_device * dev)
L
Linus Torvalds 已提交
102 103
{
	drm_i915_private_t *dev_priv = dev->dev_private;
104
	struct drm_i915_master_private *master_priv;
105
	struct intel_ring_buffer *ring = LP_RING(dev_priv);
L
Linus Torvalds 已提交
106

J
Jesse Barnes 已提交
107 108 109 110 111 112 113
	/*
	 * We should never lose context on the ring with modesetting
	 * as we don't expose it to userspace
	 */
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return;

114 115
	ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
	ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
L
Linus Torvalds 已提交
116 117
	ring->space = ring->head - (ring->tail + 8);
	if (ring->space < 0)
118
		ring->space += ring->size;
L
Linus Torvalds 已提交
119

120 121 122 123 124 125
	if (!dev->primary->master)
		return;

	master_priv = dev->primary->master->driver_priv;
	if (ring->head == ring->tail && master_priv->sarea_priv)
		master_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
L
Linus Torvalds 已提交
126 127
}

128
static int i915_dma_cleanup(struct drm_device * dev)
L
Linus Torvalds 已提交
129
{
J
Jesse Barnes 已提交
130
	drm_i915_private_t *dev_priv = dev->dev_private;
131 132
	int i;

L
Linus Torvalds 已提交
133 134 135 136
	/* Make sure interrupts are disabled here because the uninstall ioctl
	 * may not have been called from userspace and after dev_private
	 * is freed, it's too late.
	 */
137
	if (dev->irq_enabled)
D
Dave Airlie 已提交
138
		drm_irq_uninstall(dev);
L
Linus Torvalds 已提交
139

140
	mutex_lock(&dev->struct_mutex);
141 142
	for (i = 0; i < I915_NUM_RINGS; i++)
		intel_cleanup_ring_buffer(&dev_priv->ring[i]);
143
	mutex_unlock(&dev->struct_mutex);
144

145 146 147
	/* Clear the HWS virtual address at teardown */
	if (I915_NEED_GFX_HWS(dev))
		i915_free_hws(dev);
L
Linus Torvalds 已提交
148 149 150 151

	return 0;
}

J
Jesse Barnes 已提交
152
static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
L
Linus Torvalds 已提交
153
{
J
Jesse Barnes 已提交
154
	drm_i915_private_t *dev_priv = dev->dev_private;
155
	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
156
	int ret;
L
Linus Torvalds 已提交
157

158 159 160 161 162
	master_priv->sarea = drm_getsarea(dev);
	if (master_priv->sarea) {
		master_priv->sarea_priv = (drm_i915_sarea_t *)
			((u8 *)master_priv->sarea->handle + init->sarea_priv_offset);
	} else {
163
		DRM_DEBUG_DRIVER("sarea not found assuming DRI2 userspace\n");
164 165
	}

166
	if (init->ring_size != 0) {
167
		if (LP_RING(dev_priv)->obj != NULL) {
168 169 170 171 172
			i915_dma_cleanup(dev);
			DRM_ERROR("Client tried to initialize ringbuffer in "
				  "GEM mode\n");
			return -EINVAL;
		}
L
Linus Torvalds 已提交
173

174 175 176 177
		ret = intel_render_ring_init_dri(dev,
						 init->ring_start,
						 init->ring_size);
		if (ret) {
178
			i915_dma_cleanup(dev);
179
			return ret;
180
		}
L
Linus Torvalds 已提交
181 182
	}

183
	dev_priv->cpp = init->cpp;
L
Linus Torvalds 已提交
184 185 186
	dev_priv->back_offset = init->back_offset;
	dev_priv->front_offset = init->front_offset;
	dev_priv->current_page = 0;
187 188
	if (master_priv->sarea_priv)
		master_priv->sarea_priv->pf_current_page = 0;
L
Linus Torvalds 已提交
189 190 191 192 193 194 195 196

	/* Allow hardware batchbuffers unless told otherwise.
	 */
	dev_priv->allow_batchbuffer = 1;

	return 0;
}

197
static int i915_dma_resume(struct drm_device * dev)
L
Linus Torvalds 已提交
198 199
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
200
	struct intel_ring_buffer *ring = LP_RING(dev_priv);
L
Linus Torvalds 已提交
201

202
	DRM_DEBUG_DRIVER("%s\n", __func__);
L
Linus Torvalds 已提交
203

204
	if (ring->map.handle == NULL) {
L
Linus Torvalds 已提交
205 206
		DRM_ERROR("can not ioremap virtual address for"
			  " ring buffer\n");
E
Eric Anholt 已提交
207
		return -ENOMEM;
L
Linus Torvalds 已提交
208 209 210
	}

	/* Program Hardware Status Page */
211
	if (!ring->status_page.page_addr) {
L
Linus Torvalds 已提交
212
		DRM_ERROR("Can not find hardware status page\n");
E
Eric Anholt 已提交
213
		return -EINVAL;
L
Linus Torvalds 已提交
214
	}
215
	DRM_DEBUG_DRIVER("hw status page @ %p\n",
216 217
				ring->status_page.page_addr);
	if (ring->status_page.gfx_addr != 0)
218
		intel_ring_setup_status_page(ring);
219
	else
220
		I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
221

222
	DRM_DEBUG_DRIVER("Enabled hardware status page\n");
L
Linus Torvalds 已提交
223 224 225 226

	return 0;
}

227 228
static int i915_dma_init(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
L
Linus Torvalds 已提交
229
{
230
	drm_i915_init_t *init = data;
L
Linus Torvalds 已提交
231 232
	int retcode = 0;

233
	switch (init->func) {
L
Linus Torvalds 已提交
234
	case I915_INIT_DMA:
J
Jesse Barnes 已提交
235
		retcode = i915_initialize(dev, init);
L
Linus Torvalds 已提交
236 237 238 239 240
		break;
	case I915_CLEANUP_DMA:
		retcode = i915_dma_cleanup(dev);
		break;
	case I915_RESUME_DMA:
D
Dave Airlie 已提交
241
		retcode = i915_dma_resume(dev);
L
Linus Torvalds 已提交
242 243
		break;
	default:
E
Eric Anholt 已提交
244
		retcode = -EINVAL;
L
Linus Torvalds 已提交
245 246 247 248 249 250 251 252 253 254 255 256 257 258 259
		break;
	}

	return retcode;
}

/* Implement basically the same security restrictions as hardware does
 * for MI_BATCH_NON_SECURE.  These can be made stricter at any time.
 *
 * Most of the calculations below involve calculating the size of a
 * particular instruction.  It's important to get the size right as
 * that tells us where the next instruction to check is.  Any illegal
 * instruction detected will be given a size of zero, which is a
 * signal to abort the rest of the buffer.
 */
260
static int validate_cmd(int cmd)
L
Linus Torvalds 已提交
261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284
{
	switch (((cmd >> 29) & 0x7)) {
	case 0x0:
		switch ((cmd >> 23) & 0x3f) {
		case 0x0:
			return 1;	/* MI_NOOP */
		case 0x4:
			return 1;	/* MI_FLUSH */
		default:
			return 0;	/* disallow everything else */
		}
		break;
	case 0x1:
		return 0;	/* reserved */
	case 0x2:
		return (cmd & 0xff) + 2;	/* 2d commands */
	case 0x3:
		if (((cmd >> 24) & 0x1f) <= 0x18)
			return 1;

		switch ((cmd >> 24) & 0x1f) {
		case 0x1c:
			return 1;
		case 0x1d:
D
Dave Airlie 已提交
285
			switch ((cmd >> 16) & 0xff) {
L
Linus Torvalds 已提交
286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317
			case 0x3:
				return (cmd & 0x1f) + 2;
			case 0x4:
				return (cmd & 0xf) + 2;
			default:
				return (cmd & 0xffff) + 2;
			}
		case 0x1e:
			if (cmd & (1 << 23))
				return (cmd & 0xffff) + 1;
			else
				return 1;
		case 0x1f:
			if ((cmd & (1 << 23)) == 0)	/* inline vertices */
				return (cmd & 0x1ffff) + 2;
			else if (cmd & (1 << 17))	/* indirect random */
				if ((cmd & 0xffff) == 0)
					return 0;	/* unknown length, too hard */
				else
					return (((cmd & 0xffff) + 1) / 2) + 1;
			else
				return 2;	/* indirect sequential */
		default:
			return 0;
		}
	default:
		return 0;
	}

	return 0;
}

318
static int i915_emit_cmds(struct drm_device * dev, int *buffer, int dwords)
L
Linus Torvalds 已提交
319 320
{
	drm_i915_private_t *dev_priv = dev->dev_private;
321
	int i, ret;
L
Linus Torvalds 已提交
322

323
	if ((dwords+1) * sizeof(int) >= LP_RING(dev_priv)->size - 8)
E
Eric Anholt 已提交
324
		return -EINVAL;
325

L
Linus Torvalds 已提交
326
	for (i = 0; i < dwords;) {
327 328
		int sz = validate_cmd(buffer[i]);
		if (sz == 0 || i + sz > dwords)
E
Eric Anholt 已提交
329
			return -EINVAL;
330
		i += sz;
L
Linus Torvalds 已提交
331 332
	}

333 334 335 336 337 338
	ret = BEGIN_LP_RING((dwords+1)&~1);
	if (ret)
		return ret;

	for (i = 0; i < dwords; i++)
		OUT_RING(buffer[i]);
339 340 341 342 343
	if (dwords & 1)
		OUT_RING(0);

	ADVANCE_LP_RING();

L
Linus Torvalds 已提交
344 345 346
	return 0;
}

347 348
int
i915_emit_box(struct drm_device *dev,
349 350
	      struct drm_clip_rect *box,
	      int DR1, int DR4)
L
Linus Torvalds 已提交
351
{
352 353
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;
L
Linus Torvalds 已提交
354

355 356
	if (box->y2 <= box->y1 || box->x2 <= box->x1 ||
	    box->y2 <= 0 || box->x2 <= 0) {
L
Linus Torvalds 已提交
357
		DRM_ERROR("Bad box %d,%d..%d,%d\n",
358
			  box->x1, box->y1, box->x2, box->y2);
E
Eric Anholt 已提交
359
		return -EINVAL;
L
Linus Torvalds 已提交
360 361
	}

362
	if (INTEL_INFO(dev)->gen >= 4) {
363 364 365 366
		ret = BEGIN_LP_RING(4);
		if (ret)
			return ret;

367
		OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
368 369
		OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
		OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
370 371
		OUT_RING(DR4);
	} else {
372 373 374 375
		ret = BEGIN_LP_RING(6);
		if (ret)
			return ret;

376 377
		OUT_RING(GFX_OP_DRAWRECT_INFO);
		OUT_RING(DR1);
378 379
		OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
		OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
380 381 382
		OUT_RING(DR4);
		OUT_RING(0);
	}
383
	ADVANCE_LP_RING();
L
Linus Torvalds 已提交
384 385 386 387

	return 0;
}

388 389 390 391
/* XXX: Emitting the counter should really be moved to part of the IRQ
 * emit. For now, do it in both places:
 */

392
static void i915_emit_breadcrumb(struct drm_device *dev)
393 394
{
	drm_i915_private_t *dev_priv = dev->dev_private;
395
	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
396

397
	dev_priv->counter++;
398
	if (dev_priv->counter > 0x7FFFFFFFUL)
399
		dev_priv->counter = 0;
400 401
	if (master_priv->sarea_priv)
		master_priv->sarea_priv->last_enqueue = dev_priv->counter;
402

403 404 405 406 407 408 409
	if (BEGIN_LP_RING(4) == 0) {
		OUT_RING(MI_STORE_DWORD_INDEX);
		OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
		OUT_RING(dev_priv->counter);
		OUT_RING(0);
		ADVANCE_LP_RING();
	}
410 411
}

412
static int i915_dispatch_cmdbuffer(struct drm_device * dev,
413 414 415
				   drm_i915_cmdbuffer_t *cmd,
				   struct drm_clip_rect *cliprects,
				   void *cmdbuf)
L
Linus Torvalds 已提交
416 417 418 419 420 421
{
	int nbox = cmd->num_cliprects;
	int i = 0, count, ret;

	if (cmd->sz & 0x3) {
		DRM_ERROR("alignment");
E
Eric Anholt 已提交
422
		return -EINVAL;
L
Linus Torvalds 已提交
423 424 425 426 427 428 429 430
	}

	i915_kernel_lost_context(dev);

	count = nbox ? nbox : 1;

	for (i = 0; i < count; i++) {
		if (i < nbox) {
431
			ret = i915_emit_box(dev, &cliprects[i],
L
Linus Torvalds 已提交
432 433 434 435 436
					    cmd->DR1, cmd->DR4);
			if (ret)
				return ret;
		}

437
		ret = i915_emit_cmds(dev, cmdbuf, cmd->sz / 4);
L
Linus Torvalds 已提交
438 439 440 441
		if (ret)
			return ret;
	}

442
	i915_emit_breadcrumb(dev);
L
Linus Torvalds 已提交
443 444 445
	return 0;
}

446
static int i915_dispatch_batchbuffer(struct drm_device * dev,
447 448
				     drm_i915_batchbuffer_t * batch,
				     struct drm_clip_rect *cliprects)
L
Linus Torvalds 已提交
449
{
450
	struct drm_i915_private *dev_priv = dev->dev_private;
L
Linus Torvalds 已提交
451
	int nbox = batch->num_cliprects;
452
	int i, count, ret;
L
Linus Torvalds 已提交
453 454 455

	if ((batch->start | batch->used) & 0x7) {
		DRM_ERROR("alignment");
E
Eric Anholt 已提交
456
		return -EINVAL;
L
Linus Torvalds 已提交
457 458 459 460 461 462 463
	}

	i915_kernel_lost_context(dev);

	count = nbox ? nbox : 1;
	for (i = 0; i < count; i++) {
		if (i < nbox) {
464
			ret = i915_emit_box(dev, &cliprects[i],
465
					    batch->DR1, batch->DR4);
L
Linus Torvalds 已提交
466 467 468 469
			if (ret)
				return ret;
		}

470
		if (!IS_I830(dev) && !IS_845G(dev)) {
471 472 473 474
			ret = BEGIN_LP_RING(2);
			if (ret)
				return ret;

475
			if (INTEL_INFO(dev)->gen >= 4) {
476 477 478 479 480 481
				OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
				OUT_RING(batch->start);
			} else {
				OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
				OUT_RING(batch->start | MI_BATCH_NON_SECURE);
			}
L
Linus Torvalds 已提交
482
		} else {
483 484 485 486
			ret = BEGIN_LP_RING(4);
			if (ret)
				return ret;

L
Linus Torvalds 已提交
487 488 489 490 491
			OUT_RING(MI_BATCH_BUFFER);
			OUT_RING(batch->start | MI_BATCH_NON_SECURE);
			OUT_RING(batch->start + batch->used - 4);
			OUT_RING(0);
		}
492
		ADVANCE_LP_RING();
L
Linus Torvalds 已提交
493 494
	}

495

496
	if (IS_G4X(dev) || IS_GEN5(dev)) {
497 498 499 500 501
		if (BEGIN_LP_RING(2) == 0) {
			OUT_RING(MI_FLUSH | MI_NO_WRITE_FLUSH | MI_INVALIDATE_ISP);
			OUT_RING(MI_NOOP);
			ADVANCE_LP_RING();
		}
502
	}
L
Linus Torvalds 已提交
503

504
	i915_emit_breadcrumb(dev);
L
Linus Torvalds 已提交
505 506 507
	return 0;
}

508
static int i915_dispatch_flip(struct drm_device * dev)
L
Linus Torvalds 已提交
509 510
{
	drm_i915_private_t *dev_priv = dev->dev_private;
511 512
	struct drm_i915_master_private *master_priv =
		dev->primary->master->driver_priv;
513
	int ret;
L
Linus Torvalds 已提交
514

515
	if (!master_priv->sarea_priv)
516 517
		return -EINVAL;

518
	DRM_DEBUG_DRIVER("%s: page=%d pfCurrentPage=%d\n",
519 520 521
			  __func__,
			 dev_priv->current_page,
			 master_priv->sarea_priv->pf_current_page);
L
Linus Torvalds 已提交
522

523 524
	i915_kernel_lost_context(dev);

525 526 527 528
	ret = BEGIN_LP_RING(10);
	if (ret)
		return ret;

529
	OUT_RING(MI_FLUSH | MI_READ_FLUSH);
530
	OUT_RING(0);
L
Linus Torvalds 已提交
531

532 533 534 535 536
	OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
	OUT_RING(0);
	if (dev_priv->current_page == 0) {
		OUT_RING(dev_priv->back_offset);
		dev_priv->current_page = 1;
L
Linus Torvalds 已提交
537
	} else {
538 539
		OUT_RING(dev_priv->front_offset);
		dev_priv->current_page = 0;
L
Linus Torvalds 已提交
540
	}
541
	OUT_RING(0);
L
Linus Torvalds 已提交
542

543 544
	OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
	OUT_RING(0);
545

546
	ADVANCE_LP_RING();
L
Linus Torvalds 已提交
547

548
	master_priv->sarea_priv->last_enqueue = dev_priv->counter++;
L
Linus Torvalds 已提交
549

550 551 552 553 554 555 556
	if (BEGIN_LP_RING(4) == 0) {
		OUT_RING(MI_STORE_DWORD_INDEX);
		OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
		OUT_RING(dev_priv->counter);
		OUT_RING(0);
		ADVANCE_LP_RING();
	}
L
Linus Torvalds 已提交
557

558
	master_priv->sarea_priv->pf_current_page = dev_priv->current_page;
559
	return 0;
L
Linus Torvalds 已提交
560 561
}

562
static int i915_quiescent(struct drm_device *dev)
L
Linus Torvalds 已提交
563
{
564
	struct intel_ring_buffer *ring = LP_RING(dev->dev_private);
L
Linus Torvalds 已提交
565 566

	i915_kernel_lost_context(dev);
567
	return intel_wait_ring_buffer(ring, ring->size - 8);
L
Linus Torvalds 已提交
568 569
}

570 571
static int i915_flush_ioctl(struct drm_device *dev, void *data,
			    struct drm_file *file_priv)
L
Linus Torvalds 已提交
572
{
573 574 575
	int ret;

	RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
576

577 578 579 580 581
	mutex_lock(&dev->struct_mutex);
	ret = i915_quiescent(dev);
	mutex_unlock(&dev->struct_mutex);

	return ret;
L
Linus Torvalds 已提交
582 583
}

584 585
static int i915_batchbuffer(struct drm_device *dev, void *data,
			    struct drm_file *file_priv)
L
Linus Torvalds 已提交
586 587
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
588
	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
L
Linus Torvalds 已提交
589
	drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
590
	    master_priv->sarea_priv;
591
	drm_i915_batchbuffer_t *batch = data;
L
Linus Torvalds 已提交
592
	int ret;
593
	struct drm_clip_rect *cliprects = NULL;
L
Linus Torvalds 已提交
594 595 596

	if (!dev_priv->allow_batchbuffer) {
		DRM_ERROR("Batchbuffer ioctl disabled\n");
E
Eric Anholt 已提交
597
		return -EINVAL;
L
Linus Torvalds 已提交
598 599
	}

600
	DRM_DEBUG_DRIVER("i915 batchbuffer, start %x used %d cliprects %d\n",
601
			batch->start, batch->used, batch->num_cliprects);
L
Linus Torvalds 已提交
602

603
	RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
604

605 606 607 608
	if (batch->num_cliprects < 0)
		return -EINVAL;

	if (batch->num_cliprects) {
609 610 611
		cliprects = kcalloc(batch->num_cliprects,
				    sizeof(struct drm_clip_rect),
				    GFP_KERNEL);
612 613 614 615 616 617
		if (cliprects == NULL)
			return -ENOMEM;

		ret = copy_from_user(cliprects, batch->cliprects,
				     batch->num_cliprects *
				     sizeof(struct drm_clip_rect));
618 619
		if (ret != 0) {
			ret = -EFAULT;
620
			goto fail_free;
621
		}
622
	}
L
Linus Torvalds 已提交
623

624
	mutex_lock(&dev->struct_mutex);
625
	ret = i915_dispatch_batchbuffer(dev, batch, cliprects);
626
	mutex_unlock(&dev->struct_mutex);
L
Linus Torvalds 已提交
627

628
	if (sarea_priv)
629
		sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
630 631

fail_free:
632
	kfree(cliprects);
633

L
Linus Torvalds 已提交
634 635 636
	return ret;
}

637 638
static int i915_cmdbuffer(struct drm_device *dev, void *data,
			  struct drm_file *file_priv)
L
Linus Torvalds 已提交
639 640
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
641
	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
L
Linus Torvalds 已提交
642
	drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
643
	    master_priv->sarea_priv;
644
	drm_i915_cmdbuffer_t *cmdbuf = data;
645 646
	struct drm_clip_rect *cliprects = NULL;
	void *batch_data;
L
Linus Torvalds 已提交
647 648
	int ret;

649
	DRM_DEBUG_DRIVER("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
650
			cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
L
Linus Torvalds 已提交
651

652
	RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
653

654 655 656
	if (cmdbuf->num_cliprects < 0)
		return -EINVAL;

657
	batch_data = kmalloc(cmdbuf->sz, GFP_KERNEL);
658 659 660 661
	if (batch_data == NULL)
		return -ENOMEM;

	ret = copy_from_user(batch_data, cmdbuf->buf, cmdbuf->sz);
662 663
	if (ret != 0) {
		ret = -EFAULT;
664
		goto fail_batch_free;
665
	}
666 667

	if (cmdbuf->num_cliprects) {
668 669
		cliprects = kcalloc(cmdbuf->num_cliprects,
				    sizeof(struct drm_clip_rect), GFP_KERNEL);
670 671
		if (cliprects == NULL) {
			ret = -ENOMEM;
672
			goto fail_batch_free;
673
		}
674 675 676 677

		ret = copy_from_user(cliprects, cmdbuf->cliprects,
				     cmdbuf->num_cliprects *
				     sizeof(struct drm_clip_rect));
678 679
		if (ret != 0) {
			ret = -EFAULT;
680
			goto fail_clip_free;
681
		}
L
Linus Torvalds 已提交
682 683
	}

684
	mutex_lock(&dev->struct_mutex);
685
	ret = i915_dispatch_cmdbuffer(dev, cmdbuf, cliprects, batch_data);
686
	mutex_unlock(&dev->struct_mutex);
L
Linus Torvalds 已提交
687 688
	if (ret) {
		DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
689
		goto fail_clip_free;
L
Linus Torvalds 已提交
690 691
	}

692
	if (sarea_priv)
693
		sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
694 695

fail_clip_free:
696
	kfree(cliprects);
697
fail_batch_free:
698
	kfree(batch_data);
699 700

	return ret;
L
Linus Torvalds 已提交
701 702
}

703 704
static int i915_flip_bufs(struct drm_device *dev, void *data,
			  struct drm_file *file_priv)
L
Linus Torvalds 已提交
705
{
706 707
	int ret;

708
	DRM_DEBUG_DRIVER("%s\n", __func__);
L
Linus Torvalds 已提交
709

710
	RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
711

712 713 714 715 716
	mutex_lock(&dev->struct_mutex);
	ret = i915_dispatch_flip(dev);
	mutex_unlock(&dev->struct_mutex);

	return ret;
L
Linus Torvalds 已提交
717 718
}

719 720
static int i915_getparam(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
L
Linus Torvalds 已提交
721 722
{
	drm_i915_private_t *dev_priv = dev->dev_private;
723
	drm_i915_getparam_t *param = data;
L
Linus Torvalds 已提交
724 725 726
	int value;

	if (!dev_priv) {
727
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
728
		return -EINVAL;
L
Linus Torvalds 已提交
729 730
	}

731
	switch (param->param) {
L
Linus Torvalds 已提交
732
	case I915_PARAM_IRQ_ACTIVE:
733
		value = dev->pdev->irq ? 1 : 0;
L
Linus Torvalds 已提交
734 735 736 737
		break;
	case I915_PARAM_ALLOW_BATCHBUFFER:
		value = dev_priv->allow_batchbuffer ? 1 : 0;
		break;
D
Dave Airlie 已提交
738 739 740
	case I915_PARAM_LAST_DISPATCH:
		value = READ_BREADCRUMB(dev_priv);
		break;
K
Kristian Høgsberg 已提交
741 742 743
	case I915_PARAM_CHIPSET_ID:
		value = dev->pci_device;
		break;
744
	case I915_PARAM_HAS_GEM:
745
		value = dev_priv->has_gem;
746
		break;
747 748 749
	case I915_PARAM_NUM_FENCES_AVAIL:
		value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
		break;
750 751 752
	case I915_PARAM_HAS_OVERLAY:
		value = dev_priv->overlay ? 1 : 0;
		break;
753 754 755
	case I915_PARAM_HAS_PAGEFLIPPING:
		value = 1;
		break;
J
Jesse Barnes 已提交
756 757 758 759
	case I915_PARAM_HAS_EXECBUF2:
		/* depends on GEM */
		value = dev_priv->has_gem;
		break;
760 761 762
	case I915_PARAM_HAS_BSD:
		value = HAS_BSD(dev);
		break;
763 764 765
	case I915_PARAM_HAS_BLT:
		value = HAS_BLT(dev);
		break;
766 767 768
	case I915_PARAM_HAS_RELAXED_FENCING:
		value = 1;
		break;
769 770 771
	case I915_PARAM_HAS_COHERENT_RINGS:
		value = 1;
		break;
772 773 774
	case I915_PARAM_HAS_EXEC_CONSTANTS:
		value = INTEL_INFO(dev)->gen >= 4;
		break;
775 776 777
	case I915_PARAM_HAS_RELAXED_DELTA:
		value = 1;
		break;
L
Linus Torvalds 已提交
778
	default:
779
		DRM_DEBUG_DRIVER("Unknown parameter %d\n",
J
Jesse Barnes 已提交
780
				 param->param);
E
Eric Anholt 已提交
781
		return -EINVAL;
L
Linus Torvalds 已提交
782 783
	}

784
	if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
L
Linus Torvalds 已提交
785
		DRM_ERROR("DRM_COPY_TO_USER failed\n");
E
Eric Anholt 已提交
786
		return -EFAULT;
L
Linus Torvalds 已提交
787 788 789 790 791
	}

	return 0;
}

792 793
static int i915_setparam(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
L
Linus Torvalds 已提交
794 795
{
	drm_i915_private_t *dev_priv = dev->dev_private;
796
	drm_i915_setparam_t *param = data;
L
Linus Torvalds 已提交
797 798

	if (!dev_priv) {
799
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
800
		return -EINVAL;
L
Linus Torvalds 已提交
801 802
	}

803
	switch (param->param) {
L
Linus Torvalds 已提交
804 805 806
	case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
		break;
	case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
807
		dev_priv->tex_lru_log_granularity = param->value;
L
Linus Torvalds 已提交
808 809
		break;
	case I915_SETPARAM_ALLOW_BATCHBUFFER:
810
		dev_priv->allow_batchbuffer = param->value;
L
Linus Torvalds 已提交
811
		break;
812 813 814 815 816 817 818
	case I915_SETPARAM_NUM_USED_FENCES:
		if (param->value > dev_priv->num_fence_regs ||
		    param->value < 0)
			return -EINVAL;
		/* Userspace can use first N regs */
		dev_priv->fence_reg_start = param->value;
		break;
L
Linus Torvalds 已提交
819
	default:
820
		DRM_DEBUG_DRIVER("unknown parameter %d\n",
821
					param->param);
E
Eric Anholt 已提交
822
		return -EINVAL;
L
Linus Torvalds 已提交
823 824 825 826 827
	}

	return 0;
}

828 829
static int i915_set_status_page(struct drm_device *dev, void *data,
				struct drm_file *file_priv)
830 831
{
	drm_i915_private_t *dev_priv = dev->dev_private;
832
	drm_i915_hws_addr_t *hws = data;
833
	struct intel_ring_buffer *ring = LP_RING(dev_priv);
834 835 836

	if (!I915_NEED_GFX_HWS(dev))
		return -EINVAL;
837 838

	if (!dev_priv) {
839
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
840
		return -EINVAL;
841 842
	}

J
Jesse Barnes 已提交
843 844 845 846 847
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
		WARN(1, "tried to set status page when mode setting active\n");
		return 0;
	}

848
	DRM_DEBUG_DRIVER("set status page addr 0x%08x\n", (u32)hws->addr);
849

850
	ring->status_page.gfx_addr = hws->addr & (0x1ffff<<12);
851

852
	dev_priv->hws_map.offset = dev->agp->base + hws->addr;
853 854 855 856 857
	dev_priv->hws_map.size = 4*1024;
	dev_priv->hws_map.type = 0;
	dev_priv->hws_map.flags = 0;
	dev_priv->hws_map.mtrr = 0;

858
	drm_core_ioremap_wc(&dev_priv->hws_map, dev);
859 860
	if (dev_priv->hws_map.handle == NULL) {
		i915_dma_cleanup(dev);
861
		ring->status_page.gfx_addr = 0;
862 863
		DRM_ERROR("can not ioremap virtual address for"
				" G33 hw status page\n");
E
Eric Anholt 已提交
864
		return -ENOMEM;
865
	}
C
Chris Wilson 已提交
866 867 868
	ring->status_page.page_addr =
		(void __force __iomem *)dev_priv->hws_map.handle;
	memset_io(ring->status_page.page_addr, 0, PAGE_SIZE);
869
	I915_WRITE(HWS_PGA, ring->status_page.gfx_addr);
870

871
	DRM_DEBUG_DRIVER("load hws HWS_PGA with gfx mem 0x%x\n",
872
			 ring->status_page.gfx_addr);
873
	DRM_DEBUG_DRIVER("load hws at %p\n",
874
			 ring->status_page.page_addr);
875 876 877
	return 0;
}

878 879 880 881 882 883 884 885 886 887 888 889
static int i915_get_bridge_dev(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0,0));
	if (!dev_priv->bridge_dev) {
		DRM_ERROR("bridge device not found\n");
		return -1;
	}
	return 0;
}

890 891 892 893 894 895 896 897 898 899 900 901
#define MCHBAR_I915 0x44
#define MCHBAR_I965 0x48
#define MCHBAR_SIZE (4*4096)

#define DEVEN_REG 0x54
#define   DEVEN_MCHBAR_EN (1 << 28)

/* Allocate space for the MCH regs if needed, return nonzero on error */
static int
intel_alloc_mchbar_resource(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
902
	int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
903 904
	u32 temp_lo, temp_hi = 0;
	u64 mchbar_addr;
905
	int ret;
906

907
	if (INTEL_INFO(dev)->gen >= 4)
908 909 910 911 912 913 914
		pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
	pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
	mchbar_addr = ((u64)temp_hi << 32) | temp_lo;

	/* If ACPI doesn't have it, assume we need to allocate it ourselves */
#ifdef CONFIG_PNP
	if (mchbar_addr &&
915 916
	    pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
		return 0;
917 918 919
#endif

	/* Get some space for it */
920 921 922 923
	dev_priv->mch_res.name = "i915 MCHBAR";
	dev_priv->mch_res.flags = IORESOURCE_MEM;
	ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
				     &dev_priv->mch_res,
924 925
				     MCHBAR_SIZE, MCHBAR_SIZE,
				     PCIBIOS_MIN_MEM,
926
				     0, pcibios_align_resource,
927 928 929 930
				     dev_priv->bridge_dev);
	if (ret) {
		DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
		dev_priv->mch_res.start = 0;
931
		return ret;
932 933
	}

934
	if (INTEL_INFO(dev)->gen >= 4)
935 936 937 938 939
		pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
				       upper_32_bits(dev_priv->mch_res.start));

	pci_write_config_dword(dev_priv->bridge_dev, reg,
			       lower_32_bits(dev_priv->mch_res.start));
940
	return 0;
941 942 943 944 945 946 947
}

/* Setup MCHBAR if possible, return true if we should disable it again */
static void
intel_setup_mchbar(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
948
	int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984
	u32 temp;
	bool enabled;

	dev_priv->mchbar_need_disable = false;

	if (IS_I915G(dev) || IS_I915GM(dev)) {
		pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
		enabled = !!(temp & DEVEN_MCHBAR_EN);
	} else {
		pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
		enabled = temp & 1;
	}

	/* If it's already enabled, don't have to do anything */
	if (enabled)
		return;

	if (intel_alloc_mchbar_resource(dev))
		return;

	dev_priv->mchbar_need_disable = true;

	/* Space is allocated or reserved, so enable it. */
	if (IS_I915G(dev) || IS_I915GM(dev)) {
		pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
				       temp | DEVEN_MCHBAR_EN);
	} else {
		pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
		pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
	}
}

static void
intel_teardown_mchbar(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
985
	int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003
	u32 temp;

	if (dev_priv->mchbar_need_disable) {
		if (IS_I915G(dev) || IS_I915GM(dev)) {
			pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
			temp &= ~DEVEN_MCHBAR_EN;
			pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
		} else {
			pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
			temp &= ~1;
			pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
		}
	}

	if (dev_priv->mch_res.start)
		release_resource(&dev_priv->mch_res);
}

1004 1005 1006 1007 1008 1009 1010 1011 1012
#define PTE_ADDRESS_MASK		0xfffff000
#define PTE_ADDRESS_MASK_HIGH		0x000000f0 /* i915+ */
#define PTE_MAPPING_TYPE_UNCACHED	(0 << 1)
#define PTE_MAPPING_TYPE_DCACHE		(1 << 1) /* i830 only */
#define PTE_MAPPING_TYPE_CACHED		(3 << 1)
#define PTE_MAPPING_TYPE_MASK		(3 << 1)
#define PTE_VALID			(1 << 0)

/**
1013 1014
 * i915_stolen_to_phys - take an offset into stolen memory and turn it into
 *                       a physical one
1015
 * @dev: drm device
1016
 * @offset: address to translate
1017
 *
1018 1019
 * Some chip functions require allocations from stolen space and need the
 * physical address of the memory in question.
1020
 */
1021
static unsigned long i915_stolen_to_phys(struct drm_device *dev, u32 offset)
1022
{
1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct pci_dev *pdev = dev_priv->bridge_dev;
	u32 base;

#if 0
	/* On the machines I have tested the Graphics Base of Stolen Memory
	 * is unreliable, so compute the base by subtracting the stolen memory
	 * from the Top of Low Usable DRAM which is where the BIOS places
	 * the graphics stolen memory.
	 */
	if (INTEL_INFO(dev)->gen > 3 || IS_G33(dev)) {
		/* top 32bits are reserved = 0 */
		pci_read_config_dword(pdev, 0xA4, &base);
1036
	} else {
1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048
		/* XXX presume 8xx is the same as i915 */
		pci_bus_read_config_dword(pdev->bus, 2, 0x5C, &base);
	}
#else
	if (INTEL_INFO(dev)->gen > 3 || IS_G33(dev)) {
		u16 val;
		pci_read_config_word(pdev, 0xb0, &val);
		base = val >> 4 << 20;
	} else {
		u8 val;
		pci_read_config_byte(pdev, 0x9c, &val);
		base = val >> 3 << 27;
1049
	}
1050
	base -= dev_priv->mm.gtt->stolen_size;
1051
#endif
1052

1053
	return base + offset;
1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064
}

static void i915_warn_stolen(struct drm_device *dev)
{
	DRM_ERROR("not enough stolen space for compressed buffer, disabling\n");
	DRM_ERROR("hint: you may be able to increase stolen memory size in the BIOS to avoid this\n");
}

static void i915_setup_compression(struct drm_device *dev, int size)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1065
	struct drm_mm_node *compressed_fb, *uninitialized_var(compressed_llb);
A
Andrew Morton 已提交
1066 1067
	unsigned long cfb_base;
	unsigned long ll_base = 0;
1068

1069 1070 1071 1072 1073
	compressed_fb = drm_mm_search_free(&dev_priv->mm.stolen, size, 4096, 0);
	if (compressed_fb)
		compressed_fb = drm_mm_get_block(compressed_fb, size, 4096);
	if (!compressed_fb)
		goto err;
1074

1075 1076 1077
	cfb_base = i915_stolen_to_phys(dev, compressed_fb->start);
	if (!cfb_base)
		goto err_fb;
1078

1079
	if (!(IS_GM45(dev) || HAS_PCH_SPLIT(dev))) {
1080 1081 1082 1083 1084 1085 1086
		compressed_llb = drm_mm_search_free(&dev_priv->mm.stolen,
						    4096, 4096, 0);
		if (compressed_llb)
			compressed_llb = drm_mm_get_block(compressed_llb,
							  4096, 4096);
		if (!compressed_llb)
			goto err_fb;
1087

1088 1089 1090
		ll_base = i915_stolen_to_phys(dev, compressed_llb->start);
		if (!ll_base)
			goto err_llb;
1091 1092 1093 1094
	}

	dev_priv->cfb_size = size;

1095
	intel_disable_fbc(dev);
1096
	dev_priv->compressed_fb = compressed_fb;
1097
	if (HAS_PCH_SPLIT(dev))
1098 1099
		I915_WRITE(ILK_DPFC_CB_BASE, compressed_fb->start);
	else if (IS_GM45(dev)) {
1100 1101 1102 1103
		I915_WRITE(DPFC_CB_BASE, compressed_fb->start);
	} else {
		I915_WRITE(FBC_CFB_BASE, cfb_base);
		I915_WRITE(FBC_LL_BASE, ll_base);
1104
		dev_priv->compressed_llb = compressed_llb;
1105 1106
	}

1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117
	DRM_DEBUG_KMS("FBC base 0x%08lx, ll base 0x%08lx, size %dM\n",
		      cfb_base, ll_base, size >> 20);
	return;

err_llb:
	drm_mm_put_block(compressed_llb);
err_fb:
	drm_mm_put_block(compressed_fb);
err:
	dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
	i915_warn_stolen(dev);
1118 1119
}

1120 1121 1122 1123 1124
static void i915_cleanup_compression(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	drm_mm_put_block(dev_priv->compressed_fb);
1125
	if (dev_priv->compressed_llb)
1126 1127 1128
		drm_mm_put_block(dev_priv->compressed_llb);
}

1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141
/* true = enable decode, false = disable decoder */
static unsigned int i915_vga_set_decode(void *cookie, bool state)
{
	struct drm_device *dev = cookie;

	intel_modeset_vga_set_state(dev, state);
	if (state)
		return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
		       VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
	else
		return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
}

1142 1143 1144 1145 1146
static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
{
	struct drm_device *dev = pci_get_drvdata(pdev);
	pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
	if (state == VGA_SWITCHEROO_ON) {
1147
		printk(KERN_INFO "i915: switched on\n");
1148
		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1149 1150 1151
		/* i915 resume handler doesn't set to D0 */
		pci_set_power_state(dev->pdev, PCI_D0);
		i915_resume(dev);
1152
		dev->switch_power_state = DRM_SWITCH_POWER_ON;
1153 1154
	} else {
		printk(KERN_ERR "i915: switched off\n");
1155
		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1156
		i915_suspend(dev, pmm);
1157
		dev->switch_power_state = DRM_SWITCH_POWER_OFF;
1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171
	}
}

static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);
	bool can_switch;

	spin_lock(&dev->count_lock);
	can_switch = (dev->open_count == 0);
	spin_unlock(&dev->count_lock);
	return can_switch;
}

D
Daniel Vetter 已提交
1172
static int i915_load_modeset_init(struct drm_device *dev)
J
Jesse Barnes 已提交
1173 1174
{
	struct drm_i915_private *dev_priv = dev->dev_private;
D
Daniel Vetter 已提交
1175
	unsigned long prealloc_size, gtt_size, mappable_size;
J
Jesse Barnes 已提交
1176 1177
	int ret = 0;

1178
	prealloc_size = dev_priv->mm.gtt->stolen_size;
D
Daniel Vetter 已提交
1179 1180 1181
	gtt_size = dev_priv->mm.gtt->gtt_total_entries << PAGE_SHIFT;
	mappable_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;

1182 1183
	/* Basic memrange allocator for stolen space */
	drm_mm_init(&dev_priv->mm.stolen, 0, prealloc_size);
J
Jesse Barnes 已提交
1184

1185
	/* Let GEM Manage all of the aperture.
1186 1187 1188 1189 1190 1191 1192 1193
	 *
	 * However, leave one page at the end still bound to the scratch page.
	 * There are a number of places where the hardware apparently
	 * prefetches past the end of the object, and we've seen multiple
	 * hangs with the GPU head pointer stuck in a batchbuffer bound
	 * at the last page of the aperture.  One page should be enough to
	 * keep any prefetching inside of the aperture.
	 */
1194
	i915_gem_do_init(dev, 0, mappable_size, gtt_size - PAGE_SIZE);
J
Jesse Barnes 已提交
1195

1196
	mutex_lock(&dev->struct_mutex);
J
Jesse Barnes 已提交
1197
	ret = i915_gem_init_ringbuffer(dev);
1198
	mutex_unlock(&dev->struct_mutex);
J
Jesse Barnes 已提交
1199
	if (ret)
1200
		goto out;
J
Jesse Barnes 已提交
1201

1202
	/* Try to set up FBC with a reasonable compressed buffer size */
1203
	if (I915_HAS_FBC(dev) && i915_powersave) {
1204 1205
		int cfb_size;

1206 1207 1208 1209 1210
		/* Leave 1M for line length buffer & misc. */

		/* Try to get a 32M buffer... */
		if (prealloc_size > (36*1024*1024))
			cfb_size = 32*1024*1024;
1211 1212 1213 1214 1215
		else /* fall back to 7/8 of the stolen space */
			cfb_size = prealloc_size * 7 / 8;
		i915_setup_compression(dev, cfb_size);
	}

1216
	/* Allow hardware batchbuffers unless told otherwise. */
J
Jesse Barnes 已提交
1217 1218
	dev_priv->allow_batchbuffer = 1;

1219
	ret = intel_parse_bios(dev);
J
Jesse Barnes 已提交
1220 1221 1222
	if (ret)
		DRM_INFO("failed to find VBIOS tables\n");

1223 1224 1225 1226 1227 1228 1229
	/* If we have > 1 VGA cards, then we need to arbitrate access
	 * to the common VGA resources.
	 *
	 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
	 * then we do not take part in VGA arbitration and the
	 * vga_client_register() fails with -ENODEV.
	 */
1230
	ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
1231
	if (ret && ret != -ENODEV)
1232
		goto cleanup_ringbuffer;
1233

J
Jesse Barnes 已提交
1234 1235
	intel_register_dsm_handler();

1236 1237
	ret = vga_switcheroo_register_client(dev->pdev,
					     i915_switcheroo_set_state,
1238
					     NULL,
1239 1240
					     i915_switcheroo_can_switch);
	if (ret)
1241
		goto cleanup_vga_client;
1242

1243 1244 1245 1246
	/* IIR "flip pending" bit means done if this bit is set */
	if (IS_GEN3(dev) && (I915_READ(ECOSKPD) & ECO_FLIP_DONE))
		dev_priv->flip_pending_is_done = true;

1247 1248
	intel_modeset_init(dev);

J
Jesse Barnes 已提交
1249 1250
	ret = drm_irq_install(dev);
	if (ret)
1251
		goto cleanup_vga_switcheroo;
J
Jesse Barnes 已提交
1252 1253 1254 1255 1256

	/* Always safe in the mode setting case. */
	/* FIXME: do pre/post-mode set stuff in core KMS code */
	dev->vblank_disable_allowed = 1;

1257 1258 1259 1260
	ret = intel_fbdev_init(dev);
	if (ret)
		goto cleanup_irq;

1261
	drm_kms_helper_poll_init(dev);
1262 1263 1264 1265

	/* We're off and running w/KMS */
	dev_priv->mm.suspended = 0;

J
Jesse Barnes 已提交
1266 1267
	return 0;

1268 1269 1270 1271 1272 1273 1274
cleanup_irq:
	drm_irq_uninstall(dev);
cleanup_vga_switcheroo:
	vga_switcheroo_unregister_client(dev->pdev);
cleanup_vga_client:
	vga_client_register(dev->pdev, NULL, NULL, NULL);
cleanup_ringbuffer:
1275
	mutex_lock(&dev->struct_mutex);
J
Jesse Barnes 已提交
1276
	i915_gem_cleanup_ringbuffer(dev);
1277
	mutex_unlock(&dev->struct_mutex);
J
Jesse Barnes 已提交
1278 1279 1280 1281
out:
	return ret;
}

1282 1283 1284 1285
int i915_master_create(struct drm_device *dev, struct drm_master *master)
{
	struct drm_i915_master_private *master_priv;

1286
	master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300
	if (!master_priv)
		return -ENOMEM;

	master->driver_priv = master_priv;
	return 0;
}

void i915_master_destroy(struct drm_device *dev, struct drm_master *master)
{
	struct drm_i915_master_private *master_priv = master->driver_priv;

	if (!master_priv)
		return;

1301
	kfree(master_priv);
1302 1303 1304 1305

	master->driver_priv = NULL;
}

1306
static void i915_pineview_get_mem_freq(struct drm_device *dev)
1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 tmp;

	tmp = I915_READ(CLKCFG);

	switch (tmp & CLKCFG_FSB_MASK) {
	case CLKCFG_FSB_533:
		dev_priv->fsb_freq = 533; /* 133*4 */
		break;
	case CLKCFG_FSB_800:
		dev_priv->fsb_freq = 800; /* 200*4 */
		break;
	case CLKCFG_FSB_667:
		dev_priv->fsb_freq =  667; /* 167*4 */
		break;
	case CLKCFG_FSB_400:
		dev_priv->fsb_freq = 400; /* 100*4 */
		break;
	}

	switch (tmp & CLKCFG_MEM_MASK) {
	case CLKCFG_MEM_533:
		dev_priv->mem_freq = 533;
		break;
	case CLKCFG_MEM_667:
		dev_priv->mem_freq = 667;
		break;
	case CLKCFG_MEM_800:
		dev_priv->mem_freq = 800;
		break;
	}
1339 1340 1341 1342

	/* detect pineview DDR3 setting */
	tmp = I915_READ(CSHRDDR3CTL);
	dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
1343 1344
}

1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412
static void i915_ironlake_get_mem_freq(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	u16 ddrpll, csipll;

	ddrpll = I915_READ16(DDRMPLL1);
	csipll = I915_READ16(CSIPLL0);

	switch (ddrpll & 0xff) {
	case 0xc:
		dev_priv->mem_freq = 800;
		break;
	case 0x10:
		dev_priv->mem_freq = 1066;
		break;
	case 0x14:
		dev_priv->mem_freq = 1333;
		break;
	case 0x18:
		dev_priv->mem_freq = 1600;
		break;
	default:
		DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
				 ddrpll & 0xff);
		dev_priv->mem_freq = 0;
		break;
	}

	dev_priv->r_t = dev_priv->mem_freq;

	switch (csipll & 0x3ff) {
	case 0x00c:
		dev_priv->fsb_freq = 3200;
		break;
	case 0x00e:
		dev_priv->fsb_freq = 3733;
		break;
	case 0x010:
		dev_priv->fsb_freq = 4266;
		break;
	case 0x012:
		dev_priv->fsb_freq = 4800;
		break;
	case 0x014:
		dev_priv->fsb_freq = 5333;
		break;
	case 0x016:
		dev_priv->fsb_freq = 5866;
		break;
	case 0x018:
		dev_priv->fsb_freq = 6400;
		break;
	default:
		DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
				 csipll & 0x3ff);
		dev_priv->fsb_freq = 0;
		break;
	}

	if (dev_priv->fsb_freq == 3200) {
		dev_priv->c_m = 0;
	} else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
		dev_priv->c_m = 1;
	} else {
		dev_priv->c_m = 2;
	}
}

1413 1414 1415 1416 1417 1418
static const struct cparams {
	u16 i;
	u16 t;
	u16 m;
	u16 c;
} cparams[] = {
1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458
	{ 1, 1333, 301, 28664 },
	{ 1, 1066, 294, 24460 },
	{ 1, 800, 294, 25192 },
	{ 0, 1333, 276, 27605 },
	{ 0, 1066, 276, 27605 },
	{ 0, 800, 231, 23784 },
};

unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
{
	u64 total_count, diff, ret;
	u32 count1, count2, count3, m = 0, c = 0;
	unsigned long now = jiffies_to_msecs(jiffies), diff1;
	int i;

	diff1 = now - dev_priv->last_time1;

	count1 = I915_READ(DMIEC);
	count2 = I915_READ(DDREC);
	count3 = I915_READ(CSIEC);

	total_count = count1 + count2 + count3;

	/* FIXME: handle per-counter overflow */
	if (total_count < dev_priv->last_count1) {
		diff = ~0UL - dev_priv->last_count1;
		diff += total_count;
	} else {
		diff = total_count - dev_priv->last_count1;
	}

	for (i = 0; i < ARRAY_SIZE(cparams); i++) {
		if (cparams[i].i == dev_priv->c_m &&
		    cparams[i].t == dev_priv->r_t) {
			m = cparams[i].m;
			c = cparams[i].c;
			break;
		}
	}

1459
	diff = div_u64(diff, diff1);
1460
	ret = ((m * diff) + c);
1461
	ret = div_u64(ret, 10);
1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483

	dev_priv->last_count1 = total_count;
	dev_priv->last_time1 = now;

	return ret;
}

unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
{
	unsigned long m, x, b;
	u32 tsfs;

	tsfs = I915_READ(TSFS);

	m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
	x = I915_READ8(TR1);

	b = tsfs & TSFS_INTR_MASK;

	return ((m * x) / 127) - b;
}

1484
static u16 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
1485
{
1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622
	static const struct v_table {
		u16 vd; /* in .1 mil */
		u16 vm; /* in .1 mil */
	} v_table[] = {
		{ 0, 0, },
		{ 375, 0, },
		{ 500, 0, },
		{ 625, 0, },
		{ 750, 0, },
		{ 875, 0, },
		{ 1000, 0, },
		{ 1125, 0, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4250, 3125, },
		{ 4375, 3250, },
		{ 4500, 3375, },
		{ 4625, 3500, },
		{ 4750, 3625, },
		{ 4875, 3750, },
		{ 5000, 3875, },
		{ 5125, 4000, },
		{ 5250, 4125, },
		{ 5375, 4250, },
		{ 5500, 4375, },
		{ 5625, 4500, },
		{ 5750, 4625, },
		{ 5875, 4750, },
		{ 6000, 4875, },
		{ 6125, 5000, },
		{ 6250, 5125, },
		{ 6375, 5250, },
		{ 6500, 5375, },
		{ 6625, 5500, },
		{ 6750, 5625, },
		{ 6875, 5750, },
		{ 7000, 5875, },
		{ 7125, 6000, },
		{ 7250, 6125, },
		{ 7375, 6250, },
		{ 7500, 6375, },
		{ 7625, 6500, },
		{ 7750, 6625, },
		{ 7875, 6750, },
		{ 8000, 6875, },
		{ 8125, 7000, },
		{ 8250, 7125, },
		{ 8375, 7250, },
		{ 8500, 7375, },
		{ 8625, 7500, },
		{ 8750, 7625, },
		{ 8875, 7750, },
		{ 9000, 7875, },
		{ 9125, 8000, },
		{ 9250, 8125, },
		{ 9375, 8250, },
		{ 9500, 8375, },
		{ 9625, 8500, },
		{ 9750, 8625, },
		{ 9875, 8750, },
		{ 10000, 8875, },
		{ 10125, 9000, },
		{ 10250, 9125, },
		{ 10375, 9250, },
		{ 10500, 9375, },
		{ 10625, 9500, },
		{ 10750, 9625, },
		{ 10875, 9750, },
		{ 11000, 9875, },
		{ 11125, 10000, },
		{ 11250, 10125, },
		{ 11375, 10250, },
		{ 11500, 10375, },
		{ 11625, 10500, },
		{ 11750, 10625, },
		{ 11875, 10750, },
		{ 12000, 10875, },
		{ 12125, 11000, },
		{ 12250, 11125, },
		{ 12375, 11250, },
		{ 12500, 11375, },
		{ 12625, 11500, },
		{ 12750, 11625, },
		{ 12875, 11750, },
		{ 13000, 11875, },
		{ 13125, 12000, },
		{ 13250, 12125, },
		{ 13375, 12250, },
		{ 13500, 12375, },
		{ 13625, 12500, },
		{ 13750, 12625, },
		{ 13875, 12750, },
		{ 14000, 12875, },
		{ 14125, 13000, },
		{ 14250, 13125, },
		{ 14375, 13250, },
		{ 14500, 13375, },
		{ 14625, 13500, },
		{ 14750, 13625, },
		{ 14875, 13750, },
		{ 15000, 13875, },
		{ 15125, 14000, },
		{ 15250, 14125, },
		{ 15375, 14250, },
		{ 15500, 14375, },
		{ 15625, 14500, },
		{ 15750, 14625, },
		{ 15875, 14750, },
		{ 16000, 14875, },
		{ 16125, 15000, },
	};
	if (dev_priv->info->is_mobile)
		return v_table[pxvid].vm;
	else
		return v_table[pxvid].vd;
1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653
}

void i915_update_gfx_val(struct drm_i915_private *dev_priv)
{
	struct timespec now, diff1;
	u64 diff;
	unsigned long diffms;
	u32 count;

	getrawmonotonic(&now);
	diff1 = timespec_sub(now, dev_priv->last_time2);

	/* Don't divide by 0 */
	diffms = diff1.tv_sec * 1000 + diff1.tv_nsec / 1000000;
	if (!diffms)
		return;

	count = I915_READ(GFXEC);

	if (count < dev_priv->last_count2) {
		diff = ~0UL - dev_priv->last_count2;
		diff += count;
	} else {
		diff = count - dev_priv->last_count2;
	}

	dev_priv->last_count2 = count;
	dev_priv->last_time2 = now;

	/* More magic constants... */
	diff = diff * 1181;
1654
	diff = div_u64(diff, diffms * 10);
1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702
	dev_priv->gfx_power = diff;
}

unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
{
	unsigned long t, corr, state1, corr2, state2;
	u32 pxvid, ext_v;

	pxvid = I915_READ(PXVFREQ_BASE + (dev_priv->cur_delay * 4));
	pxvid = (pxvid >> 24) & 0x7f;
	ext_v = pvid_to_extvid(dev_priv, pxvid);

	state1 = ext_v;

	t = i915_mch_val(dev_priv);

	/* Revel in the empirically derived constants */

	/* Correction factor in 1/100000 units */
	if (t > 80)
		corr = ((t * 2349) + 135940);
	else if (t >= 50)
		corr = ((t * 964) + 29317);
	else /* < 50 */
		corr = ((t * 301) + 1004);

	corr = corr * ((150142 * state1) / 10000 - 78642);
	corr /= 100000;
	corr2 = (corr * dev_priv->corr);

	state2 = (corr2 * state1) / 10000;
	state2 /= 100; /* convert to mW */

	i915_update_gfx_val(dev_priv);

	return dev_priv->gfx_power + state2;
}

/* Global for IPS driver to get at the current i915 device */
static struct drm_i915_private *i915_mch_dev;
/*
 * Lock protecting IPS related data structures
 *   - i915_mch_dev
 *   - dev_priv->max_delay
 *   - dev_priv->min_delay
 *   - dev_priv->fmax
 *   - dev_priv->gpu_busy
 */
1703
static DEFINE_SPINLOCK(mchdev_lock);
1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841

/**
 * i915_read_mch_val - return value for IPS use
 *
 * Calculate and return a value for the IPS driver to use when deciding whether
 * we have thermal and power headroom to increase CPU or GPU power budget.
 */
unsigned long i915_read_mch_val(void)
{
  	struct drm_i915_private *dev_priv;
	unsigned long chipset_val, graphics_val, ret = 0;

  	spin_lock(&mchdev_lock);
	if (!i915_mch_dev)
		goto out_unlock;
	dev_priv = i915_mch_dev;

	chipset_val = i915_chipset_val(dev_priv);
	graphics_val = i915_gfx_val(dev_priv);

	ret = chipset_val + graphics_val;

out_unlock:
  	spin_unlock(&mchdev_lock);

  	return ret;
}
EXPORT_SYMBOL_GPL(i915_read_mch_val);

/**
 * i915_gpu_raise - raise GPU frequency limit
 *
 * Raise the limit; IPS indicates we have thermal headroom.
 */
bool i915_gpu_raise(void)
{
  	struct drm_i915_private *dev_priv;
	bool ret = true;

  	spin_lock(&mchdev_lock);
	if (!i915_mch_dev) {
		ret = false;
		goto out_unlock;
	}
	dev_priv = i915_mch_dev;

	if (dev_priv->max_delay > dev_priv->fmax)
		dev_priv->max_delay--;

out_unlock:
  	spin_unlock(&mchdev_lock);

  	return ret;
}
EXPORT_SYMBOL_GPL(i915_gpu_raise);

/**
 * i915_gpu_lower - lower GPU frequency limit
 *
 * IPS indicates we're close to a thermal limit, so throttle back the GPU
 * frequency maximum.
 */
bool i915_gpu_lower(void)
{
  	struct drm_i915_private *dev_priv;
	bool ret = true;

  	spin_lock(&mchdev_lock);
	if (!i915_mch_dev) {
		ret = false;
		goto out_unlock;
	}
	dev_priv = i915_mch_dev;

	if (dev_priv->max_delay < dev_priv->min_delay)
		dev_priv->max_delay++;

out_unlock:
  	spin_unlock(&mchdev_lock);

  	return ret;
}
EXPORT_SYMBOL_GPL(i915_gpu_lower);

/**
 * i915_gpu_busy - indicate GPU business to IPS
 *
 * Tell the IPS driver whether or not the GPU is busy.
 */
bool i915_gpu_busy(void)
{
  	struct drm_i915_private *dev_priv;
	bool ret = false;

  	spin_lock(&mchdev_lock);
	if (!i915_mch_dev)
		goto out_unlock;
	dev_priv = i915_mch_dev;

	ret = dev_priv->busy;

out_unlock:
  	spin_unlock(&mchdev_lock);

  	return ret;
}
EXPORT_SYMBOL_GPL(i915_gpu_busy);

/**
 * i915_gpu_turbo_disable - disable graphics turbo
 *
 * Disable graphics turbo by resetting the max frequency and setting the
 * current frequency to the default.
 */
bool i915_gpu_turbo_disable(void)
{
  	struct drm_i915_private *dev_priv;
	bool ret = true;

  	spin_lock(&mchdev_lock);
	if (!i915_mch_dev) {
		ret = false;
		goto out_unlock;
	}
	dev_priv = i915_mch_dev;

	dev_priv->max_delay = dev_priv->fstart;

	if (!ironlake_set_drps(dev_priv->dev, dev_priv->fstart))
		ret = false;

out_unlock:
  	spin_unlock(&mchdev_lock);

  	return ret;
}
EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);

1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861
/**
 * Tells the intel_ips driver that the i915 driver is now loaded, if
 * IPS got loaded first.
 *
 * This awkward dance is so that neither module has to depend on the
 * other in order for IPS to do the appropriate communication of
 * GPU turbo limits to i915.
 */
static void
ips_ping_for_i915_load(void)
{
	void (*link)(void);

	link = symbol_get(ips_link_to_i915_driver);
	if (link) {
		link();
		symbol_put(ips_link_to_i915_driver);
	}
}

J
Jesse Barnes 已提交
1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872
/**
 * i915_driver_load - setup chip and create an initial config
 * @dev: DRM device
 * @flags: startup flags
 *
 * The driver load routine has to do several things:
 *   - drive output discovery via intel_modeset_init()
 *   - initialize the memory manager
 *   - allocate initial config memory
 *   - setup the DRM framebuffer with the allocated memory
 */
1873
int i915_driver_load(struct drm_device *dev, unsigned long flags)
1874
{
1875
	struct drm_i915_private *dev_priv;
1876
	int ret = 0, mmio_bar;
1877 1878
	uint32_t agp_size;

1879 1880 1881 1882 1883 1884 1885
	/* i915 has 4 more counters */
	dev->counters += 4;
	dev->types[6] = _DRM_STAT_IRQ;
	dev->types[7] = _DRM_STAT_PRIMARY;
	dev->types[8] = _DRM_STAT_SECONDARY;
	dev->types[9] = _DRM_STAT_DMA;

1886
	dev_priv = kzalloc(sizeof(drm_i915_private_t), GFP_KERNEL);
J
Jesse Barnes 已提交
1887 1888 1889 1890
	if (dev_priv == NULL)
		return -ENOMEM;

	dev->dev_private = (void *)dev_priv;
1891
	dev_priv->dev = dev;
1892
	dev_priv->info = (struct intel_device_info *) flags;
J
Jesse Barnes 已提交
1893

1894 1895 1896 1897 1898
	if (i915_get_bridge_dev(dev)) {
		ret = -EIO;
		goto free_priv;
	}

1899 1900 1901 1902
	/* overlay on gen2 is broken and can't address above 1G */
	if (IS_GEN2(dev))
		dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(30));

1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913
	/* 965GM sometimes incorrectly writes to hardware status page (HWS)
	 * using 32bit addressing, overwriting memory if HWS is located
	 * above 4GB.
	 *
	 * The documentation also mentions an issue with undefined
	 * behaviour if any general state is accessed within a page above 4GB,
	 * which also needs to be handled carefully.
	 */
	if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
		dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(32));

1914 1915 1916 1917 1918 1919 1920 1921
	mmio_bar = IS_GEN2(dev) ? 1 : 0;
	dev_priv->regs = pci_iomap(dev->pdev, mmio_bar, 0);
	if (!dev_priv->regs) {
		DRM_ERROR("failed to map registers\n");
		ret = -EIO;
		goto put_bridge;
	}

1922 1923 1924 1925 1926 1927 1928 1929 1930
	dev_priv->mm.gtt = intel_gtt_get();
	if (!dev_priv->mm.gtt) {
		DRM_ERROR("Failed to initialize GTT\n");
		ret = -ENODEV;
		goto out_iomapfree;
	}

	agp_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;

1931
        dev_priv->mm.gtt_mapping =
1932
		io_mapping_create_wc(dev->agp->base, agp_size);
1933 1934 1935 1936 1937
	if (dev_priv->mm.gtt_mapping == NULL) {
		ret = -EIO;
		goto out_rmmap;
	}

1938 1939 1940 1941 1942 1943
	/* Set up a WC MTRR for non-PAT systems.  This is more common than
	 * one would think, because the kernel disables PAT on first
	 * generation Core chips because WC PAT gets overridden by a UC
	 * MTRR if present.  Even if a UC MTRR isn't present.
	 */
	dev_priv->mm.gtt_mtrr = mtrr_add(dev->agp->base,
1944
					 agp_size,
1945 1946
					 MTRR_TYPE_WRCOMB, 1);
	if (dev_priv->mm.gtt_mtrr < 0) {
1947
		DRM_INFO("MTRR allocation failed.  Graphics "
1948 1949
			 "performance may suffer.\n");
	}
1950

1951 1952 1953 1954 1955 1956 1957
	/* The i915 workqueue is primarily used for batched retirement of
	 * requests (and thus managing bo) once the task has been completed
	 * by the GPU. i915_gem_retire_requests() is called directly when we
	 * need high-priority retirement, such as waiting for an explicit
	 * bo.
	 *
	 * It is also used for periodic low-priority events, such as
1958
	 * idle-timers and recording error state.
1959 1960 1961 1962 1963 1964 1965 1966
	 *
	 * All tasks on the workqueue are expected to acquire the dev mutex
	 * so there is no point in running more than one instance of the
	 * workqueue at any time: max_active = 1 and NON_REENTRANT.
	 */
	dev_priv->wq = alloc_workqueue("i915",
				       WQ_UNBOUND | WQ_NON_REENTRANT,
				       1);
1967 1968 1969 1970 1971 1972
	if (dev_priv->wq == NULL) {
		DRM_ERROR("Failed to create our workqueue.\n");
		ret = -ENOMEM;
		goto out_iomapfree;
	}

1973 1974 1975
	/* enable GEM by default */
	dev_priv->has_gem = 1;

1976
	dev->driver->get_vblank_counter = i915_get_vblank_counter;
1977
	dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
1978
	if (IS_G4X(dev) || IS_GEN5(dev) || IS_GEN6(dev)) {
1979
		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
1980
		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
1981
	}
1982

1983 1984
	/* Try to make sure MCHBAR is enabled before poking at it */
	intel_setup_mchbar(dev);
1985
	intel_setup_gmbus(dev);
1986
	intel_opregion_setup(dev);
1987

1988 1989 1990
	/* Make sure the bios did its job and set up vital registers */
	intel_setup_bios(dev);

1991 1992
	i915_gem_load(dev);

1993 1994 1995
	/* Init HWS */
	if (!I915_NEED_GFX_HWS(dev)) {
		ret = i915_init_phys_hws(dev);
1996 1997
		if (ret)
			goto out_gem_unload;
1998
	}
1999

2000 2001
	if (IS_PINEVIEW(dev))
		i915_pineview_get_mem_freq(dev);
2002
	else if (IS_GEN5(dev))
2003
		i915_ironlake_get_mem_freq(dev);
2004

2005 2006 2007 2008 2009 2010
	/* On the 945G/GM, the chipset reports the MSI capability on the
	 * integrated graphics even though the support isn't actually there
	 * according to the published specs.  It doesn't appear to function
	 * correctly in testing on 945G.
	 * This may be a side effect of MSI having been made available for PEG
	 * and the registers being closely associated.
2011 2012
	 *
	 * According to chipset errata, on the 965GM, MSI interrupts may
2013 2014
	 * be lost or delayed, but we use them anyways to avoid
	 * stuck interrupts on some machines.
2015
	 */
2016
	if (!IS_I945G(dev) && !IS_I945GM(dev))
2017
		pci_enable_msi(dev->pdev);
2018

2019
	spin_lock_init(&dev_priv->irq_lock);
2020
	spin_lock_init(&dev_priv->error_lock);
2021

2022 2023 2024 2025 2026 2027
	if (IS_MOBILE(dev) || !IS_GEN2(dev))
		dev_priv->num_pipe = 2;
	else
		dev_priv->num_pipe = 1;

	ret = drm_vblank_init(dev, dev_priv->num_pipe);
2028 2029
	if (ret)
		goto out_gem_unload;
2030

2031 2032 2033
	/* Start out suspended */
	dev_priv->mm.suspended = 1;

2034 2035
	intel_detect_pch(dev);

J
Jesse Barnes 已提交
2036
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
D
Daniel Vetter 已提交
2037
		ret = i915_load_modeset_init(dev);
J
Jesse Barnes 已提交
2038 2039
		if (ret < 0) {
			DRM_ERROR("failed to init modeset\n");
2040
			goto out_gem_unload;
J
Jesse Barnes 已提交
2041 2042 2043
		}
	}

2044
	/* Must be done after probing outputs */
2045 2046
	intel_opregion_init(dev);
	acpi_video_register();
2047

B
Ben Gamari 已提交
2048 2049
	setup_timer(&dev_priv->hangcheck_timer, i915_hangcheck_elapsed,
		    (unsigned long) dev);
2050 2051 2052 2053 2054 2055

	spin_lock(&mchdev_lock);
	i915_mch_dev = dev_priv;
	dev_priv->mchdev_lock = &mchdev_lock;
	spin_unlock(&mchdev_lock);

2056 2057
	ips_ping_for_i915_load();

J
Jesse Barnes 已提交
2058 2059
	return 0;

2060 2061 2062 2063 2064 2065
out_gem_unload:
	if (dev->pdev->msi_enabled)
		pci_disable_msi(dev->pdev);

	intel_teardown_gmbus(dev);
	intel_teardown_mchbar(dev);
2066
	destroy_workqueue(dev_priv->wq);
2067 2068
out_iomapfree:
	io_mapping_free(dev_priv->mm.gtt_mapping);
J
Jesse Barnes 已提交
2069
out_rmmap:
2070
	pci_iounmap(dev->pdev, dev_priv->regs);
2071 2072
put_bridge:
	pci_dev_put(dev_priv->bridge_dev);
J
Jesse Barnes 已提交
2073
free_priv:
2074
	kfree(dev_priv);
J
Jesse Barnes 已提交
2075 2076 2077 2078 2079 2080
	return ret;
}

int i915_driver_unload(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2081
	int ret;
J
Jesse Barnes 已提交
2082

2083 2084 2085 2086
	spin_lock(&mchdev_lock);
	i915_mch_dev = NULL;
	spin_unlock(&mchdev_lock);

2087 2088 2089
	if (dev_priv->mm.inactive_shrinker.shrink)
		unregister_shrinker(&dev_priv->mm.inactive_shrinker);

2090 2091 2092 2093 2094 2095
	mutex_lock(&dev->struct_mutex);
	ret = i915_gpu_idle(dev);
	if (ret)
		DRM_ERROR("failed to idle hardware: %d\n", ret);
	mutex_unlock(&dev->struct_mutex);

2096 2097 2098
	/* Cancel the retire work handler, which should be idle now. */
	cancel_delayed_work_sync(&dev_priv->mm.retire_work);

2099 2100 2101 2102 2103 2104 2105
	io_mapping_free(dev_priv->mm.gtt_mapping);
	if (dev_priv->mm.gtt_mtrr >= 0) {
		mtrr_del(dev_priv->mm.gtt_mtrr, dev->agp->base,
			 dev->agp->agp_info.aper_size * 1024 * 1024);
		dev_priv->mm.gtt_mtrr = -1;
	}

2106 2107
	acpi_video_unregister();

J
Jesse Barnes 已提交
2108
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
2109
		intel_fbdev_fini(dev);
2110 2111
		intel_modeset_cleanup(dev);

Z
Zhao Yakui 已提交
2112 2113 2114 2115 2116 2117 2118 2119 2120
		/*
		 * free the memory space allocated for the child device
		 * config parsed from VBT
		 */
		if (dev_priv->child_dev && dev_priv->child_dev_num) {
			kfree(dev_priv->child_dev);
			dev_priv->child_dev = NULL;
			dev_priv->child_dev_num = 0;
		}
2121

2122
		vga_switcheroo_unregister_client(dev->pdev);
2123
		vga_client_register(dev->pdev, NULL, NULL, NULL);
J
Jesse Barnes 已提交
2124 2125
	}

2126
	/* Free error state after interrupts are fully disabled. */
2127 2128
	del_timer_sync(&dev_priv->hangcheck_timer);
	cancel_work_sync(&dev_priv->error_work);
2129
	i915_destroy_error_state(dev);
2130

2131 2132 2133
	if (dev->pdev->msi_enabled)
		pci_disable_msi(dev->pdev);

2134
	intel_opregion_fini(dev);
2135

J
Jesse Barnes 已提交
2136
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
2137 2138 2139
		/* Flush any outstanding unpin_work. */
		flush_workqueue(dev_priv->wq);

2140 2141
		i915_gem_free_all_phys_object(dev);

J
Jesse Barnes 已提交
2142 2143 2144
		mutex_lock(&dev->struct_mutex);
		i915_gem_cleanup_ringbuffer(dev);
		mutex_unlock(&dev->struct_mutex);
2145 2146
		if (I915_HAS_FBC(dev) && i915_powersave)
			i915_cleanup_compression(dev);
2147
		drm_mm_takedown(&dev_priv->mm.stolen);
2148 2149

		intel_cleanup_overlay(dev);
2150 2151 2152

		if (!I915_NEED_GFX_HWS(dev))
			i915_free_hws(dev);
J
Jesse Barnes 已提交
2153 2154
	}

D
Daniel Vetter 已提交
2155
	if (dev_priv->regs != NULL)
2156
		pci_iounmap(dev->pdev, dev_priv->regs);
D
Daniel Vetter 已提交
2157

2158
	intel_teardown_gmbus(dev);
2159 2160
	intel_teardown_mchbar(dev);

2161 2162
	destroy_workqueue(dev_priv->wq);

2163
	pci_dev_put(dev_priv->bridge_dev);
2164
	kfree(dev->dev_private);
J
Jesse Barnes 已提交
2165

2166 2167 2168
	return 0;
}

2169
int i915_driver_open(struct drm_device *dev, struct drm_file *file)
2170
{
2171
	struct drm_i915_file_private *file_priv;
2172

2173
	DRM_DEBUG_DRIVER("\n");
2174 2175
	file_priv = kmalloc(sizeof(*file_priv), GFP_KERNEL);
	if (!file_priv)
2176 2177
		return -ENOMEM;

2178
	file->driver_priv = file_priv;
2179

2180
	spin_lock_init(&file_priv->mm.lock);
2181
	INIT_LIST_HEAD(&file_priv->mm.request_list);
2182 2183 2184 2185

	return 0;
}

J
Jesse Barnes 已提交
2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197
/**
 * i915_driver_lastclose - clean up after all DRM clients have exited
 * @dev: DRM device
 *
 * Take care of cleaning up after all DRM clients have exited.  In the
 * mode setting case, we want to restore the kernel's initial mode (just
 * in case the last client left us in a bad state).
 *
 * Additionally, in the non-mode setting case, we'll tear down the AGP
 * and DMA structures, since the kernel won't be using them, and clea
 * up any GEM state.
 */
2198
void i915_driver_lastclose(struct drm_device * dev)
L
Linus Torvalds 已提交
2199
{
J
Jesse Barnes 已提交
2200 2201
	drm_i915_private_t *dev_priv = dev->dev_private;

J
Jesse Barnes 已提交
2202
	if (!dev_priv || drm_core_check_feature(dev, DRIVER_MODESET)) {
2203
		drm_fb_helper_restore();
2204
		vga_switcheroo_process_delayed_switch();
D
Dave Airlie 已提交
2205
		return;
J
Jesse Barnes 已提交
2206
	}
D
Dave Airlie 已提交
2207

2208 2209
	i915_gem_lastclose(dev);

J
Jesse Barnes 已提交
2210
	if (dev_priv->agp_heap)
D
Dave Airlie 已提交
2211
		i915_mem_takedown(&(dev_priv->agp_heap));
J
Jesse Barnes 已提交
2212

D
Dave Airlie 已提交
2213
	i915_dma_cleanup(dev);
L
Linus Torvalds 已提交
2214 2215
}

2216
void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
L
Linus Torvalds 已提交
2217
{
J
Jesse Barnes 已提交
2218
	drm_i915_private_t *dev_priv = dev->dev_private;
2219
	i915_gem_release(dev, file_priv);
J
Jesse Barnes 已提交
2220 2221
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		i915_mem_release(dev, file_priv, dev_priv->agp_heap);
L
Linus Torvalds 已提交
2222 2223
}

2224
void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
2225
{
2226
	struct drm_i915_file_private *file_priv = file->driver_priv;
2227

2228
	kfree(file_priv);
2229 2230
}

2231
struct drm_ioctl_desc i915_ioctls[] = {
2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271
	DRM_IOCTL_DEF_DRV(I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_FLIP, i915_flip_bufs, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_ALLOC, i915_mem_alloc, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_FREE, i915_mem_free, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, i915_mem_init_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP,  i915_mem_destroy_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE,  i915_vblank_pipe_set, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE,  i915_vblank_pipe_get, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
D
Dave Airlie 已提交
2272 2273 2274
};

int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286

/**
 * Determine if the device really is AGP or not.
 *
 * All Intel graphics chipsets are treated as AGP, even if they are really
 * PCI-e.
 *
 * \param dev   The device to be tested.
 *
 * \returns
 * A value of 1 is always retured to indictate every i9x5 is AGP.
 */
2287
int i915_driver_device_is_agp(struct drm_device * dev)
2288 2289 2290
{
	return 1;
}