sata_mv.c 122.5 KB
Newer Older
1 2 3
/*
 * sata_mv.c - Marvell SATA support
 *
4
 * Copyright 2008-2009: Marvell Corporation, all rights reserved.
5
 * Copyright 2005: EMC Corporation, all rights reserved.
6
 * Copyright 2005 Red Hat, Inc.  All rights reserved.
7
 *
8 9 10
 * Originally written by Brett Russ.
 * Extensive overhaul and enhancement by Mark Lord <mlord@pobox.com>.
 *
11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 * Please ALWAYS copy linux-ide@vger.kernel.org on emails.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; version 2 of the License.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
 *
 */

J
Jeff Garzik 已提交
28
/*
29 30 31 32
 * sata_mv TODO list:
 *
 * --> Develop a low-power-consumption strategy, and implement it.
 *
33
 * --> Add sysfs attributes for per-chip / per-HC IRQ coalescing thresholds.
34 35 36 37 38 39 40 41
 *
 * --> [Experiment, Marvell value added] Is it possible to use target
 *       mode to cross-connect two Linux boxes with Marvell cards?  If so,
 *       creating LibATA target mode support would be very interesting.
 *
 *       Target mode, for those without docs, is the ability to directly
 *       connect two SATA ports.
 */
J
Jeff Garzik 已提交
42

M
Mark Lord 已提交
43 44 45 46 47 48 49 50 51
/*
 * 80x1-B2 errata PCI#11:
 *
 * Users of the 6041/6081 Rev.B2 chips (current is C0)
 * should be careful to insert those cards only onto PCI-X bus #0,
 * and only in device slots 0..7, not higher.  The chips may not
 * work correctly otherwise  (note: this is a pretty rare condition).
 */

52 53 54 55 56 57 58
#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/init.h>
#include <linux/blkdev.h>
#include <linux/delay.h>
#include <linux/interrupt.h>
59
#include <linux/dmapool.h>
60
#include <linux/dma-mapping.h>
61
#include <linux/device.h>
S
Saeed Bishara 已提交
62
#include <linux/clk.h>
63
#include <linux/phy/phy.h>
S
Saeed Bishara 已提交
64 65
#include <linux/platform_device.h>
#include <linux/ata_platform.h>
66
#include <linux/mbus.h>
67
#include <linux/bitops.h>
68
#include <linux/gfp.h>
69 70
#include <linux/of.h>
#include <linux/of_irq.h>
71
#include <scsi/scsi_host.h>
72
#include <scsi/scsi_cmnd.h>
J
Jeff Garzik 已提交
73
#include <scsi/scsi_device.h>
74 75 76
#include <linux/libata.h>

#define DRV_NAME	"sata_mv"
M
Mark Lord 已提交
77
#define DRV_VERSION	"1.28"
78

79 80 81 82 83
/*
 * module options
 */

#ifdef CONFIG_PCI
A
Andrew Lunn 已提交
84
static int msi;
85 86 87 88
module_param(msi, int, S_IRUGO);
MODULE_PARM_DESC(msi, "Enable use of PCI MSI (0=off, 1=on)");
#endif

89 90 91 92 93 94 95 96 97 98
static int irq_coalescing_io_count;
module_param(irq_coalescing_io_count, int, S_IRUGO);
MODULE_PARM_DESC(irq_coalescing_io_count,
		 "IRQ coalescing I/O count threshold (0..255)");

static int irq_coalescing_usecs;
module_param(irq_coalescing_usecs, int, S_IRUGO);
MODULE_PARM_DESC(irq_coalescing_usecs,
		 "IRQ coalescing time threshold in usecs");

99 100 101 102 103 104 105 106 107
enum {
	/* BAR's are enumerated in terms of pci_resource_start() terms */
	MV_PRIMARY_BAR		= 0,	/* offset 0x10: memory space */
	MV_IO_BAR		= 2,	/* offset 0x18: IO space */
	MV_MISC_BAR		= 3,	/* offset 0x1c: FLASH, NVRAM, SRAM */

	MV_MAJOR_REG_AREA_SZ	= 0x10000,	/* 64KB */
	MV_MINOR_REG_AREA_SZ	= 0x2000,	/* 8KB */

108 109 110 111 112
	/* For use with both IRQ coalescing methods ("all ports" or "per-HC" */
	COAL_CLOCKS_PER_USEC	= 150,		/* for calculating COAL_TIMEs */
	MAX_COAL_TIME_THRESHOLD	= ((1 << 24) - 1), /* internal clocks count */
	MAX_COAL_IO_COUNT	= 255,		/* completed I/O count */

113
	MV_PCI_REG_BASE		= 0,
114

115 116 117 118 119 120 121
	/*
	 * Per-chip ("all ports") interrupt coalescing feature.
	 * This is only for GEN_II / GEN_IIE hardware.
	 *
	 * Coalescing defers the interrupt until either the IO_THRESHOLD
	 * (count of completed I/Os) is met, or the TIME_THRESHOLD is met.
	 */
M
Mark Lord 已提交
122 123
	COAL_REG_BASE		= 0x18000,
	IRQ_COAL_CAUSE		= (COAL_REG_BASE + 0x08),
124 125
	ALL_PORTS_COAL_IRQ	= (1 << 4),	/* all ports irq event */

M
Mark Lord 已提交
126 127
	IRQ_COAL_IO_THRESHOLD   = (COAL_REG_BASE + 0xcc),
	IRQ_COAL_TIME_THRESHOLD = (COAL_REG_BASE + 0xd0),
128 129 130 131

	/*
	 * Registers for the (unused here) transaction coalescing feature:
	 */
M
Mark Lord 已提交
132 133
	TRAN_COAL_CAUSE_LO	= (COAL_REG_BASE + 0x88),
	TRAN_COAL_CAUSE_HI	= (COAL_REG_BASE + 0x8c),
134

M
Mark Lord 已提交
135 136 137 138
	SATAHC0_REG_BASE	= 0x20000,
	FLASH_CTL		= 0x1046c,
	GPIO_PORT_CTL		= 0x104f0,
	RESET_CFG		= 0x180d8,
139 140 141 142 143 144

	MV_PCI_REG_SZ		= MV_MAJOR_REG_AREA_SZ,
	MV_SATAHC_REG_SZ	= MV_MAJOR_REG_AREA_SZ,
	MV_SATAHC_ARBTR_REG_SZ	= MV_MINOR_REG_AREA_SZ,		/* arbiter */
	MV_PORT_REG_SZ		= MV_MINOR_REG_AREA_SZ,

145 146 147 148 149 150 151 152 153
	MV_MAX_Q_DEPTH		= 32,
	MV_MAX_Q_DEPTH_MASK	= MV_MAX_Q_DEPTH - 1,

	/* CRQB needs alignment on a 1KB boundary. Size == 1KB
	 * CRPB needs alignment on a 256B boundary. Size == 256B
	 * ePRD (SG) entries need alignment on a 16B boundary. Size == 16B
	 */
	MV_CRQB_Q_SZ		= (32 * MV_MAX_Q_DEPTH),
	MV_CRPB_Q_SZ		= (8 * MV_MAX_Q_DEPTH),
154
	MV_MAX_SG_CT		= 256,
155 156
	MV_SG_TBL_SZ		= (16 * MV_MAX_SG_CT),

M
Mark Lord 已提交
157
	/* Determine hc from 0-7 port: hc = port >> MV_PORT_HC_SHIFT */
158
	MV_PORT_HC_SHIFT	= 2,
M
Mark Lord 已提交
159 160 161
	MV_PORTS_PER_HC		= (1 << MV_PORT_HC_SHIFT), /* 4 */
	/* Determine hc port from 0-7 port: hardport = port & MV_PORT_MASK */
	MV_PORT_MASK		= (MV_PORTS_PER_HC - 1),   /* 3 */
162 163 164

	/* Host Flags */
	MV_FLAG_DUAL_HC		= (1 << 30),  /* two SATA Host Controllers */
S
Saeed Bishara 已提交
165

166
	MV_COMMON_FLAGS		= ATA_FLAG_SATA | ATA_FLAG_PIO_POLLING,
M
Mark Lord 已提交
167

168
	MV_GEN_I_FLAGS		= MV_COMMON_FLAGS | ATA_FLAG_NO_ATAPI,
169

170 171
	MV_GEN_II_FLAGS		= MV_COMMON_FLAGS | ATA_FLAG_NCQ |
				  ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA,
172 173

	MV_GEN_IIE_FLAGS	= MV_GEN_II_FLAGS | ATA_FLAG_AN,
M
Mark Lord 已提交
174

175 176
	CRQB_FLAG_READ		= (1 << 0),
	CRQB_TAG_SHIFT		= 1,
177
	CRQB_IOID_SHIFT		= 6,	/* CRQB Gen-II/IIE IO Id shift */
M
Mark Lord 已提交
178
	CRQB_PMP_SHIFT		= 12,	/* CRQB Gen-II/IIE PMP shift */
179
	CRQB_HOSTQ_SHIFT	= 17,	/* CRQB Gen-II/IIE HostQueTag shift */
180 181 182 183 184
	CRQB_CMD_ADDR_SHIFT	= 8,
	CRQB_CMD_CS		= (0x2 << 11),
	CRQB_CMD_LAST		= (1 << 15),

	CRPB_FLAG_STATUS_SHIFT	= 8,
185 186
	CRPB_IOID_SHIFT_6	= 5,	/* CRPB Gen-II IO Id shift */
	CRPB_IOID_SHIFT_7	= 7,	/* CRPB Gen-IIE IO Id shift */
187 188 189

	EPRD_FLAG_END_OF_TBL	= (1 << 31),

190 191
	/* PCI interface registers */

M
Mark Lord 已提交
192 193 194
	MV_PCI_COMMAND		= 0xc00,
	MV_PCI_COMMAND_MWRCOM	= (1 << 4),	/* PCI Master Write Combining */
	MV_PCI_COMMAND_MRDTRIG	= (1 << 7),	/* PCI Master Read Trigger */
195

M
Mark Lord 已提交
196
	PCI_MAIN_CMD_STS	= 0xd30,
197 198 199 200
	STOP_PCI_MASTER		= (1 << 2),
	PCI_MASTER_EMPTY	= (1 << 3),
	GLOB_SFT_RST		= (1 << 4),

M
Mark Lord 已提交
201
	MV_PCI_MODE		= 0xd00,
M
Mark Lord 已提交
202 203
	MV_PCI_MODE_MASK	= 0x30,

204 205 206 207
	MV_PCI_EXP_ROM_BAR_CTL	= 0xd2c,
	MV_PCI_DISC_TIMER	= 0xd04,
	MV_PCI_MSI_TRIGGER	= 0xc38,
	MV_PCI_SERR_MASK	= 0xc28,
M
Mark Lord 已提交
208
	MV_PCI_XBAR_TMOUT	= 0x1d04,
209 210 211 212 213
	MV_PCI_ERR_LOW_ADDRESS	= 0x1d40,
	MV_PCI_ERR_HIGH_ADDRESS	= 0x1d44,
	MV_PCI_ERR_ATTRIBUTE	= 0x1d48,
	MV_PCI_ERR_COMMAND	= 0x1d50,

M
Mark Lord 已提交
214 215
	PCI_IRQ_CAUSE		= 0x1d58,
	PCI_IRQ_MASK		= 0x1d5c,
216 217
	PCI_UNMASK_ALL_IRQS	= 0x7fffff,	/* bits 22-0 */

M
Mark Lord 已提交
218 219
	PCIE_IRQ_CAUSE		= 0x1900,
	PCIE_IRQ_MASK		= 0x1910,
M
Mark Lord 已提交
220
	PCIE_UNMASK_ALL_IRQS	= 0x40a,	/* assorted bits */
221

222
	/* Host Controller Main Interrupt Cause/Mask registers (1 per-chip) */
M
Mark Lord 已提交
223 224 225 226
	PCI_HC_MAIN_IRQ_CAUSE	= 0x1d60,
	PCI_HC_MAIN_IRQ_MASK	= 0x1d64,
	SOC_HC_MAIN_IRQ_CAUSE	= 0x20020,
	SOC_HC_MAIN_IRQ_MASK	= 0x20024,
227 228
	ERR_IRQ			= (1 << 0),	/* shift by (2 * port #) */
	DONE_IRQ		= (1 << 1),	/* shift by (2 * port #) */
229 230
	HC0_IRQ_PEND		= 0x1ff,	/* bits 0-8 = HC0's ports */
	HC_SHIFT		= 9,		/* bits 9-17 = HC1's ports */
231 232
	DONE_IRQ_0_3		= 0x000000aa,	/* DONE_IRQ ports 0,1,2,3 */
	DONE_IRQ_4_7		= (DONE_IRQ_0_3 << HC_SHIFT),  /* 4,5,6,7 */
233
	PCI_ERR			= (1 << 18),
234 235 236 237 238
	TRAN_COAL_LO_DONE	= (1 << 19),	/* transaction coalescing */
	TRAN_COAL_HI_DONE	= (1 << 20),	/* transaction coalescing */
	PORTS_0_3_COAL_DONE	= (1 << 8),	/* HC0 IRQ coalescing */
	PORTS_4_7_COAL_DONE	= (1 << 17),	/* HC1 IRQ coalescing */
	ALL_PORTS_COAL_DONE	= (1 << 21),	/* GEN_II(E) IRQ coalescing */
239 240 241 242
	GPIO_INT		= (1 << 22),
	SELF_INT		= (1 << 23),
	TWSI_INT		= (1 << 24),
	HC_MAIN_RSVD		= (0x7f << 25),	/* bits 31-25 */
243
	HC_MAIN_RSVD_5		= (0x1fff << 19), /* bits 31-19 */
M
Mark Lord 已提交
244
	HC_MAIN_RSVD_SOC	= (0x3fffffb << 6),     /* bits 31-9, 7-6 */
245 246

	/* SATAHC registers */
M
Mark Lord 已提交
247
	HC_CFG			= 0x00,
248

M
Mark Lord 已提交
249
	HC_IRQ_CAUSE		= 0x14,
M
Mark Lord 已提交
250 251
	DMA_IRQ			= (1 << 0),	/* shift by port # */
	HC_COAL_IRQ		= (1 << 4),	/* IRQ coalescing */
252 253
	DEV_IRQ			= (1 << 8),	/* shift by port # */

254 255 256 257 258 259 260
	/*
	 * Per-HC (Host-Controller) interrupt coalescing feature.
	 * This is present on all chip generations.
	 *
	 * Coalescing defers the interrupt until either the IO_THRESHOLD
	 * (count of completed I/Os) is met, or the TIME_THRESHOLD is met.
	 */
M
Mark Lord 已提交
261 262
	HC_IRQ_COAL_IO_THRESHOLD	= 0x000c,
	HC_IRQ_COAL_TIME_THRESHOLD	= 0x0010,
263

M
Mark Lord 已提交
264
	SOC_LED_CTRL		= 0x2c,
265 266 267 268
	SOC_LED_CTRL_BLINK	= (1 << 0),	/* Active LED blink */
	SOC_LED_CTRL_ACT_PRESENCE = (1 << 2),	/* Multiplex dev presence */
						/*  with dev activity LED */

269
	/* Shadow block registers */
M
Mark Lord 已提交
270 271
	SHD_BLK			= 0x100,
	SHD_CTL_AST		= 0x20,		/* ofs from SHD_BLK */
272 273

	/* SATA registers */
M
Mark Lord 已提交
274 275 276 277
	SATA_STATUS		= 0x300,  /* ctrl, err regs follow status */
	SATA_ACTIVE		= 0x350,
	FIS_IRQ_CAUSE		= 0x364,
	FIS_IRQ_CAUSE_AN	= (1 << 9),	/* async notification */
M
Mark Lord 已提交
278

M
Mark Lord 已提交
279
	LTMODE			= 0x30c,	/* requires read-after-write */
M
Mark Lord 已提交
280 281
	LTMODE_BIT8		= (1 << 8),	/* unknown, but necessary */

M
Mark Lord 已提交
282
	PHY_MODE2		= 0x330,
283
	PHY_MODE3		= 0x310,
M
Mark Lord 已提交
284 285

	PHY_MODE4		= 0x314,	/* requires read-after-write */
M
Mark Lord 已提交
286 287 288 289 290
	PHY_MODE4_CFG_MASK	= 0x00000003,	/* phy internal config field */
	PHY_MODE4_CFG_VALUE	= 0x00000001,	/* phy internal config field */
	PHY_MODE4_RSVD_ZEROS	= 0x5de3fffa,	/* Gen2e always write zeros */
	PHY_MODE4_RSVD_ONES	= 0x00000005,	/* Gen2e always write ones */

M
Mark Lord 已提交
291 292 293 294
	SATA_IFCTL		= 0x344,
	SATA_TESTCTL		= 0x348,
	SATA_IFSTAT		= 0x34c,
	VENDOR_UNIQUE_FIS	= 0x35c,
M
Mark Lord 已提交
295

M
Mark Lord 已提交
296
	FISCFG			= 0x360,
M
Mark Lord 已提交
297 298
	FISCFG_WAIT_DEV_ERR	= (1 << 8),	/* wait for host on DevErr */
	FISCFG_SINGLE_SYNC	= (1 << 16),	/* SYNC on DMA activation */
M
Mark Lord 已提交
299

300 301 302 303
	PHY_MODE9_GEN2		= 0x398,
	PHY_MODE9_GEN1		= 0x39c,
	PHYCFG_OFS		= 0x3a0,	/* only in 65n devices */

304
	MV5_PHY_MODE		= 0x74,
M
Mark Lord 已提交
305 306 307
	MV5_LTMODE		= 0x30,
	MV5_PHY_CTL		= 0x0C,
	SATA_IFCFG		= 0x050,
308
	LP_PHY_CTL		= 0x058,
309 310

	MV_M2_PREAMP_MASK	= 0x7e0,
311 312

	/* Port registers */
M
Mark Lord 已提交
313
	EDMA_CFG		= 0,
M
Mark Lord 已提交
314 315 316 317 318
	EDMA_CFG_Q_DEPTH	= 0x1f,		/* max device queue depth */
	EDMA_CFG_NCQ		= (1 << 5),	/* for R/W FPDMA queued */
	EDMA_CFG_NCQ_GO_ON_ERR	= (1 << 14),	/* continue on error */
	EDMA_CFG_RD_BRST_EXT	= (1 << 11),	/* read burst 512B */
	EDMA_CFG_WR_BUFF_LEN	= (1 << 13),	/* write buffer 512B */
M
Mark Lord 已提交
319 320
	EDMA_CFG_EDMA_FBS	= (1 << 16),	/* EDMA FIS-Based Switching */
	EDMA_CFG_FBS		= (1 << 26),	/* FIS-Based Switching */
321

M
Mark Lord 已提交
322 323
	EDMA_ERR_IRQ_CAUSE	= 0x8,
	EDMA_ERR_IRQ_MASK	= 0xc,
324 325 326 327 328 329
	EDMA_ERR_D_PAR		= (1 << 0),	/* UDMA data parity err */
	EDMA_ERR_PRD_PAR	= (1 << 1),	/* UDMA PRD parity err */
	EDMA_ERR_DEV		= (1 << 2),	/* device error */
	EDMA_ERR_DEV_DCON	= (1 << 3),	/* device disconnect */
	EDMA_ERR_DEV_CON	= (1 << 4),	/* device connected */
	EDMA_ERR_SERR		= (1 << 5),	/* SError bits [WBDST] raised */
330 331
	EDMA_ERR_SELF_DIS	= (1 << 7),	/* Gen II/IIE self-disable */
	EDMA_ERR_SELF_DIS_5	= (1 << 8),	/* Gen I self-disable */
332
	EDMA_ERR_BIST_ASYNC	= (1 << 8),	/* BIST FIS or Async Notify */
333
	EDMA_ERR_TRANS_IRQ_7	= (1 << 8),	/* Gen IIE transprt layer irq */
334 335 336 337
	EDMA_ERR_CRQB_PAR	= (1 << 9),	/* CRQB parity error */
	EDMA_ERR_CRPB_PAR	= (1 << 10),	/* CRPB parity error */
	EDMA_ERR_INTRL_PAR	= (1 << 11),	/* internal parity error */
	EDMA_ERR_IORDY		= (1 << 12),	/* IORdy timeout */
M
Mark Lord 已提交
338

339
	EDMA_ERR_LNK_CTRL_RX	= (0xf << 13),	/* link ctrl rx error */
M
Mark Lord 已提交
340 341 342 343 344
	EDMA_ERR_LNK_CTRL_RX_0	= (1 << 13),	/* transient: CRC err */
	EDMA_ERR_LNK_CTRL_RX_1	= (1 << 14),	/* transient: FIFO err */
	EDMA_ERR_LNK_CTRL_RX_2	= (1 << 15),	/* fatal: caught SYNC */
	EDMA_ERR_LNK_CTRL_RX_3	= (1 << 16),	/* transient: FIS rx err */

345
	EDMA_ERR_LNK_DATA_RX	= (0xf << 17),	/* link data rx error */
M
Mark Lord 已提交
346

347
	EDMA_ERR_LNK_CTRL_TX	= (0x1f << 21),	/* link ctrl tx error */
M
Mark Lord 已提交
348 349 350 351 352 353
	EDMA_ERR_LNK_CTRL_TX_0	= (1 << 21),	/* transient: CRC err */
	EDMA_ERR_LNK_CTRL_TX_1	= (1 << 22),	/* transient: FIFO err */
	EDMA_ERR_LNK_CTRL_TX_2	= (1 << 23),	/* transient: caught SYNC */
	EDMA_ERR_LNK_CTRL_TX_3	= (1 << 24),	/* transient: caught DMAT */
	EDMA_ERR_LNK_CTRL_TX_4	= (1 << 25),	/* transient: FIS collision */

354
	EDMA_ERR_LNK_DATA_TX	= (0x1f << 26),	/* link data tx error */
M
Mark Lord 已提交
355

356
	EDMA_ERR_TRANS_PROTO	= (1 << 31),	/* transport protocol error */
357 358
	EDMA_ERR_OVERRUN_5	= (1 << 5),
	EDMA_ERR_UNDERRUN_5	= (1 << 6),
M
Mark Lord 已提交
359 360 361 362

	EDMA_ERR_IRQ_TRANSIENT  = EDMA_ERR_LNK_CTRL_RX_0 |
				  EDMA_ERR_LNK_CTRL_RX_1 |
				  EDMA_ERR_LNK_CTRL_RX_3 |
363
				  EDMA_ERR_LNK_CTRL_TX,
M
Mark Lord 已提交
364

365 366 367 368 369 370
	EDMA_EH_FREEZE		= EDMA_ERR_D_PAR |
				  EDMA_ERR_PRD_PAR |
				  EDMA_ERR_DEV_DCON |
				  EDMA_ERR_DEV_CON |
				  EDMA_ERR_SERR |
				  EDMA_ERR_SELF_DIS |
371
				  EDMA_ERR_CRQB_PAR |
372 373 374 375 376 377 378
				  EDMA_ERR_CRPB_PAR |
				  EDMA_ERR_INTRL_PAR |
				  EDMA_ERR_IORDY |
				  EDMA_ERR_LNK_CTRL_RX_2 |
				  EDMA_ERR_LNK_DATA_RX |
				  EDMA_ERR_LNK_DATA_TX |
				  EDMA_ERR_TRANS_PROTO,
M
Mark Lord 已提交
379

380 381 382 383 384 385 386
	EDMA_EH_FREEZE_5	= EDMA_ERR_D_PAR |
				  EDMA_ERR_PRD_PAR |
				  EDMA_ERR_DEV_DCON |
				  EDMA_ERR_DEV_CON |
				  EDMA_ERR_OVERRUN_5 |
				  EDMA_ERR_UNDERRUN_5 |
				  EDMA_ERR_SELF_DIS_5 |
387
				  EDMA_ERR_CRQB_PAR |
388 389 390
				  EDMA_ERR_CRPB_PAR |
				  EDMA_ERR_INTRL_PAR |
				  EDMA_ERR_IORDY,
391

M
Mark Lord 已提交
392 393
	EDMA_REQ_Q_BASE_HI	= 0x10,
	EDMA_REQ_Q_IN_PTR	= 0x14,		/* also contains BASE_LO */
394

M
Mark Lord 已提交
395
	EDMA_REQ_Q_OUT_PTR	= 0x18,
396 397
	EDMA_REQ_Q_PTR_SHIFT	= 5,

M
Mark Lord 已提交
398 399 400
	EDMA_RSP_Q_BASE_HI	= 0x1c,
	EDMA_RSP_Q_IN_PTR	= 0x20,
	EDMA_RSP_Q_OUT_PTR	= 0x24,		/* also contains BASE_LO */
401 402
	EDMA_RSP_Q_PTR_SHIFT	= 3,

M
Mark Lord 已提交
403
	EDMA_CMD		= 0x28,		/* EDMA command register */
J
Jeff Garzik 已提交
404 405
	EDMA_EN			= (1 << 0),	/* enable EDMA */
	EDMA_DS			= (1 << 1),	/* disable EDMA; self-negated */
M
Mark Lord 已提交
406 407
	EDMA_RESET		= (1 << 2),	/* reset eng/trans/link/phy */

M
Mark Lord 已提交
408
	EDMA_STATUS		= 0x30,		/* EDMA engine status */
M
Mark Lord 已提交
409 410
	EDMA_STATUS_CACHE_EMPTY	= (1 << 6),	/* GenIIe command cache empty */
	EDMA_STATUS_IDLE	= (1 << 7),	/* GenIIe EDMA enabled/idle */
411

M
Mark Lord 已提交
412 413
	EDMA_IORDY_TMOUT	= 0x34,
	EDMA_ARB_CFG		= 0x38,
M
Mark Lord 已提交
414

M
Mark Lord 已提交
415 416
	EDMA_HALTCOND		= 0x60,		/* GenIIe halt conditions */
	EDMA_UNKNOWN_RSVD	= 0x6C,		/* GenIIe unknown/reserved */
417

M
Mark Lord 已提交
418 419 420 421
	BMDMA_CMD		= 0x224,	/* bmdma command register */
	BMDMA_STATUS		= 0x228,	/* bmdma status register */
	BMDMA_PRD_LOW		= 0x22c,	/* bmdma PRD addr 31:0 */
	BMDMA_PRD_HIGH		= 0x230,	/* bmdma PRD addr 63:32 */
422

423 424
	/* Host private flags (hp_flags) */
	MV_HP_FLAG_MSI		= (1 << 0),
425 426 427 428
	MV_HP_ERRATA_50XXB0	= (1 << 1),
	MV_HP_ERRATA_50XXB2	= (1 << 2),
	MV_HP_ERRATA_60X1B2	= (1 << 3),
	MV_HP_ERRATA_60X1C0	= (1 << 4),
J
Jeff Garzik 已提交
429 430 431
	MV_HP_GEN_I		= (1 << 6),	/* Generation I: 50xx */
	MV_HP_GEN_II		= (1 << 7),	/* Generation II: 60xx */
	MV_HP_GEN_IIE		= (1 << 8),	/* Generation IIE: 6042/7042 */
432
	MV_HP_PCIE		= (1 << 9),	/* PCIe bus/regs: 7042 */
M
Mark Lord 已提交
433
	MV_HP_CUT_THROUGH	= (1 << 10),	/* can use EDMA cut-through */
M
Mark Lord 已提交
434
	MV_HP_FLAG_SOC		= (1 << 11),	/* SystemOnChip, no PCI */
435
	MV_HP_QUIRK_LED_BLINK_EN = (1 << 12),	/* is led blinking enabled? */
436
	MV_HP_FIX_LP_PHY_CTL	= (1 << 13),	/* fix speed in LP_PHY_CTL ? */
437

438
	/* Port private flags (pp_flags) */
J
Jeff Garzik 已提交
439
	MV_PP_FLAG_EDMA_EN	= (1 << 0),	/* is EDMA engine enabled? */
440
	MV_PP_FLAG_NCQ_EN	= (1 << 1),	/* is EDMA set up for NCQ? */
M
Mark Lord 已提交
441
	MV_PP_FLAG_FBS_EN	= (1 << 2),	/* is EDMA set up for FBS? */
M
Mark Lord 已提交
442
	MV_PP_FLAG_DELAYED_EH	= (1 << 3),	/* delayed dev err handling */
443
	MV_PP_FLAG_FAKE_ATA_BUSY = (1 << 4),	/* ignore initial ATA_DRDY */
444 445
};

446 447
#define IS_GEN_I(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_I)
#define IS_GEN_II(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_II)
448
#define IS_GEN_IIE(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_IIE)
M
Mark Lord 已提交
449
#define IS_PCIE(hpriv) ((hpriv)->hp_flags & MV_HP_PCIE)
M
Mark Lord 已提交
450
#define IS_SOC(hpriv) ((hpriv)->hp_flags & MV_HP_FLAG_SOC)
451

452 453 454
#define WINDOW_CTRL(i)		(0x20030 + ((i) << 4))
#define WINDOW_BASE(i)		(0x20034 + ((i) << 4))

J
Jeff Garzik 已提交
455
enum {
J
Jeff Garzik 已提交
456 457 458 459
	/* DMA boundary 0xffff is required by the s/g splitting
	 * we need on /length/ in mv_fill-sg().
	 */
	MV_DMA_BOUNDARY		= 0xffffU,
J
Jeff Garzik 已提交
460

J
Jeff Garzik 已提交
461 462 463
	/* mask of register bits containing lower 32 bits
	 * of EDMA request queue DMA address
	 */
J
Jeff Garzik 已提交
464 465
	EDMA_REQ_Q_BASE_LO_MASK	= 0xfffffc00U,

J
Jeff Garzik 已提交
466
	/* ditto, for response queue */
J
Jeff Garzik 已提交
467 468 469
	EDMA_RSP_Q_BASE_LO_MASK	= 0xffffff00U,
};

470 471 472 473 474 475
enum chip_type {
	chip_504x,
	chip_508x,
	chip_5080,
	chip_604x,
	chip_608x,
476 477
	chip_6042,
	chip_7042,
S
Saeed Bishara 已提交
478
	chip_soc,
479 480
};

481 482
/* Command ReQuest Block: 32B */
struct mv_crqb {
M
Mark Lord 已提交
483 484 485 486
	__le32			sg_addr;
	__le32			sg_addr_hi;
	__le16			ctrl_flags;
	__le16			ata_cmd[11];
487
};
488

489
struct mv_crqb_iie {
M
Mark Lord 已提交
490 491 492 493 494
	__le32			addr;
	__le32			addr_hi;
	__le32			flags;
	__le32			len;
	__le32			ata_cmd[4];
495 496
};

497 498
/* Command ResPonse Block: 8B */
struct mv_crpb {
M
Mark Lord 已提交
499 500 501
	__le16			id;
	__le16			flags;
	__le32			tmstmp;
502 503
};

504 505
/* EDMA Physical Region Descriptor (ePRD); A.K.A. SG */
struct mv_sg {
M
Mark Lord 已提交
506 507 508 509
	__le32			addr;
	__le32			flags_size;
	__le32			addr_hi;
	__le32			reserved;
510
};
511

512 513 514 515 516 517 518 519 520
/*
 * We keep a local cache of a few frequently accessed port
 * registers here, to avoid having to read them (very slow)
 * when switching between EDMA and non-EDMA modes.
 */
struct mv_cached_regs {
	u32			fiscfg;
	u32			ltmode;
	u32			haltcond;
521
	u32			unknown_rsvd;
522 523
};

524 525 526 527 528
struct mv_port_priv {
	struct mv_crqb		*crqb;
	dma_addr_t		crqb_dma;
	struct mv_crpb		*crpb;
	dma_addr_t		crpb_dma;
529 530
	struct mv_sg		*sg_tbl[MV_MAX_Q_DEPTH];
	dma_addr_t		sg_tbl_dma[MV_MAX_Q_DEPTH];
531 532 533 534

	unsigned int		req_idx;
	unsigned int		resp_idx;

535
	u32			pp_flags;
536
	struct mv_cached_regs	cached;
M
Mark Lord 已提交
537
	unsigned int		delayed_eh_pmp_map;
538 539
};

540 541 542 543 544
struct mv_port_signal {
	u32			amps;
	u32			pre;
};

545 546
struct mv_host_priv {
	u32			hp_flags;
547
	unsigned int 		board_idx;
548
	u32			main_irq_mask;
549 550
	struct mv_port_signal	signal[8];
	const struct mv_hw_ops	*ops;
S
Saeed Bishara 已提交
551 552
	int			n_ports;
	void __iomem		*base;
553 554
	void __iomem		*main_irq_cause_addr;
	void __iomem		*main_irq_mask_addr;
M
Mark Lord 已提交
555 556
	u32			irq_cause_offset;
	u32			irq_mask_offset;
557
	u32			unmask_all_irqs;
S
Saeed Bishara 已提交
558

559 560 561 562 563 564 565
	/*
	 * Needed on some devices that require their clocks to be enabled.
	 * These are optional: if the platform device does not have any
	 * clocks, they won't be used.  Also, if the underlying hardware
	 * does not support the common clock framework (CONFIG_HAVE_CLK=n),
	 * all the clock operations become no-ops (see clk.h).
	 */
S
Saeed Bishara 已提交
566
	struct clk		*clk;
567
	struct clk              **port_clks;
568 569 570 571 572 573
	/*
	 * Some devices have a SATA PHY which can be enabled/disabled
	 * in order to save power. These are optional: if the platform
	 * devices does not have any phy, they won't be used.
	 */
	struct phy		**port_phys;
574 575 576 577 578 579 580 581
	/*
	 * These consistent DMA memory pools give us guaranteed
	 * alignment for hardware-accessed data structures,
	 * and less memory waste in accomplishing the alignment.
	 */
	struct dma_pool		*crqb_pool;
	struct dma_pool		*crpb_pool;
	struct dma_pool		*sg_tbl_pool;
582 583
};

584
struct mv_hw_ops {
585 586
	void (*phy_errata)(struct mv_host_priv *hpriv, void __iomem *mmio,
			   unsigned int port);
587 588 589
	void (*enable_leds)(struct mv_host_priv *hpriv, void __iomem *mmio);
	void (*read_preamp)(struct mv_host_priv *hpriv, int idx,
			   void __iomem *mmio);
590 591
	int (*reset_hc)(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc);
592
	void (*reset_flash)(struct mv_host_priv *hpriv, void __iomem *mmio);
S
Saeed Bishara 已提交
593
	void (*reset_bus)(struct ata_host *host, void __iomem *mmio);
594 595
};

T
Tejun Heo 已提交
596 597 598 599
static int mv_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val);
static int mv_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val);
static int mv5_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val);
static int mv5_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val);
600 601
static int mv_port_start(struct ata_port *ap);
static void mv_port_stop(struct ata_port *ap);
M
Mark Lord 已提交
602
static int mv_qc_defer(struct ata_queued_cmd *qc);
603
static void mv_qc_prep(struct ata_queued_cmd *qc);
604
static void mv_qc_prep_iie(struct ata_queued_cmd *qc);
605
static unsigned int mv_qc_issue(struct ata_queued_cmd *qc);
606 607
static int mv_hardreset(struct ata_link *link, unsigned int *class,
			unsigned long deadline);
608 609
static void mv_eh_freeze(struct ata_port *ap);
static void mv_eh_thaw(struct ata_port *ap);
610
static void mv6_dev_config(struct ata_device *dev);
611

612 613
static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
			   unsigned int port);
614 615 616
static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
			   void __iomem *mmio);
617 618
static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc);
619
static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
S
Saeed Bishara 已提交
620
static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio);
621

622 623
static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
			   unsigned int port);
624 625 626
static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
			   void __iomem *mmio);
627 628
static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc);
629
static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
S
Saeed Bishara 已提交
630 631 632 633 634 635 636 637 638
static void mv_soc_enable_leds(struct mv_host_priv *hpriv,
				      void __iomem *mmio);
static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx,
				      void __iomem *mmio);
static int mv_soc_reset_hc(struct mv_host_priv *hpriv,
				  void __iomem *mmio, unsigned int n_hc);
static void mv_soc_reset_flash(struct mv_host_priv *hpriv,
				      void __iomem *mmio);
static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio);
639 640
static void mv_soc_65n_phy_errata(struct mv_host_priv *hpriv,
				  void __iomem *mmio, unsigned int port);
S
Saeed Bishara 已提交
641
static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio);
M
Mark Lord 已提交
642
static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio,
643
			     unsigned int port_no);
M
Mark Lord 已提交
644
static int mv_stop_edma(struct ata_port *ap);
M
Mark Lord 已提交
645
static int mv_stop_edma_engine(void __iomem *port_mmio);
646
static void mv_edma_cfg(struct ata_port *ap, int want_ncq, int want_edma);
647

648 649 650 651 652
static void mv_pmp_select(struct ata_port *ap, int pmp);
static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class,
				unsigned long deadline);
static int  mv_softreset(struct ata_link *link, unsigned int *class,
				unsigned long deadline);
M
Mark Lord 已提交
653
static void mv_pmp_error_handler(struct ata_port *ap);
654 655
static void mv_process_crpb_entries(struct ata_port *ap,
					struct mv_port_priv *pp);
656

657 658 659 660 661 662
static void mv_sff_irq_clear(struct ata_port *ap);
static int mv_check_atapi_dma(struct ata_queued_cmd *qc);
static void mv_bmdma_setup(struct ata_queued_cmd *qc);
static void mv_bmdma_start(struct ata_queued_cmd *qc);
static void mv_bmdma_stop(struct ata_queued_cmd *qc);
static u8   mv_bmdma_status(struct ata_port *ap);
663
static u8 mv_sff_check_status(struct ata_port *ap);
664

665 666 667 668
/* .sg_tablesize is (MV_MAX_SG_CT / 2) in the structures below
 * because we have to allow room for worst case splitting of
 * PRDs for 64K boundaries in mv_fill_sg().
 */
A
Andrew Lunn 已提交
669
#ifdef CONFIG_PCI
670
static struct scsi_host_template mv5_sht = {
671
	ATA_BASE_SHT(DRV_NAME),
J
Jeff Garzik 已提交
672
	.sg_tablesize		= MV_MAX_SG_CT / 2,
673 674
	.dma_boundary		= MV_DMA_BOUNDARY,
};
A
Andrew Lunn 已提交
675
#endif
676
static struct scsi_host_template mv6_sht = {
677
	ATA_NCQ_SHT(DRV_NAME),
M
Mark Lord 已提交
678
	.can_queue		= MV_MAX_Q_DEPTH - 1,
J
Jeff Garzik 已提交
679
	.sg_tablesize		= MV_MAX_SG_CT / 2,
680 681 682
	.dma_boundary		= MV_DMA_BOUNDARY,
};

683 684
static struct ata_port_operations mv5_ops = {
	.inherits		= &ata_sff_port_ops,
685

A
Alan Cox 已提交
686 687
	.lost_interrupt		= ATA_OP_NULL,

M
Mark Lord 已提交
688
	.qc_defer		= mv_qc_defer,
689 690 691
	.qc_prep		= mv_qc_prep,
	.qc_issue		= mv_qc_issue,

692 693
	.freeze			= mv_eh_freeze,
	.thaw			= mv_eh_thaw,
694
	.hardreset		= mv_hardreset,
695

696 697 698 699 700 701 702
	.scr_read		= mv5_scr_read,
	.scr_write		= mv5_scr_write,

	.port_start		= mv_port_start,
	.port_stop		= mv_port_stop,
};

703
static struct ata_port_operations mv6_ops = {
704 705 706 707 708 709 710 711
	.inherits		= &ata_bmdma_port_ops,

	.lost_interrupt		= ATA_OP_NULL,

	.qc_defer		= mv_qc_defer,
	.qc_prep		= mv_qc_prep,
	.qc_issue		= mv_qc_issue,

712
	.dev_config             = mv6_dev_config,
713

714 715 716 717
	.freeze			= mv_eh_freeze,
	.thaw			= mv_eh_thaw,
	.hardreset		= mv_hardreset,
	.softreset		= mv_softreset,
718 719
	.pmp_hardreset		= mv_pmp_hardreset,
	.pmp_softreset		= mv_softreset,
M
Mark Lord 已提交
720
	.error_handler		= mv_pmp_error_handler,
721

722 723 724
	.scr_read		= mv_scr_read,
	.scr_write		= mv_scr_write,

725
	.sff_check_status	= mv_sff_check_status,
726 727 728 729 730 731
	.sff_irq_clear		= mv_sff_irq_clear,
	.check_atapi_dma	= mv_check_atapi_dma,
	.bmdma_setup		= mv_bmdma_setup,
	.bmdma_start		= mv_bmdma_start,
	.bmdma_stop		= mv_bmdma_stop,
	.bmdma_status		= mv_bmdma_status,
732 733 734

	.port_start		= mv_port_start,
	.port_stop		= mv_port_stop,
735 736
};

737 738 739
static struct ata_port_operations mv_iie_ops = {
	.inherits		= &mv6_ops,
	.dev_config		= ATA_OP_NULL,
740 741 742
	.qc_prep		= mv_qc_prep_iie,
};

743
static const struct ata_port_info mv_port_info[] = {
744
	{  /* chip_504x */
745
		.flags		= MV_GEN_I_FLAGS,
746
		.pio_mask	= ATA_PIO4,
747
		.udma_mask	= ATA_UDMA6,
748
		.port_ops	= &mv5_ops,
749 750
	},
	{  /* chip_508x */
751
		.flags		= MV_GEN_I_FLAGS | MV_FLAG_DUAL_HC,
752
		.pio_mask	= ATA_PIO4,
753
		.udma_mask	= ATA_UDMA6,
754
		.port_ops	= &mv5_ops,
755
	},
756
	{  /* chip_5080 */
757
		.flags		= MV_GEN_I_FLAGS | MV_FLAG_DUAL_HC,
758
		.pio_mask	= ATA_PIO4,
759
		.udma_mask	= ATA_UDMA6,
760
		.port_ops	= &mv5_ops,
761
	},
762
	{  /* chip_604x */
763
		.flags		= MV_GEN_II_FLAGS,
764
		.pio_mask	= ATA_PIO4,
765
		.udma_mask	= ATA_UDMA6,
766
		.port_ops	= &mv6_ops,
767 768
	},
	{  /* chip_608x */
769
		.flags		= MV_GEN_II_FLAGS | MV_FLAG_DUAL_HC,
770
		.pio_mask	= ATA_PIO4,
771
		.udma_mask	= ATA_UDMA6,
772
		.port_ops	= &mv6_ops,
773
	},
774
	{  /* chip_6042 */
775
		.flags		= MV_GEN_IIE_FLAGS,
776
		.pio_mask	= ATA_PIO4,
777
		.udma_mask	= ATA_UDMA6,
778 779 780
		.port_ops	= &mv_iie_ops,
	},
	{  /* chip_7042 */
781
		.flags		= MV_GEN_IIE_FLAGS,
782
		.pio_mask	= ATA_PIO4,
783
		.udma_mask	= ATA_UDMA6,
784 785
		.port_ops	= &mv_iie_ops,
	},
S
Saeed Bishara 已提交
786
	{  /* chip_soc */
787
		.flags		= MV_GEN_IIE_FLAGS,
788
		.pio_mask	= ATA_PIO4,
M
Mark Lord 已提交
789 790
		.udma_mask	= ATA_UDMA6,
		.port_ops	= &mv_iie_ops,
S
Saeed Bishara 已提交
791
	},
792 793
};

794
static const struct pci_device_id mv_pci_tbl[] = {
795 796 797 798
	{ PCI_VDEVICE(MARVELL, 0x5040), chip_504x },
	{ PCI_VDEVICE(MARVELL, 0x5041), chip_504x },
	{ PCI_VDEVICE(MARVELL, 0x5080), chip_5080 },
	{ PCI_VDEVICE(MARVELL, 0x5081), chip_508x },
799 800
	/* RocketRAID 1720/174x have different identifiers */
	{ PCI_VDEVICE(TTI, 0x1720), chip_6042 },
801 802
	{ PCI_VDEVICE(TTI, 0x1740), chip_6042 },
	{ PCI_VDEVICE(TTI, 0x1742), chip_6042 },
803 804 805 806 807 808 809 810 811

	{ PCI_VDEVICE(MARVELL, 0x6040), chip_604x },
	{ PCI_VDEVICE(MARVELL, 0x6041), chip_604x },
	{ PCI_VDEVICE(MARVELL, 0x6042), chip_6042 },
	{ PCI_VDEVICE(MARVELL, 0x6080), chip_608x },
	{ PCI_VDEVICE(MARVELL, 0x6081), chip_608x },

	{ PCI_VDEVICE(ADAPTEC2, 0x0241), chip_604x },

812 813 814
	/* Adaptec 1430SA */
	{ PCI_VDEVICE(ADAPTEC2, 0x0243), chip_7042 },

815
	/* Marvell 7042 support */
M
Morrison, Tom 已提交
816 817
	{ PCI_VDEVICE(MARVELL, 0x7042), chip_7042 },

818 819 820 821
	/* Highpoint RocketRAID PCIe series */
	{ PCI_VDEVICE(TTI, 0x2300), chip_7042 },
	{ PCI_VDEVICE(TTI, 0x2310), chip_7042 },

822
	{ }			/* terminate list */
823 824
};

825 826 827 828 829
static const struct mv_hw_ops mv5xxx_ops = {
	.phy_errata		= mv5_phy_errata,
	.enable_leds		= mv5_enable_leds,
	.read_preamp		= mv5_read_preamp,
	.reset_hc		= mv5_reset_hc,
830 831
	.reset_flash		= mv5_reset_flash,
	.reset_bus		= mv5_reset_bus,
832 833 834 835 836 837 838
};

static const struct mv_hw_ops mv6xxx_ops = {
	.phy_errata		= mv6_phy_errata,
	.enable_leds		= mv6_enable_leds,
	.read_preamp		= mv6_read_preamp,
	.reset_hc		= mv6_reset_hc,
839 840
	.reset_flash		= mv6_reset_flash,
	.reset_bus		= mv_reset_pci_bus,
841 842
};

S
Saeed Bishara 已提交
843 844 845 846 847 848 849 850 851
static const struct mv_hw_ops mv_soc_ops = {
	.phy_errata		= mv6_phy_errata,
	.enable_leds		= mv_soc_enable_leds,
	.read_preamp		= mv_soc_read_preamp,
	.reset_hc		= mv_soc_reset_hc,
	.reset_flash		= mv_soc_reset_flash,
	.reset_bus		= mv_soc_reset_bus,
};

852 853 854 855 856 857 858 859
static const struct mv_hw_ops mv_soc_65n_ops = {
	.phy_errata		= mv_soc_65n_phy_errata,
	.enable_leds		= mv_soc_enable_leds,
	.reset_hc		= mv_soc_reset_hc,
	.reset_flash		= mv_soc_reset_flash,
	.reset_bus		= mv_soc_reset_bus,
};

860 861 862 863 864 865 866 867 868 869
/*
 * Functions
 */

static inline void writelfl(unsigned long data, void __iomem *addr)
{
	writel(data, addr);
	(void) readl(addr);	/* flush to avoid PCI posted write */
}

870 871 872 873 874 875 876 877 878 879
static inline unsigned int mv_hc_from_port(unsigned int port)
{
	return port >> MV_PORT_HC_SHIFT;
}

static inline unsigned int mv_hardport_from_port(unsigned int port)
{
	return port & MV_PORT_MASK;
}

880 881 882 883 884 885
/*
 * Consolidate some rather tricky bit shift calculations.
 * This is hot-path stuff, so not a function.
 * Simple code, with two return values, so macro rather than inline.
 *
 * port is the sole input, in range 0..7.
886 887
 * shift is one output, for use with main_irq_cause / main_irq_mask registers.
 * hardport is the other output, in range 0..3.
888 889 890 891 892 893 894 895 896 897
 *
 * Note that port and hardport may be the same variable in some cases.
 */
#define MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport)	\
{								\
	shift    = mv_hc_from_port(port) * HC_SHIFT;		\
	hardport = mv_hardport_from_port(port);			\
	shift   += hardport * 2;				\
}

M
Mark Lord 已提交
898 899
static inline void __iomem *mv_hc_base(void __iomem *base, unsigned int hc)
{
M
Mark Lord 已提交
900
	return (base + SATAHC0_REG_BASE + (hc * MV_SATAHC_REG_SZ));
M
Mark Lord 已提交
901 902
}

903 904 905 906 907 908
static inline void __iomem *mv_hc_base_from_port(void __iomem *base,
						 unsigned int port)
{
	return mv_hc_base(base, mv_hc_from_port(port));
}

909 910
static inline void __iomem *mv_port_base(void __iomem *base, unsigned int port)
{
911
	return  mv_hc_base_from_port(base, port) +
912
		MV_SATAHC_ARBTR_REG_SZ +
913
		(mv_hardport_from_port(port) * MV_PORT_REG_SZ);
914 915
}

M
Mark Lord 已提交
916 917 918 919 920 921 922 923
static void __iomem *mv5_phy_base(void __iomem *mmio, unsigned int port)
{
	void __iomem *hc_mmio = mv_hc_base_from_port(mmio, port);
	unsigned long ofs = (mv_hardport_from_port(port) + 1) * 0x100UL;

	return hc_mmio + ofs;
}

S
Saeed Bishara 已提交
924 925 926 927 928 929
static inline void __iomem *mv_host_base(struct ata_host *host)
{
	struct mv_host_priv *hpriv = host->private_data;
	return hpriv->base;
}

930 931
static inline void __iomem *mv_ap_base(struct ata_port *ap)
{
S
Saeed Bishara 已提交
932
	return mv_port_base(mv_host_base(ap->host), ap->port_no);
933 934
}

J
Jeff Garzik 已提交
935
static inline int mv_get_hc_count(unsigned long port_flags)
936
{
J
Jeff Garzik 已提交
937
	return ((port_flags & MV_FLAG_DUAL_HC) ? 2 : 1);
938 939
}

940 941 942 943 944 945 946 947 948 949 950 951 952 953 954
/**
 *      mv_save_cached_regs - (re-)initialize cached port registers
 *      @ap: the port whose registers we are caching
 *
 *	Initialize the local cache of port registers,
 *	so that reading them over and over again can
 *	be avoided on the hotter paths of this driver.
 *	This saves a few microseconds each time we switch
 *	to/from EDMA mode to perform (eg.) a drive cache flush.
 */
static void mv_save_cached_regs(struct ata_port *ap)
{
	void __iomem *port_mmio = mv_ap_base(ap);
	struct mv_port_priv *pp = ap->private_data;

M
Mark Lord 已提交
955 956 957 958
	pp->cached.fiscfg = readl(port_mmio + FISCFG);
	pp->cached.ltmode = readl(port_mmio + LTMODE);
	pp->cached.haltcond = readl(port_mmio + EDMA_HALTCOND);
	pp->cached.unknown_rsvd = readl(port_mmio + EDMA_UNKNOWN_RSVD);
959 960 961 962 963 964 965 966 967 968 969 970 971 972
}

/**
 *      mv_write_cached_reg - write to a cached port register
 *      @addr: hardware address of the register
 *      @old: pointer to cached value of the register
 *      @new: new value for the register
 *
 *	Write a new value to a cached register,
 *	but only if the value is different from before.
 */
static inline void mv_write_cached_reg(void __iomem *addr, u32 *old, u32 new)
{
	if (new != *old) {
M
Mark Lord 已提交
973
		unsigned long laddr;
974
		*old = new;
M
Mark Lord 已提交
975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992
		/*
		 * Workaround for 88SX60x1-B2 FEr SATA#13:
		 * Read-after-write is needed to prevent generating 64-bit
		 * write cycles on the PCI bus for SATA interface registers
		 * at offsets ending in 0x4 or 0xc.
		 *
		 * Looks like a lot of fuss, but it avoids an unnecessary
		 * +1 usec read-after-write delay for unaffected registers.
		 */
		laddr = (long)addr & 0xffff;
		if (laddr >= 0x300 && laddr <= 0x33c) {
			laddr &= 0x000f;
			if (laddr == 0x4 || laddr == 0xc) {
				writelfl(new, addr); /* read after write */
				return;
			}
		}
		writel(new, addr); /* unaffected by the errata */
993 994 995
	}
}

996 997 998 999
static void mv_set_edma_ptrs(void __iomem *port_mmio,
			     struct mv_host_priv *hpriv,
			     struct mv_port_priv *pp)
{
1000 1001
	u32 index;

1002 1003 1004
	/*
	 * initialize request queue
	 */
1005 1006
	pp->req_idx &= MV_MAX_Q_DEPTH_MASK;	/* paranoia */
	index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT;
1007

1008
	WARN_ON(pp->crqb_dma & 0x3ff);
M
Mark Lord 已提交
1009
	writel((pp->crqb_dma >> 16) >> 16, port_mmio + EDMA_REQ_Q_BASE_HI);
1010
	writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | index,
M
Mark Lord 已提交
1011 1012
		 port_mmio + EDMA_REQ_Q_IN_PTR);
	writelfl(index, port_mmio + EDMA_REQ_Q_OUT_PTR);
1013 1014 1015 1016

	/*
	 * initialize response queue
	 */
1017 1018
	pp->resp_idx &= MV_MAX_Q_DEPTH_MASK;	/* paranoia */
	index = pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT;
1019

1020
	WARN_ON(pp->crpb_dma & 0xff);
M
Mark Lord 已提交
1021 1022
	writel((pp->crpb_dma >> 16) >> 16, port_mmio + EDMA_RSP_Q_BASE_HI);
	writelfl(index, port_mmio + EDMA_RSP_Q_IN_PTR);
1023
	writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | index,
M
Mark Lord 已提交
1024
		 port_mmio + EDMA_RSP_Q_OUT_PTR);
1025 1026
}

1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043
static void mv_write_main_irq_mask(u32 mask, struct mv_host_priv *hpriv)
{
	/*
	 * When writing to the main_irq_mask in hardware,
	 * we must ensure exclusivity between the interrupt coalescing bits
	 * and the corresponding individual port DONE_IRQ bits.
	 *
	 * Note that this register is really an "IRQ enable" register,
	 * not an "IRQ mask" register as Marvell's naming might suggest.
	 */
	if (mask & (ALL_PORTS_COAL_DONE | PORTS_0_3_COAL_DONE))
		mask &= ~DONE_IRQ_0_3;
	if (mask & (ALL_PORTS_COAL_DONE | PORTS_4_7_COAL_DONE))
		mask &= ~DONE_IRQ_4_7;
	writelfl(mask, hpriv->main_irq_mask_addr);
}

1044 1045 1046 1047 1048 1049
static void mv_set_main_irq_mask(struct ata_host *host,
				 u32 disable_bits, u32 enable_bits)
{
	struct mv_host_priv *hpriv = host->private_data;
	u32 old_mask, new_mask;

1050
	old_mask = hpriv->main_irq_mask;
1051
	new_mask = (old_mask & ~disable_bits) | enable_bits;
1052 1053
	if (new_mask != old_mask) {
		hpriv->main_irq_mask = new_mask;
1054
		mv_write_main_irq_mask(new_mask, hpriv);
1055
	}
1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070
}

static void mv_enable_port_irqs(struct ata_port *ap,
				     unsigned int port_bits)
{
	unsigned int shift, hardport, port = ap->port_no;
	u32 disable_bits, enable_bits;

	MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);

	disable_bits = (DONE_IRQ | ERR_IRQ) << shift;
	enable_bits  = port_bits << shift;
	mv_set_main_irq_mask(ap->host, disable_bits, enable_bits);
}

1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081
static void mv_clear_and_enable_port_irqs(struct ata_port *ap,
					  void __iomem *port_mmio,
					  unsigned int port_irqs)
{
	struct mv_host_priv *hpriv = ap->host->private_data;
	int hardport = mv_hardport_from_port(ap->port_no);
	void __iomem *hc_mmio = mv_hc_base_from_port(
				mv_host_base(ap->host), ap->port_no);
	u32 hc_irq_cause;

	/* clear EDMA event indicators, if any */
M
Mark Lord 已提交
1082
	writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE);
1083 1084 1085

	/* clear pending irq events */
	hc_irq_cause = ~((DEV_IRQ | DMA_IRQ) << hardport);
M
Mark Lord 已提交
1086
	writelfl(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE);
1087 1088 1089

	/* clear FIS IRQ Cause */
	if (IS_GEN_IIE(hpriv))
M
Mark Lord 已提交
1090
		writelfl(0, port_mmio + FIS_IRQ_CAUSE);
1091 1092 1093 1094

	mv_enable_port_irqs(ap, port_irqs);
}

1095 1096 1097 1098 1099 1100 1101
static void mv_set_irq_coalescing(struct ata_host *host,
				  unsigned int count, unsigned int usecs)
{
	struct mv_host_priv *hpriv = host->private_data;
	void __iomem *mmio = hpriv->base, *hc_mmio;
	u32 coal_enable = 0;
	unsigned long flags;
1102
	unsigned int clks, is_dual_hc = hpriv->n_ports > MV_PORTS_PER_HC;
1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118
	const u32 coal_disable = PORTS_0_3_COAL_DONE | PORTS_4_7_COAL_DONE |
							ALL_PORTS_COAL_DONE;

	/* Disable IRQ coalescing if either threshold is zero */
	if (!usecs || !count) {
		clks = count = 0;
	} else {
		/* Respect maximum limits of the hardware */
		clks = usecs * COAL_CLOCKS_PER_USEC;
		if (clks > MAX_COAL_TIME_THRESHOLD)
			clks = MAX_COAL_TIME_THRESHOLD;
		if (count > MAX_COAL_IO_COUNT)
			count = MAX_COAL_IO_COUNT;
	}

	spin_lock_irqsave(&host->lock, flags);
1119
	mv_set_main_irq_mask(host, coal_disable, 0);
1120

1121
	if (is_dual_hc && !IS_GEN_I(hpriv)) {
1122
		/*
1123 1124
		 * GEN_II/GEN_IIE with dual host controllers:
		 * one set of global thresholds for the entire chip.
1125
		 */
M
Mark Lord 已提交
1126 1127
		writel(clks,  mmio + IRQ_COAL_TIME_THRESHOLD);
		writel(count, mmio + IRQ_COAL_IO_THRESHOLD);
1128
		/* clear leftover coal IRQ bit */
M
Mark Lord 已提交
1129
		writel(~ALL_PORTS_COAL_IRQ, mmio + IRQ_COAL_CAUSE);
1130 1131 1132
		if (count)
			coal_enable = ALL_PORTS_COAL_DONE;
		clks = count = 0; /* force clearing of regular regs below */
1133
	}
1134

1135 1136 1137 1138
	/*
	 * All chips: independent thresholds for each HC on the chip.
	 */
	hc_mmio = mv_hc_base_from_port(mmio, 0);
M
Mark Lord 已提交
1139 1140 1141
	writel(clks,  hc_mmio + HC_IRQ_COAL_TIME_THRESHOLD);
	writel(count, hc_mmio + HC_IRQ_COAL_IO_THRESHOLD);
	writel(~HC_COAL_IRQ, hc_mmio + HC_IRQ_CAUSE);
1142 1143 1144
	if (count)
		coal_enable |= PORTS_0_3_COAL_DONE;
	if (is_dual_hc) {
1145
		hc_mmio = mv_hc_base_from_port(mmio, MV_PORTS_PER_HC);
M
Mark Lord 已提交
1146 1147 1148
		writel(clks,  hc_mmio + HC_IRQ_COAL_TIME_THRESHOLD);
		writel(count, hc_mmio + HC_IRQ_COAL_IO_THRESHOLD);
		writel(~HC_COAL_IRQ, hc_mmio + HC_IRQ_CAUSE);
1149 1150
		if (count)
			coal_enable |= PORTS_4_7_COAL_DONE;
1151 1152
	}

1153
	mv_set_main_irq_mask(host, 0, coal_enable);
1154 1155 1156
	spin_unlock_irqrestore(&host->lock, flags);
}

1157
/**
1158
 *      mv_start_edma - Enable eDMA engine
1159 1160 1161
 *      @base: port base address
 *      @pp: port private data
 *
1162 1163
 *      Verify the local cache of the eDMA state is accurate with a
 *      WARN_ON.
1164 1165 1166 1167
 *
 *      LOCKING:
 *      Inherited from caller.
 */
1168
static void mv_start_edma(struct ata_port *ap, void __iomem *port_mmio,
1169
			 struct mv_port_priv *pp, u8 protocol)
1170
{
1171 1172 1173 1174 1175
	int want_ncq = (protocol == ATA_PROT_NCQ);

	if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
		int using_ncq = ((pp->pp_flags & MV_PP_FLAG_NCQ_EN) != 0);
		if (want_ncq != using_ncq)
M
Mark Lord 已提交
1176
			mv_stop_edma(ap);
1177
	}
1178
	if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) {
M
Mark Lord 已提交
1179 1180
		struct mv_host_priv *hpriv = ap->host->private_data;

1181
		mv_edma_cfg(ap, want_ncq, 1);
M
Mark Lord 已提交
1182

M
Mark Lord 已提交
1183
		mv_set_edma_ptrs(port_mmio, hpriv, pp);
1184
		mv_clear_and_enable_port_irqs(ap, port_mmio, DONE_IRQ|ERR_IRQ);
1185

M
Mark Lord 已提交
1186
		writelfl(EDMA_EN, port_mmio + EDMA_CMD);
1187 1188
		pp->pp_flags |= MV_PP_FLAG_EDMA_EN;
	}
1189 1190
}

M
Mark Lord 已提交
1191 1192 1193 1194 1195 1196 1197 1198 1199
static void mv_wait_for_edma_empty_idle(struct ata_port *ap)
{
	void __iomem *port_mmio = mv_ap_base(ap);
	const u32 empty_idle = (EDMA_STATUS_CACHE_EMPTY | EDMA_STATUS_IDLE);
	const int per_loop = 5, timeout = (15 * 1000 / per_loop);
	int i;

	/*
	 * Wait for the EDMA engine to finish transactions in progress.
1200 1201 1202 1203
	 * No idea what a good "timeout" value might be, but measurements
	 * indicate that it often requires hundreds of microseconds
	 * with two drives in-use.  So we use the 15msec value above
	 * as a rough guess at what even more drives might require.
M
Mark Lord 已提交
1204 1205
	 */
	for (i = 0; i < timeout; ++i) {
M
Mark Lord 已提交
1206
		u32 edma_stat = readl(port_mmio + EDMA_STATUS);
M
Mark Lord 已提交
1207 1208 1209 1210
		if ((edma_stat & empty_idle) == empty_idle)
			break;
		udelay(per_loop);
	}
1211
	/* ata_port_info(ap, "%s: %u+ usecs\n", __func__, i); */
M
Mark Lord 已提交
1212 1213
}

1214
/**
M
Mark Lord 已提交
1215
 *      mv_stop_edma_engine - Disable eDMA engine
M
Mark Lord 已提交
1216
 *      @port_mmio: io base address
1217 1218 1219 1220
 *
 *      LOCKING:
 *      Inherited from caller.
 */
M
Mark Lord 已提交
1221
static int mv_stop_edma_engine(void __iomem *port_mmio)
1222
{
M
Mark Lord 已提交
1223
	int i;
1224

M
Mark Lord 已提交
1225
	/* Disable eDMA.  The disable bit auto clears. */
M
Mark Lord 已提交
1226
	writelfl(EDMA_DS, port_mmio + EDMA_CMD);
1227

M
Mark Lord 已提交
1228 1229
	/* Wait for the chip to confirm eDMA is off. */
	for (i = 10000; i > 0; i--) {
M
Mark Lord 已提交
1230
		u32 reg = readl(port_mmio + EDMA_CMD);
1231
		if (!(reg & EDMA_EN))
M
Mark Lord 已提交
1232 1233
			return 0;
		udelay(10);
1234
	}
M
Mark Lord 已提交
1235
	return -EIO;
1236 1237
}

M
Mark Lord 已提交
1238
static int mv_stop_edma(struct ata_port *ap)
J
Jeff Garzik 已提交
1239
{
M
Mark Lord 已提交
1240 1241
	void __iomem *port_mmio = mv_ap_base(ap);
	struct mv_port_priv *pp = ap->private_data;
M
Mark Lord 已提交
1242
	int err = 0;
J
Jeff Garzik 已提交
1243

M
Mark Lord 已提交
1244 1245 1246
	if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN))
		return 0;
	pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
M
Mark Lord 已提交
1247
	mv_wait_for_edma_empty_idle(ap);
M
Mark Lord 已提交
1248
	if (mv_stop_edma_engine(port_mmio)) {
1249
		ata_port_err(ap, "Unable to stop eDMA\n");
M
Mark Lord 已提交
1250
		err = -EIO;
M
Mark Lord 已提交
1251
	}
M
Mark Lord 已提交
1252 1253
	mv_edma_cfg(ap, 0, 0);
	return err;
J
Jeff Garzik 已提交
1254 1255
}

J
Jeff Garzik 已提交
1256
#ifdef ATA_DEBUG
1257
static void mv_dump_mem(void __iomem *start, unsigned bytes)
1258
{
1259 1260 1261 1262
	int b, w;
	for (b = 0; b < bytes; ) {
		DPRINTK("%p: ", start + b);
		for (w = 0; b < bytes && w < 4; w++) {
1263
			printk("%08x ", readl(start + b));
1264 1265 1266 1267 1268
			b += sizeof(u32);
		}
		printk("\n");
	}
}
J
Jeff Garzik 已提交
1269
#endif
A
Andrew Lunn 已提交
1270
#if defined(ATA_DEBUG) || defined(CONFIG_PCI)
1271 1272 1273 1274 1275 1276 1277 1278
static void mv_dump_pci_cfg(struct pci_dev *pdev, unsigned bytes)
{
#ifdef ATA_DEBUG
	int b, w;
	u32 dw;
	for (b = 0; b < bytes; ) {
		DPRINTK("%02x: ", b);
		for (w = 0; b < bytes && w < 4; w++) {
1279 1280
			(void) pci_read_config_dword(pdev, b, &dw);
			printk("%08x ", dw);
1281 1282 1283 1284 1285 1286
			b += sizeof(u32);
		}
		printk("\n");
	}
#endif
}
A
Andrew Lunn 已提交
1287
#endif
1288 1289 1290 1291
static void mv_dump_all_regs(void __iomem *mmio_base, int port,
			     struct pci_dev *pdev)
{
#ifdef ATA_DEBUG
1292
	void __iomem *hc_base = mv_hc_base(mmio_base,
1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305
					   port >> MV_PORT_HC_SHIFT);
	void __iomem *port_base;
	int start_port, num_ports, p, start_hc, num_hcs, hc;

	if (0 > port) {
		start_hc = start_port = 0;
		num_ports = 8;		/* shld be benign for 4 port devs */
		num_hcs = 2;
	} else {
		start_hc = port >> MV_PORT_HC_SHIFT;
		start_port = port;
		num_ports = num_hcs = 1;
	}
1306
	DPRINTK("All registers for port(s) %u-%u:\n", start_port,
1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318
		num_ports > 1 ? num_ports - 1 : start_port);

	if (NULL != pdev) {
		DPRINTK("PCI config space regs:\n");
		mv_dump_pci_cfg(pdev, 0x68);
	}
	DPRINTK("PCI regs:\n");
	mv_dump_mem(mmio_base+0xc00, 0x3c);
	mv_dump_mem(mmio_base+0xd00, 0x34);
	mv_dump_mem(mmio_base+0xf00, 0x4);
	mv_dump_mem(mmio_base+0x1d00, 0x6c);
	for (hc = start_hc; hc < start_hc + num_hcs; hc++) {
1319
		hc_base = mv_hc_base(mmio_base, hc);
1320 1321 1322 1323 1324
		DPRINTK("HC regs (HC %i):\n", hc);
		mv_dump_mem(hc_base, 0x1c);
	}
	for (p = start_port; p < start_port + num_ports; p++) {
		port_base = mv_port_base(mmio_base, p);
1325
		DPRINTK("EDMA regs (port %i):\n", p);
1326
		mv_dump_mem(port_base, 0x54);
1327
		DPRINTK("SATA regs (port %i):\n", p);
1328 1329 1330
		mv_dump_mem(port_base+0x300, 0x60);
	}
#endif
1331 1332 1333 1334 1335 1336 1337 1338 1339 1340
}

static unsigned int mv_scr_offset(unsigned int sc_reg_in)
{
	unsigned int ofs;

	switch (sc_reg_in) {
	case SCR_STATUS:
	case SCR_CONTROL:
	case SCR_ERROR:
M
Mark Lord 已提交
1341
		ofs = SATA_STATUS + (sc_reg_in * sizeof(u32));
1342 1343
		break;
	case SCR_ACTIVE:
M
Mark Lord 已提交
1344
		ofs = SATA_ACTIVE;   /* active is not with the others */
1345 1346 1347 1348 1349 1350 1351 1352
		break;
	default:
		ofs = 0xffffffffU;
		break;
	}
	return ofs;
}

T
Tejun Heo 已提交
1353
static int mv_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val)
1354 1355 1356
{
	unsigned int ofs = mv_scr_offset(sc_reg_in);

1357
	if (ofs != 0xffffffffU) {
T
Tejun Heo 已提交
1358
		*val = readl(mv_ap_base(link->ap) + ofs);
1359 1360 1361
		return 0;
	} else
		return -EINVAL;
1362 1363
}

T
Tejun Heo 已提交
1364
static int mv_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val)
1365 1366 1367
{
	unsigned int ofs = mv_scr_offset(sc_reg_in);

1368
	if (ofs != 0xffffffffU) {
M
Mark Lord 已提交
1369
		void __iomem *addr = mv_ap_base(link->ap) + ofs;
1370
		struct mv_host_priv *hpriv = link->ap->host->private_data;
M
Mark Lord 已提交
1371 1372 1373 1374
		if (sc_reg_in == SCR_CONTROL) {
			/*
			 * Workaround for 88SX60x1 FEr SATA#26:
			 *
L
Lucas De Marchi 已提交
1375
			 * COMRESETs have to take care not to accidentally
M
Mark Lord 已提交
1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386
			 * put the drive to sleep when writing SCR_CONTROL.
			 * Setting bits 12..15 prevents this problem.
			 *
			 * So if we see an outbound COMMRESET, set those bits.
			 * Ditto for the followup write that clears the reset.
			 *
			 * The proprietary driver does this for
			 * all chip versions, and so do we.
			 */
			if ((val & 0xf) == 1 || (readl(addr) & 0xf) == 1)
				val |= 0xf000;
1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398

			if (hpriv->hp_flags & MV_HP_FIX_LP_PHY_CTL) {
				void __iomem *lp_phy_addr =
					mv_ap_base(link->ap) + LP_PHY_CTL;
				/*
				 * Set PHY speed according to SControl speed.
				 */
				if ((val & 0xf0) == 0x10)
					writelfl(0x7, lp_phy_addr);
				else
					writelfl(0x227, lp_phy_addr);
			}
M
Mark Lord 已提交
1399 1400
		}
		writelfl(val, addr);
1401 1402 1403
		return 0;
	} else
		return -EINVAL;
1404 1405
}

1406 1407 1408
static void mv6_dev_config(struct ata_device *adev)
{
	/*
1409 1410 1411 1412
	 * Deal with Gen-II ("mv6") hardware quirks/restrictions:
	 *
	 * Gen-II does not support NCQ over a port multiplier
	 *  (no FIS-based switching).
1413
	 */
1414
	if (adev->flags & ATA_DFLAG_NCQ) {
M
Mark Lord 已提交
1415
		if (sata_pmp_attached(adev->link->ap)) {
1416
			adev->flags &= ~ATA_DFLAG_NCQ;
1417
			ata_dev_info(adev,
M
Mark Lord 已提交
1418 1419
				"NCQ disabled for command-based switching\n");
		}
1420
	}
1421 1422
}

M
Mark Lord 已提交
1423 1424 1425 1426 1427 1428
static int mv_qc_defer(struct ata_queued_cmd *qc)
{
	struct ata_link *link = qc->dev->link;
	struct ata_port *ap = link->ap;
	struct mv_port_priv *pp = ap->private_data;

M
Mark Lord 已提交
1429 1430 1431 1432 1433 1434
	/*
	 * Don't allow new commands if we're in a delayed EH state
	 * for NCQ and/or FIS-based switching.
	 */
	if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH)
		return ATA_DEFER_PORT;
1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453

	/* PIO commands need exclusive link: no other commands [DMA or PIO]
	 * can run concurrently.
	 * set excl_link when we want to send a PIO command in DMA mode
	 * or a non-NCQ command in NCQ mode.
	 * When we receive a command from that link, and there are no
	 * outstanding commands, mark a flag to clear excl_link and let
	 * the command go through.
	 */
	if (unlikely(ap->excl_link)) {
		if (link == ap->excl_link) {
			if (ap->nr_active_links)
				return ATA_DEFER_PORT;
			qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
			return 0;
		} else
			return ATA_DEFER_PORT;
	}

M
Mark Lord 已提交
1454 1455 1456 1457 1458 1459
	/*
	 * If the port is completely idle, then allow the new qc.
	 */
	if (ap->nr_active_links == 0)
		return 0;

1460 1461 1462 1463 1464 1465 1466
	/*
	 * The port is operating in host queuing mode (EDMA) with NCQ
	 * enabled, allow multiple NCQ commands.  EDMA also allows
	 * queueing multiple DMA commands but libata core currently
	 * doesn't allow it.
	 */
	if ((pp->pp_flags & MV_PP_FLAG_EDMA_EN) &&
1467 1468 1469 1470 1471 1472 1473 1474
	    (pp->pp_flags & MV_PP_FLAG_NCQ_EN)) {
		if (ata_is_ncq(qc->tf.protocol))
			return 0;
		else {
			ap->excl_link = link;
			return ATA_DEFER_PORT;
		}
	}
1475

M
Mark Lord 已提交
1476 1477 1478
	return ATA_DEFER_PORT;
}

1479
static void mv_config_fbs(struct ata_port *ap, int want_ncq, int want_fbs)
1480
{
1481 1482
	struct mv_port_priv *pp = ap->private_data;
	void __iomem *port_mmio;
M
Mark Lord 已提交
1483

1484 1485 1486
	u32 fiscfg,   *old_fiscfg   = &pp->cached.fiscfg;
	u32 ltmode,   *old_ltmode   = &pp->cached.ltmode;
	u32 haltcond, *old_haltcond = &pp->cached.haltcond;
M
Mark Lord 已提交
1487

1488 1489
	ltmode   = *old_ltmode & ~LTMODE_BIT8;
	haltcond = *old_haltcond | EDMA_ERR_DEV;
M
Mark Lord 已提交
1490 1491

	if (want_fbs) {
1492 1493
		fiscfg = *old_fiscfg | FISCFG_SINGLE_SYNC;
		ltmode = *old_ltmode | LTMODE_BIT8;
1494
		if (want_ncq)
1495
			haltcond &= ~EDMA_ERR_DEV;
1496
		else
1497 1498 1499
			fiscfg |=  FISCFG_WAIT_DEV_ERR;
	} else {
		fiscfg = *old_fiscfg & ~(FISCFG_SINGLE_SYNC | FISCFG_WAIT_DEV_ERR);
1500
	}
M
Mark Lord 已提交
1501

1502
	port_mmio = mv_ap_base(ap);
M
Mark Lord 已提交
1503 1504 1505
	mv_write_cached_reg(port_mmio + FISCFG, old_fiscfg, fiscfg);
	mv_write_cached_reg(port_mmio + LTMODE, old_ltmode, ltmode);
	mv_write_cached_reg(port_mmio + EDMA_HALTCOND, old_haltcond, haltcond);
1506 1507
}

1508 1509 1510 1511 1512 1513
static void mv_60x1_errata_sata25(struct ata_port *ap, int want_ncq)
{
	struct mv_host_priv *hpriv = ap->host->private_data;
	u32 old, new;

	/* workaround for 88SX60x1 FEr SATA#25 (part 1) */
M
Mark Lord 已提交
1514
	old = readl(hpriv->base + GPIO_PORT_CTL);
1515 1516 1517 1518 1519
	if (want_ncq)
		new = old | (1 << 22);
	else
		new = old & ~(1 << 22);
	if (new != old)
M
Mark Lord 已提交
1520
		writel(new, hpriv->base + GPIO_PORT_CTL);
1521 1522
}

1523
/**
1524 1525
 *	mv_bmdma_enable - set a magic bit on GEN_IIE to allow bmdma
 *	@ap: Port being initialized
1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543
 *
 *	There are two DMA modes on these chips:  basic DMA, and EDMA.
 *
 *	Bit-0 of the "EDMA RESERVED" register enables/disables use
 *	of basic DMA on the GEN_IIE versions of the chips.
 *
 *	This bit survives EDMA resets, and must be set for basic DMA
 *	to function, and should be cleared when EDMA is active.
 */
static void mv_bmdma_enable_iie(struct ata_port *ap, int enable_bmdma)
{
	struct mv_port_priv *pp = ap->private_data;
	u32 new, *old = &pp->cached.unknown_rsvd;

	if (enable_bmdma)
		new = *old | 1;
	else
		new = *old & ~1;
M
Mark Lord 已提交
1544
	mv_write_cached_reg(mv_ap_base(ap) + EDMA_UNKNOWN_RSVD, old, new);
1545 1546
}

1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571
/*
 * SOC chips have an issue whereby the HDD LEDs don't always blink
 * during I/O when NCQ is enabled. Enabling a special "LED blink" mode
 * of the SOC takes care of it, generating a steady blink rate when
 * any drive on the chip is active.
 *
 * Unfortunately, the blink mode is a global hardware setting for the SOC,
 * so we must use it whenever at least one port on the SOC has NCQ enabled.
 *
 * We turn "LED blink" off when NCQ is not in use anywhere, because the normal
 * LED operation works then, and provides better (more accurate) feedback.
 *
 * Note that this code assumes that an SOC never has more than one HC onboard.
 */
static void mv_soc_led_blink_enable(struct ata_port *ap)
{
	struct ata_host *host = ap->host;
	struct mv_host_priv *hpriv = host->private_data;
	void __iomem *hc_mmio;
	u32 led_ctrl;

	if (hpriv->hp_flags & MV_HP_QUIRK_LED_BLINK_EN)
		return;
	hpriv->hp_flags |= MV_HP_QUIRK_LED_BLINK_EN;
	hc_mmio = mv_hc_base_from_port(mv_host_base(host), ap->port_no);
M
Mark Lord 已提交
1572 1573
	led_ctrl = readl(hc_mmio + SOC_LED_CTRL);
	writel(led_ctrl | SOC_LED_CTRL_BLINK, hc_mmio + SOC_LED_CTRL);
1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597
}

static void mv_soc_led_blink_disable(struct ata_port *ap)
{
	struct ata_host *host = ap->host;
	struct mv_host_priv *hpriv = host->private_data;
	void __iomem *hc_mmio;
	u32 led_ctrl;
	unsigned int port;

	if (!(hpriv->hp_flags & MV_HP_QUIRK_LED_BLINK_EN))
		return;

	/* disable led-blink only if no ports are using NCQ */
	for (port = 0; port < hpriv->n_ports; port++) {
		struct ata_port *this_ap = host->ports[port];
		struct mv_port_priv *pp = this_ap->private_data;

		if (pp->pp_flags & MV_PP_FLAG_NCQ_EN)
			return;
	}

	hpriv->hp_flags &= ~MV_HP_QUIRK_LED_BLINK_EN;
	hc_mmio = mv_hc_base_from_port(mv_host_base(host), ap->port_no);
M
Mark Lord 已提交
1598 1599
	led_ctrl = readl(hc_mmio + SOC_LED_CTRL);
	writel(led_ctrl & ~SOC_LED_CTRL_BLINK, hc_mmio + SOC_LED_CTRL);
1600 1601
}

1602
static void mv_edma_cfg(struct ata_port *ap, int want_ncq, int want_edma)
1603
{
M
Mark Lord 已提交
1604
	u32 cfg;
M
Mark Lord 已提交
1605 1606 1607
	struct mv_port_priv *pp    = ap->private_data;
	struct mv_host_priv *hpriv = ap->host->private_data;
	void __iomem *port_mmio    = mv_ap_base(ap);
1608 1609

	/* set up non-NCQ EDMA configuration */
M
Mark Lord 已提交
1610
	cfg = EDMA_CFG_Q_DEPTH;		/* always 0x1f for *all* chips */
1611 1612
	pp->pp_flags &=
	  ~(MV_PP_FLAG_FBS_EN | MV_PP_FLAG_NCQ_EN | MV_PP_FLAG_FAKE_ATA_BUSY);
1613

M
Mark Lord 已提交
1614
	if (IS_GEN_I(hpriv))
1615 1616
		cfg |= (1 << 8);	/* enab config burst size mask */

1617
	else if (IS_GEN_II(hpriv)) {
1618
		cfg |= EDMA_CFG_RD_BRST_EXT | EDMA_CFG_WR_BUFF_LEN;
1619
		mv_60x1_errata_sata25(ap, want_ncq);
1620

1621
	} else if (IS_GEN_IIE(hpriv)) {
M
Mark Lord 已提交
1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632
		int want_fbs = sata_pmp_attached(ap);
		/*
		 * Possible future enhancement:
		 *
		 * The chip can use FBS with non-NCQ, if we allow it,
		 * But first we need to have the error handling in place
		 * for this mode (datasheet section 7.3.15.4.2.3).
		 * So disallow non-NCQ FBS for now.
		 */
		want_fbs &= want_ncq;

1633
		mv_config_fbs(ap, want_ncq, want_fbs);
M
Mark Lord 已提交
1634 1635 1636 1637 1638 1639

		if (want_fbs) {
			pp->pp_flags |= MV_PP_FLAG_FBS_EN;
			cfg |= EDMA_CFG_EDMA_FBS; /* FIS-based switching */
		}

1640
		cfg |= (1 << 23);	/* do not mask PM field in rx'd FIS */
1641 1642 1643 1644 1645
		if (want_edma) {
			cfg |= (1 << 22); /* enab 4-entry host queue cache */
			if (!IS_SOC(hpriv))
				cfg |= (1 << 18); /* enab early completion */
		}
M
Mark Lord 已提交
1646 1647
		if (hpriv->hp_flags & MV_HP_CUT_THROUGH)
			cfg |= (1 << 17); /* enab cut-thru (dis stor&forwrd) */
1648
		mv_bmdma_enable_iie(ap, !want_edma);
1649 1650 1651 1652 1653 1654 1655

		if (IS_SOC(hpriv)) {
			if (want_ncq)
				mv_soc_led_blink_enable(ap);
			else
				mv_soc_led_blink_disable(ap);
		}
1656 1657
	}

1658 1659 1660
	if (want_ncq) {
		cfg |= EDMA_CFG_NCQ;
		pp->pp_flags |=  MV_PP_FLAG_NCQ_EN;
1661
	}
1662

M
Mark Lord 已提交
1663
	writelfl(cfg, port_mmio + EDMA_CFG);
1664 1665
}

1666 1667 1668 1669
static void mv_port_free_dma_mem(struct ata_port *ap)
{
	struct mv_host_priv *hpriv = ap->host->private_data;
	struct mv_port_priv *pp = ap->private_data;
1670
	int tag;
1671 1672 1673 1674 1675 1676 1677 1678 1679

	if (pp->crqb) {
		dma_pool_free(hpriv->crqb_pool, pp->crqb, pp->crqb_dma);
		pp->crqb = NULL;
	}
	if (pp->crpb) {
		dma_pool_free(hpriv->crpb_pool, pp->crpb, pp->crpb_dma);
		pp->crpb = NULL;
	}
1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691
	/*
	 * For GEN_I, there's no NCQ, so we have only a single sg_tbl.
	 * For later hardware, we have one unique sg_tbl per NCQ tag.
	 */
	for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
		if (pp->sg_tbl[tag]) {
			if (tag == 0 || !IS_GEN_I(hpriv))
				dma_pool_free(hpriv->sg_tbl_pool,
					      pp->sg_tbl[tag],
					      pp->sg_tbl_dma[tag]);
			pp->sg_tbl[tag] = NULL;
		}
1692 1693 1694
	}
}

1695 1696 1697 1698 1699 1700 1701 1702 1703 1704
/**
 *      mv_port_start - Port specific init/start routine.
 *      @ap: ATA channel to manipulate
 *
 *      Allocate and point to DMA memory, init port private memory,
 *      zero indices.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
1705 1706
static int mv_port_start(struct ata_port *ap)
{
J
Jeff Garzik 已提交
1707 1708
	struct device *dev = ap->host->dev;
	struct mv_host_priv *hpriv = ap->host->private_data;
1709
	struct mv_port_priv *pp;
M
Mark Lord 已提交
1710
	unsigned long flags;
1711
	int tag;
1712

1713
	pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
1714
	if (!pp)
1715
		return -ENOMEM;
1716
	ap->private_data = pp;
1717

1718 1719 1720 1721
	pp->crqb = dma_pool_alloc(hpriv->crqb_pool, GFP_KERNEL, &pp->crqb_dma);
	if (!pp->crqb)
		return -ENOMEM;
	memset(pp->crqb, 0, MV_CRQB_Q_SZ);
1722

1723 1724 1725 1726
	pp->crpb = dma_pool_alloc(hpriv->crpb_pool, GFP_KERNEL, &pp->crpb_dma);
	if (!pp->crpb)
		goto out_port_free_dma_mem;
	memset(pp->crpb, 0, MV_CRPB_Q_SZ);
1727

1728 1729 1730
	/* 6041/6081 Rev. "C0" (and newer) are okay with async notify */
	if (hpriv->hp_flags & MV_HP_ERRATA_60X1C0)
		ap->flags |= ATA_FLAG_AN;
1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745
	/*
	 * For GEN_I, there's no NCQ, so we only allocate a single sg_tbl.
	 * For later hardware, we need one unique sg_tbl per NCQ tag.
	 */
	for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
		if (tag == 0 || !IS_GEN_I(hpriv)) {
			pp->sg_tbl[tag] = dma_pool_alloc(hpriv->sg_tbl_pool,
					      GFP_KERNEL, &pp->sg_tbl_dma[tag]);
			if (!pp->sg_tbl[tag])
				goto out_port_free_dma_mem;
		} else {
			pp->sg_tbl[tag]     = pp->sg_tbl[0];
			pp->sg_tbl_dma[tag] = pp->sg_tbl_dma[0];
		}
	}
M
Mark Lord 已提交
1746 1747

	spin_lock_irqsave(ap->lock, flags);
1748
	mv_save_cached_regs(ap);
M
Mark Lord 已提交
1749
	mv_edma_cfg(ap, 0, 0);
M
Mark Lord 已提交
1750 1751
	spin_unlock_irqrestore(ap->lock, flags);

1752
	return 0;
1753 1754 1755 1756

out_port_free_dma_mem:
	mv_port_free_dma_mem(ap);
	return -ENOMEM;
1757 1758
}

1759 1760 1761 1762 1763 1764 1765
/**
 *      mv_port_stop - Port specific cleanup/stop routine.
 *      @ap: ATA channel to manipulate
 *
 *      Stop DMA, cleanup port memory.
 *
 *      LOCKING:
J
Jeff Garzik 已提交
1766
 *      This routine uses the host lock to protect the DMA stop.
1767
 */
1768 1769
static void mv_port_stop(struct ata_port *ap)
{
M
Mark Lord 已提交
1770 1771 1772
	unsigned long flags;

	spin_lock_irqsave(ap->lock, flags);
M
Mark Lord 已提交
1773
	mv_stop_edma(ap);
M
Mark Lord 已提交
1774
	mv_enable_port_irqs(ap, 0);
M
Mark Lord 已提交
1775
	spin_unlock_irqrestore(ap->lock, flags);
1776
	mv_port_free_dma_mem(ap);
1777 1778
}

1779 1780 1781 1782 1783 1784 1785 1786 1787
/**
 *      mv_fill_sg - Fill out the Marvell ePRD (scatter gather) entries
 *      @qc: queued command whose SG list to source from
 *
 *      Populate the SG list and mark the last entry.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
J
Jeff Garzik 已提交
1788
static void mv_fill_sg(struct ata_queued_cmd *qc)
1789 1790
{
	struct mv_port_priv *pp = qc->ap->private_data;
1791
	struct scatterlist *sg;
J
Jeff Garzik 已提交
1792
	struct mv_sg *mv_sg, *last_sg = NULL;
T
Tejun Heo 已提交
1793
	unsigned int si;
1794

1795
	mv_sg = pp->sg_tbl[qc->tag];
T
Tejun Heo 已提交
1796
	for_each_sg(qc->sg, sg, qc->n_elem, si) {
1797 1798
		dma_addr_t addr = sg_dma_address(sg);
		u32 sg_len = sg_dma_len(sg);
1799

1800 1801 1802
		while (sg_len) {
			u32 offset = addr & 0xffff;
			u32 len = sg_len;
1803

M
Mark Lord 已提交
1804
			if (offset + len > 0x10000)
1805 1806 1807 1808
				len = 0x10000 - offset;

			mv_sg->addr = cpu_to_le32(addr & 0xffffffff);
			mv_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
J
Jeff Garzik 已提交
1809
			mv_sg->flags_size = cpu_to_le32(len & 0xffff);
M
Mark Lord 已提交
1810
			mv_sg->reserved = 0;
1811 1812 1813 1814

			sg_len -= len;
			addr += len;

J
Jeff Garzik 已提交
1815
			last_sg = mv_sg;
1816 1817
			mv_sg++;
		}
1818
	}
J
Jeff Garzik 已提交
1819 1820 1821

	if (likely(last_sg))
		last_sg->flags_size |= cpu_to_le32(EPRD_FLAG_END_OF_TBL);
M
Mark Lord 已提交
1822
	mb(); /* ensure data structure is visible to the chipset */
1823 1824
}

1825
static void mv_crqb_pack_cmd(__le16 *cmdw, u8 data, u8 addr, unsigned last)
1826
{
M
Mark Lord 已提交
1827
	u16 tmp = data | (addr << CRQB_CMD_ADDR_SHIFT) | CRQB_CMD_CS |
1828
		(last ? CRQB_CMD_LAST : 0);
M
Mark Lord 已提交
1829
	*cmdw = cpu_to_le16(tmp);
1830 1831
}

1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892
/**
 *	mv_sff_irq_clear - Clear hardware interrupt after DMA.
 *	@ap: Port associated with this ATA transaction.
 *
 *	We need this only for ATAPI bmdma transactions,
 *	as otherwise we experience spurious interrupts
 *	after libata-sff handles the bmdma interrupts.
 */
static void mv_sff_irq_clear(struct ata_port *ap)
{
	mv_clear_and_enable_port_irqs(ap, mv_ap_base(ap), ERR_IRQ);
}

/**
 *	mv_check_atapi_dma - Filter ATAPI cmds which are unsuitable for DMA.
 *	@qc: queued command to check for chipset/DMA compatibility.
 *
 *	The bmdma engines cannot handle speculative data sizes
 *	(bytecount under/over flow).  So only allow DMA for
 *	data transfer commands with known data sizes.
 *
 *	LOCKING:
 *	Inherited from caller.
 */
static int mv_check_atapi_dma(struct ata_queued_cmd *qc)
{
	struct scsi_cmnd *scmd = qc->scsicmd;

	if (scmd) {
		switch (scmd->cmnd[0]) {
		case READ_6:
		case READ_10:
		case READ_12:
		case WRITE_6:
		case WRITE_10:
		case WRITE_12:
		case GPCMD_READ_CD:
		case GPCMD_SEND_DVD_STRUCTURE:
		case GPCMD_SEND_CUE_SHEET:
			return 0; /* DMA is safe */
		}
	}
	return -EOPNOTSUPP; /* use PIO instead */
}

/**
 *	mv_bmdma_setup - Set up BMDMA transaction
 *	@qc: queued command to prepare DMA for.
 *
 *	LOCKING:
 *	Inherited from caller.
 */
static void mv_bmdma_setup(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	void __iomem *port_mmio = mv_ap_base(ap);
	struct mv_port_priv *pp = ap->private_data;

	mv_fill_sg(qc);

	/* clear all DMA cmd bits */
M
Mark Lord 已提交
1893
	writel(0, port_mmio + BMDMA_CMD);
1894 1895 1896

	/* load PRD table addr. */
	writel((pp->sg_tbl_dma[qc->tag] >> 16) >> 16,
M
Mark Lord 已提交
1897
		port_mmio + BMDMA_PRD_HIGH);
1898
	writelfl(pp->sg_tbl_dma[qc->tag],
M
Mark Lord 已提交
1899
		port_mmio + BMDMA_PRD_LOW);
1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919

	/* issue r/w command */
	ap->ops->sff_exec_command(ap, &qc->tf);
}

/**
 *	mv_bmdma_start - Start a BMDMA transaction
 *	@qc: queued command to start DMA on.
 *
 *	LOCKING:
 *	Inherited from caller.
 */
static void mv_bmdma_start(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	void __iomem *port_mmio = mv_ap_base(ap);
	unsigned int rw = (qc->tf.flags & ATA_TFLAG_WRITE);
	u32 cmd = (rw ? 0 : ATA_DMA_WR) | ATA_DMA_START;

	/* start host DMA transaction */
M
Mark Lord 已提交
1920
	writelfl(cmd, port_mmio + BMDMA_CMD);
1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931
}

/**
 *	mv_bmdma_stop - Stop BMDMA transfer
 *	@qc: queued command to stop DMA on.
 *
 *	Clears the ATA_DMA_START flag in the bmdma control register
 *
 *	LOCKING:
 *	Inherited from caller.
 */
1932
static void mv_bmdma_stop_ap(struct ata_port *ap)
1933 1934 1935 1936 1937
{
	void __iomem *port_mmio = mv_ap_base(ap);
	u32 cmd;

	/* clear start/stop bit */
M
Mark Lord 已提交
1938
	cmd = readl(port_mmio + BMDMA_CMD);
1939 1940 1941 1942 1943 1944 1945 1946
	if (cmd & ATA_DMA_START) {
		cmd &= ~ATA_DMA_START;
		writelfl(cmd, port_mmio + BMDMA_CMD);

		/* one-PIO-cycle guaranteed wait, per spec, for HDMA1:0 transition */
		ata_sff_dma_pause(ap);
	}
}
1947

1948 1949 1950
static void mv_bmdma_stop(struct ata_queued_cmd *qc)
{
	mv_bmdma_stop_ap(qc->ap);
1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970
}

/**
 *	mv_bmdma_status - Read BMDMA status
 *	@ap: port for which to retrieve DMA status.
 *
 *	Read and return equivalent of the sff BMDMA status register.
 *
 *	LOCKING:
 *	Inherited from caller.
 */
static u8 mv_bmdma_status(struct ata_port *ap)
{
	void __iomem *port_mmio = mv_ap_base(ap);
	u32 reg, status;

	/*
	 * Other bits are valid only if ATA_DMA_ACTIVE==0,
	 * and the ATA_DMA_INTR bit doesn't exist.
	 */
M
Mark Lord 已提交
1971
	reg = readl(port_mmio + BMDMA_STATUS);
1972 1973
	if (reg & ATA_DMA_ACTIVE)
		status = ATA_DMA_ACTIVE;
1974
	else if (reg & ATA_DMA_ERR)
1975
		status = (reg & ATA_DMA_ERR) | ATA_DMA_INTR;
1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988
	else {
		/*
		 * Just because DMA_ACTIVE is 0 (DMA completed),
		 * this does _not_ mean the device is "done".
		 * So we should not yet be signalling ATA_DMA_INTR
		 * in some cases.  Eg. DSM/TRIM, and perhaps others.
		 */
		mv_bmdma_stop_ap(ap);
		if (ioread8(ap->ioaddr.altstatus_addr) & ATA_BUSY)
			status = 0;
		else
			status = ATA_DMA_INTR;
	}
1989 1990 1991
	return status;
}

1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024
static void mv_rw_multi_errata_sata24(struct ata_queued_cmd *qc)
{
	struct ata_taskfile *tf = &qc->tf;
	/*
	 * Workaround for 88SX60x1 FEr SATA#24.
	 *
	 * Chip may corrupt WRITEs if multi_count >= 4kB.
	 * Note that READs are unaffected.
	 *
	 * It's not clear if this errata really means "4K bytes",
	 * or if it always happens for multi_count > 7
	 * regardless of device sector_size.
	 *
	 * So, for safety, any write with multi_count > 7
	 * gets converted here into a regular PIO write instead:
	 */
	if ((tf->flags & ATA_TFLAG_WRITE) && is_multi_taskfile(tf)) {
		if (qc->dev->multi_count > 7) {
			switch (tf->command) {
			case ATA_CMD_WRITE_MULTI:
				tf->command = ATA_CMD_PIO_WRITE;
				break;
			case ATA_CMD_WRITE_MULTI_FUA_EXT:
				tf->flags &= ~ATA_TFLAG_FUA; /* ugh */
				/* fall through */
			case ATA_CMD_WRITE_MULTI_EXT:
				tf->command = ATA_CMD_PIO_WRITE_EXT;
				break;
			}
		}
	}
}

2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036
/**
 *      mv_qc_prep - Host specific command preparation.
 *      @qc: queued command to prepare
 *
 *      This routine simply redirects to the general purpose routine
 *      if command is not DMA.  Else, it handles prep of the CRQB
 *      (command request block), does some sanity checking, and calls
 *      the SG load routine.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
2037 2038 2039 2040
static void mv_qc_prep(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	struct mv_port_priv *pp = ap->private_data;
M
Mark Lord 已提交
2041
	__le16 *cw;
2042
	struct ata_taskfile *tf = &qc->tf;
2043
	u16 flags = 0;
2044
	unsigned in_index;
2045

2046 2047
	switch (tf->protocol) {
	case ATA_PROT_DMA:
2048 2049 2050
		if (tf->command == ATA_CMD_DSM)
			return;
		/* fall-thru */
2051 2052 2053 2054
	case ATA_PROT_NCQ:
		break;	/* continue below */
	case ATA_PROT_PIO:
		mv_rw_multi_errata_sata24(qc);
2055
		return;
2056 2057 2058
	default:
		return;
	}
2059

2060 2061
	/* Fill in command request block
	 */
2062
	if (!(tf->flags & ATA_TFLAG_WRITE))
2063
		flags |= CRQB_FLAG_READ;
2064
	WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
2065
	flags |= qc->tag << CRQB_TAG_SHIFT;
2066
	flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT;
2067

2068
	/* get current queue index from software */
2069
	in_index = pp->req_idx;
2070 2071

	pp->crqb[in_index].sg_addr =
2072
		cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
2073
	pp->crqb[in_index].sg_addr_hi =
2074
		cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
2075
	pp->crqb[in_index].ctrl_flags = cpu_to_le16(flags);
2076

2077
	cw = &pp->crqb[in_index].ata_cmd[0];
2078

L
Lucas De Marchi 已提交
2079
	/* Sadly, the CRQB cannot accommodate all registers--there are
2080 2081 2082
	 * only 11 bytes...so we must pick and choose required
	 * registers based on the command.  So, we drop feature and
	 * hob_feature for [RW] DMA commands, but they are needed for
2083 2084
	 * NCQ.  NCQ will drop hob_nsect, which is not needed there
	 * (nsect is used only for the tag; feat/hob_feat hold true nsect).
2085
	 */
2086 2087 2088 2089 2090
	switch (tf->command) {
	case ATA_CMD_READ:
	case ATA_CMD_READ_EXT:
	case ATA_CMD_WRITE:
	case ATA_CMD_WRITE_EXT:
2091
	case ATA_CMD_WRITE_FUA_EXT:
2092 2093 2094 2095
		mv_crqb_pack_cmd(cw++, tf->hob_nsect, ATA_REG_NSECT, 0);
		break;
	case ATA_CMD_FPDMA_READ:
	case ATA_CMD_FPDMA_WRITE:
2096
		mv_crqb_pack_cmd(cw++, tf->hob_feature, ATA_REG_FEATURE, 0);
2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120
		mv_crqb_pack_cmd(cw++, tf->feature, ATA_REG_FEATURE, 0);
		break;
	default:
		/* The only other commands EDMA supports in non-queued and
		 * non-NCQ mode are: [RW] STREAM DMA and W DMA FUA EXT, none
		 * of which are defined/used by Linux.  If we get here, this
		 * driver needs work.
		 *
		 * FIXME: modify libata to give qc_prep a return value and
		 * return error here.
		 */
		BUG_ON(tf->command);
		break;
	}
	mv_crqb_pack_cmd(cw++, tf->nsect, ATA_REG_NSECT, 0);
	mv_crqb_pack_cmd(cw++, tf->hob_lbal, ATA_REG_LBAL, 0);
	mv_crqb_pack_cmd(cw++, tf->lbal, ATA_REG_LBAL, 0);
	mv_crqb_pack_cmd(cw++, tf->hob_lbam, ATA_REG_LBAM, 0);
	mv_crqb_pack_cmd(cw++, tf->lbam, ATA_REG_LBAM, 0);
	mv_crqb_pack_cmd(cw++, tf->hob_lbah, ATA_REG_LBAH, 0);
	mv_crqb_pack_cmd(cw++, tf->lbah, ATA_REG_LBAH, 0);
	mv_crqb_pack_cmd(cw++, tf->device, ATA_REG_DEVICE, 0);
	mv_crqb_pack_cmd(cw++, tf->command, ATA_REG_CMD, 1);	/* last */

2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142
	if (!(qc->flags & ATA_QCFLAG_DMAMAP))
		return;
	mv_fill_sg(qc);
}

/**
 *      mv_qc_prep_iie - Host specific command preparation.
 *      @qc: queued command to prepare
 *
 *      This routine simply redirects to the general purpose routine
 *      if command is not DMA.  Else, it handles prep of the CRQB
 *      (command request block), does some sanity checking, and calls
 *      the SG load routine.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
static void mv_qc_prep_iie(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	struct mv_port_priv *pp = ap->private_data;
	struct mv_crqb_iie *crqb;
2143
	struct ata_taskfile *tf = &qc->tf;
2144
	unsigned in_index;
2145 2146
	u32 flags = 0;

2147 2148
	if ((tf->protocol != ATA_PROT_DMA) &&
	    (tf->protocol != ATA_PROT_NCQ))
2149
		return;
2150 2151
	if (tf->command == ATA_CMD_DSM)
		return;  /* use bmdma for this */
2152

M
Mark Lord 已提交
2153
	/* Fill in Gen IIE command request block */
2154
	if (!(tf->flags & ATA_TFLAG_WRITE))
2155 2156
		flags |= CRQB_FLAG_READ;

2157
	WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
2158
	flags |= qc->tag << CRQB_TAG_SHIFT;
2159
	flags |= qc->tag << CRQB_HOSTQ_SHIFT;
2160
	flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT;
2161

2162
	/* get current queue index from software */
2163
	in_index = pp->req_idx;
2164 2165

	crqb = (struct mv_crqb_iie *) &pp->crqb[in_index];
2166 2167
	crqb->addr = cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
	crqb->addr_hi = cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191
	crqb->flags = cpu_to_le32(flags);

	crqb->ata_cmd[0] = cpu_to_le32(
			(tf->command << 16) |
			(tf->feature << 24)
		);
	crqb->ata_cmd[1] = cpu_to_le32(
			(tf->lbal << 0) |
			(tf->lbam << 8) |
			(tf->lbah << 16) |
			(tf->device << 24)
		);
	crqb->ata_cmd[2] = cpu_to_le32(
			(tf->hob_lbal << 0) |
			(tf->hob_lbam << 8) |
			(tf->hob_lbah << 16) |
			(tf->hob_feature << 24)
		);
	crqb->ata_cmd[3] = cpu_to_le32(
			(tf->nsect << 0) |
			(tf->hob_nsect << 8)
		);

	if (!(qc->flags & ATA_QCFLAG_DMAMAP))
2192 2193 2194 2195
		return;
	mv_fill_sg(qc);
}

2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222
/**
 *	mv_sff_check_status - fetch device status, if valid
 *	@ap: ATA port to fetch status from
 *
 *	When using command issue via mv_qc_issue_fis(),
 *	the initial ATA_BUSY state does not show up in the
 *	ATA status (shadow) register.  This can confuse libata!
 *
 *	So we have a hook here to fake ATA_BUSY for that situation,
 *	until the first time a BUSY, DRQ, or ERR bit is seen.
 *
 *	The rest of the time, it simply returns the ATA status register.
 */
static u8 mv_sff_check_status(struct ata_port *ap)
{
	u8 stat = ioread8(ap->ioaddr.status_addr);
	struct mv_port_priv *pp = ap->private_data;

	if (pp->pp_flags & MV_PP_FLAG_FAKE_ATA_BUSY) {
		if (stat & (ATA_BUSY | ATA_DRQ | ATA_ERR))
			pp->pp_flags &= ~MV_PP_FLAG_FAKE_ATA_BUSY;
		else
			stat = ATA_BUSY;
	}
	return stat;
}

2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234
/**
 *	mv_send_fis - Send a FIS, using the "Vendor-Unique FIS" register
 *	@fis: fis to be sent
 *	@nwords: number of 32-bit words in the fis
 */
static unsigned int mv_send_fis(struct ata_port *ap, u32 *fis, int nwords)
{
	void __iomem *port_mmio = mv_ap_base(ap);
	u32 ifctl, old_ifctl, ifstat;
	int i, timeout = 200, final_word = nwords - 1;

	/* Initiate FIS transmission mode */
M
Mark Lord 已提交
2235
	old_ifctl = readl(port_mmio + SATA_IFCTL);
2236
	ifctl = 0x100 | (old_ifctl & 0xf);
M
Mark Lord 已提交
2237
	writelfl(ifctl, port_mmio + SATA_IFCTL);
2238 2239 2240

	/* Send all words of the FIS except for the final word */
	for (i = 0; i < final_word; ++i)
M
Mark Lord 已提交
2241
		writel(fis[i], port_mmio + VENDOR_UNIQUE_FIS);
2242 2243

	/* Flag end-of-transmission, and then send the final word */
M
Mark Lord 已提交
2244 2245
	writelfl(ifctl | 0x200, port_mmio + SATA_IFCTL);
	writelfl(fis[final_word], port_mmio + VENDOR_UNIQUE_FIS);
2246 2247 2248 2249 2250 2251

	/*
	 * Wait for FIS transmission to complete.
	 * This typically takes just a single iteration.
	 */
	do {
M
Mark Lord 已提交
2252
		ifstat = readl(port_mmio + SATA_IFSTAT);
2253 2254 2255
	} while (!(ifstat & 0x1000) && --timeout);

	/* Restore original port configuration */
M
Mark Lord 已提交
2256
	writelfl(old_ifctl, port_mmio + SATA_IFCTL);
2257 2258 2259

	/* See if it worked */
	if ((ifstat & 0x3000) != 0x1000) {
2260 2261
		ata_port_warn(ap, "%s transmission error, ifstat=%08x\n",
			      __func__, ifstat);
2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292
		return AC_ERR_OTHER;
	}
	return 0;
}

/**
 *	mv_qc_issue_fis - Issue a command directly as a FIS
 *	@qc: queued command to start
 *
 *	Note that the ATA shadow registers are not updated
 *	after command issue, so the device will appear "READY"
 *	if polled, even while it is BUSY processing the command.
 *
 *	So we use a status hook to fake ATA_BUSY until the drive changes state.
 *
 *	Note: we don't get updated shadow regs on *completion*
 *	of non-data commands. So avoid sending them via this function,
 *	as they will appear to have completed immediately.
 *
 *	GEN_IIE has special registers that we could get the result tf from,
 *	but earlier chipsets do not.  For now, we ignore those registers.
 */
static unsigned int mv_qc_issue_fis(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	struct mv_port_priv *pp = ap->private_data;
	struct ata_link *link = qc->dev->link;
	u32 fis[5];
	int err = 0;

	ata_tf_to_fis(&qc->tf, link->pmp, 1, (void *)fis);
2293
	err = mv_send_fis(ap, fis, ARRAY_SIZE(fis));
2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316
	if (err)
		return err;

	switch (qc->tf.protocol) {
	case ATAPI_PROT_PIO:
		pp->pp_flags |= MV_PP_FLAG_FAKE_ATA_BUSY;
		/* fall through */
	case ATAPI_PROT_NODATA:
		ap->hsm_task_state = HSM_ST_FIRST;
		break;
	case ATA_PROT_PIO:
		pp->pp_flags |= MV_PP_FLAG_FAKE_ATA_BUSY;
		if (qc->tf.flags & ATA_TFLAG_WRITE)
			ap->hsm_task_state = HSM_ST_FIRST;
		else
			ap->hsm_task_state = HSM_ST;
		break;
	default:
		ap->hsm_task_state = HSM_ST_LAST;
		break;
	}

	if (qc->tf.flags & ATA_TFLAG_POLLING)
2317
		ata_sff_queue_pio_task(link, 0);
2318 2319 2320
	return 0;
}

2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332
/**
 *      mv_qc_issue - Initiate a command to the host
 *      @qc: queued command to start
 *
 *      This routine simply redirects to the general purpose routine
 *      if command is not DMA.  Else, it sanity checks our local
 *      caches of the request producer/consumer indices then enables
 *      DMA and bumps the request producer index.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
2333
static unsigned int mv_qc_issue(struct ata_queued_cmd *qc)
2334
{
M
Mark Lord 已提交
2335
	static int limit_warnings = 10;
2336 2337 2338
	struct ata_port *ap = qc->ap;
	void __iomem *port_mmio = mv_ap_base(ap);
	struct mv_port_priv *pp = ap->private_data;
2339
	u32 in_index;
2340
	unsigned int port_irqs;
M
Mark Lord 已提交
2341

2342 2343
	pp->pp_flags &= ~MV_PP_FLAG_FAKE_ATA_BUSY; /* paranoia */

M
Mark Lord 已提交
2344 2345
	switch (qc->tf.protocol) {
	case ATA_PROT_DMA:
2346 2347 2348 2349 2350 2351
		if (qc->tf.command == ATA_CMD_DSM) {
			if (!ap->ops->bmdma_setup)  /* no bmdma on GEN_I */
				return AC_ERR_OTHER;
			break;  /* use bmdma for this */
		}
		/* fall thru */
M
Mark Lord 已提交
2352 2353 2354 2355 2356 2357 2358
	case ATA_PROT_NCQ:
		mv_start_edma(ap, port_mmio, pp, qc->tf.protocol);
		pp->req_idx = (pp->req_idx + 1) & MV_MAX_Q_DEPTH_MASK;
		in_index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT;

		/* Write the request in pointer to kick the EDMA to life */
		writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | in_index,
M
Mark Lord 已提交
2359
					port_mmio + EDMA_REQ_Q_IN_PTR);
M
Mark Lord 已提交
2360
		return 0;
2361

M
Mark Lord 已提交
2362
	case ATA_PROT_PIO:
2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373
		/*
		 * Errata SATA#16, SATA#24: warn if multiple DRQs expected.
		 *
		 * Someday, we might implement special polling workarounds
		 * for these, but it all seems rather unnecessary since we
		 * normally use only DMA for commands which transfer more
		 * than a single block of data.
		 *
		 * Much of the time, this could just work regardless.
		 * So for now, just log the incident, and allow the attempt.
		 */
2374
		if (limit_warnings > 0 && (qc->nbytes / qc->sect_size) > 1) {
2375
			--limit_warnings;
2376 2377 2378
			ata_link_warn(qc->dev->link, DRV_NAME
				      ": attempting PIO w/multiple DRQ: "
				      "this may fail due to h/w errata\n");
2379
		}
M
Mark Lord 已提交
2380
		/* drop through */
2381
	case ATA_PROT_NODATA:
M
Mark Lord 已提交
2382
	case ATAPI_PROT_PIO:
2383 2384 2385 2386
	case ATAPI_PROT_NODATA:
		if (ap->flags & ATA_FLAG_PIO_POLLING)
			qc->tf.flags |= ATA_TFLAG_POLLING;
		break;
2387
	}
2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401

	if (qc->tf.flags & ATA_TFLAG_POLLING)
		port_irqs = ERR_IRQ;	/* mask device interrupt when polling */
	else
		port_irqs = ERR_IRQ | DONE_IRQ;	/* unmask all interrupts */

	/*
	 * We're about to send a non-EDMA capable command to the
	 * port.  Turn off EDMA so there won't be problems accessing
	 * shadow block, etc registers.
	 */
	mv_stop_edma(ap);
	mv_clear_and_enable_port_irqs(ap, mv_ap_base(ap), port_irqs);
	mv_pmp_select(ap, qc->dev->link->pmp);
2402 2403 2404 2405 2406

	if (qc->tf.command == ATA_CMD_READ_LOG_EXT) {
		struct mv_host_priv *hpriv = ap->host->private_data;
		/*
		 * Workaround for 88SX60x1 FEr SATA#25 (part 2).
2407
		 *
2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418
		 * After any NCQ error, the READ_LOG_EXT command
		 * from libata-eh *must* use mv_qc_issue_fis().
		 * Otherwise it might fail, due to chip errata.
		 *
		 * Rather than special-case it, we'll just *always*
		 * use this method here for READ_LOG_EXT, making for
		 * easier testing.
		 */
		if (IS_GEN_II(hpriv))
			return mv_qc_issue_fis(qc);
	}
2419
	return ata_bmdma_qc_issue(qc);
2420 2421
}

2422 2423 2424 2425 2426 2427 2428 2429
static struct ata_queued_cmd *mv_get_active_qc(struct ata_port *ap)
{
	struct mv_port_priv *pp = ap->private_data;
	struct ata_queued_cmd *qc;

	if (pp->pp_flags & MV_PP_FLAG_NCQ_EN)
		return NULL;
	qc = ata_qc_from_tag(ap, ap->link.active_tag);
T
Tejun Heo 已提交
2430 2431 2432
	if (qc && !(qc->tf.flags & ATA_TFLAG_POLLING))
		return qc;
	return NULL;
2433 2434
}

M
Mark Lord 已提交
2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461
static void mv_pmp_error_handler(struct ata_port *ap)
{
	unsigned int pmp, pmp_map;
	struct mv_port_priv *pp = ap->private_data;

	if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH) {
		/*
		 * Perform NCQ error analysis on failed PMPs
		 * before we freeze the port entirely.
		 *
		 * The failed PMPs are marked earlier by mv_pmp_eh_prep().
		 */
		pmp_map = pp->delayed_eh_pmp_map;
		pp->pp_flags &= ~MV_PP_FLAG_DELAYED_EH;
		for (pmp = 0; pmp_map != 0; pmp++) {
			unsigned int this_pmp = (1 << pmp);
			if (pmp_map & this_pmp) {
				struct ata_link *link = &ap->pmp_link[pmp];
				pmp_map &= ~this_pmp;
				ata_eh_analyze_ncq_error(link);
			}
		}
		ata_port_freeze(ap);
	}
	sata_pmp_error_handler(ap);
}

2462 2463 2464 2465
static unsigned int mv_get_err_pmp_map(struct ata_port *ap)
{
	void __iomem *port_mmio = mv_ap_base(ap);

M
Mark Lord 已提交
2466
	return readl(port_mmio + SATA_TESTCTL) >> 16;
2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493
}

static void mv_pmp_eh_prep(struct ata_port *ap, unsigned int pmp_map)
{
	struct ata_eh_info *ehi;
	unsigned int pmp;

	/*
	 * Initialize EH info for PMPs which saw device errors
	 */
	ehi = &ap->link.eh_info;
	for (pmp = 0; pmp_map != 0; pmp++) {
		unsigned int this_pmp = (1 << pmp);
		if (pmp_map & this_pmp) {
			struct ata_link *link = &ap->pmp_link[pmp];

			pmp_map &= ~this_pmp;
			ehi = &link->eh_info;
			ata_ehi_clear_desc(ehi);
			ata_ehi_push_desc(ehi, "dev err");
			ehi->err_mask |= AC_ERR_DEV;
			ehi->action |= ATA_EH_RESET;
			ata_link_abort(link);
		}
	}
}

2494 2495 2496 2497 2498
static int mv_req_q_empty(struct ata_port *ap)
{
	void __iomem *port_mmio = mv_ap_base(ap);
	u32 in_ptr, out_ptr;

M
Mark Lord 已提交
2499
	in_ptr  = (readl(port_mmio + EDMA_REQ_Q_IN_PTR)
2500
			>> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
M
Mark Lord 已提交
2501
	out_ptr = (readl(port_mmio + EDMA_REQ_Q_OUT_PTR)
2502 2503 2504 2505
			>> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
	return (in_ptr == out_ptr);	/* 1 == queue_is_empty */
}

2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530
static int mv_handle_fbs_ncq_dev_err(struct ata_port *ap)
{
	struct mv_port_priv *pp = ap->private_data;
	int failed_links;
	unsigned int old_map, new_map;

	/*
	 * Device error during FBS+NCQ operation:
	 *
	 * Set a port flag to prevent further I/O being enqueued.
	 * Leave the EDMA running to drain outstanding commands from this port.
	 * Perform the post-mortem/EH only when all responses are complete.
	 * Follow recovery sequence from 6042/7042 datasheet (7.3.15.4.2.2).
	 */
	if (!(pp->pp_flags & MV_PP_FLAG_DELAYED_EH)) {
		pp->pp_flags |= MV_PP_FLAG_DELAYED_EH;
		pp->delayed_eh_pmp_map = 0;
	}
	old_map = pp->delayed_eh_pmp_map;
	new_map = old_map | mv_get_err_pmp_map(ap);

	if (old_map != new_map) {
		pp->delayed_eh_pmp_map = new_map;
		mv_pmp_eh_prep(ap, new_map & ~old_map);
	}
2531
	failed_links = hweight16(new_map);
2532

2533 2534 2535 2536 2537
	ata_port_info(ap,
		      "%s: pmp_map=%04x qc_map=%04x failed_links=%d nr_active_links=%d\n",
		      __func__, pp->delayed_eh_pmp_map,
		      ap->qc_active, failed_links,
		      ap->nr_active_links);
2538

2539
	if (ap->nr_active_links <= failed_links && mv_req_q_empty(ap)) {
2540 2541 2542
		mv_process_crpb_entries(ap, pp);
		mv_stop_edma(ap);
		mv_eh_freeze(ap);
2543
		ata_port_info(ap, "%s: done\n", __func__);
2544 2545
		return 1;	/* handled */
	}
2546
	ata_port_info(ap, "%s: waiting\n", __func__);
2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587
	return 1;	/* handled */
}

static int mv_handle_fbs_non_ncq_dev_err(struct ata_port *ap)
{
	/*
	 * Possible future enhancement:
	 *
	 * FBS+non-NCQ operation is not yet implemented.
	 * See related notes in mv_edma_cfg().
	 *
	 * Device error during FBS+non-NCQ operation:
	 *
	 * We need to snapshot the shadow registers for each failed command.
	 * Follow recovery sequence from 6042/7042 datasheet (7.3.15.4.2.3).
	 */
	return 0;	/* not handled */
}

static int mv_handle_dev_err(struct ata_port *ap, u32 edma_err_cause)
{
	struct mv_port_priv *pp = ap->private_data;

	if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN))
		return 0;	/* EDMA was not active: not handled */
	if (!(pp->pp_flags & MV_PP_FLAG_FBS_EN))
		return 0;	/* FBS was not active: not handled */

	if (!(edma_err_cause & EDMA_ERR_DEV))
		return 0;	/* non DEV error: not handled */
	edma_err_cause &= ~EDMA_ERR_IRQ_TRANSIENT;
	if (edma_err_cause & ~(EDMA_ERR_DEV | EDMA_ERR_SELF_DIS))
		return 0;	/* other problems: not handled */

	if (pp->pp_flags & MV_PP_FLAG_NCQ_EN) {
		/*
		 * EDMA should NOT have self-disabled for this case.
		 * If it did, then something is wrong elsewhere,
		 * and we cannot handle it here.
		 */
		if (edma_err_cause & EDMA_ERR_SELF_DIS) {
2588 2589
			ata_port_warn(ap, "%s: err_cause=0x%x pp_flags=0x%x\n",
				      __func__, edma_err_cause, pp->pp_flags);
2590 2591 2592 2593 2594 2595 2596 2597 2598 2599
			return 0; /* not handled */
		}
		return mv_handle_fbs_ncq_dev_err(ap);
	} else {
		/*
		 * EDMA should have self-disabled for this case.
		 * If it did not, then something is wrong elsewhere,
		 * and we cannot handle it here.
		 */
		if (!(edma_err_cause & EDMA_ERR_SELF_DIS)) {
2600 2601
			ata_port_warn(ap, "%s: err_cause=0x%x pp_flags=0x%x\n",
				      __func__, edma_err_cause, pp->pp_flags);
2602 2603 2604 2605 2606 2607 2608
			return 0; /* not handled */
		}
		return mv_handle_fbs_non_ncq_dev_err(ap);
	}
	return 0;	/* not handled */
}

M
Mark Lord 已提交
2609
static void mv_unexpected_intr(struct ata_port *ap, int edma_was_enabled)
2610 2611
{
	struct ata_eh_info *ehi = &ap->link.eh_info;
M
Mark Lord 已提交
2612
	char *when = "idle";
2613 2614

	ata_ehi_clear_desc(ehi);
T
Tejun Heo 已提交
2615
	if (edma_was_enabled) {
M
Mark Lord 已提交
2616
		when = "EDMA enabled";
2617 2618 2619
	} else {
		struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag);
		if (qc && (qc->tf.flags & ATA_TFLAG_POLLING))
M
Mark Lord 已提交
2620
			when = "polling";
2621
	}
M
Mark Lord 已提交
2622
	ata_ehi_push_desc(ehi, "unexpected device interrupt while %s", when);
2623 2624 2625 2626 2627
	ehi->err_mask |= AC_ERR_OTHER;
	ehi->action   |= ATA_EH_RESET;
	ata_port_freeze(ap);
}

2628 2629 2630 2631
/**
 *      mv_err_intr - Handle error interrupts on the port
 *      @ap: ATA channel to manipulate
 *
2632 2633 2634
 *      Most cases require a full reset of the chip's state machine,
 *      which also performs a COMRESET.
 *      Also, if the port disabled DMA, update our cached copy to match.
2635 2636 2637 2638
 *
 *      LOCKING:
 *      Inherited from caller.
 */
2639
static void mv_err_intr(struct ata_port *ap)
2640 2641
{
	void __iomem *port_mmio = mv_ap_base(ap);
2642
	u32 edma_err_cause, eh_freeze_mask, serr = 0;
M
Mark Lord 已提交
2643
	u32 fis_cause = 0;
2644 2645 2646
	struct mv_port_priv *pp = ap->private_data;
	struct mv_host_priv *hpriv = ap->host->private_data;
	unsigned int action = 0, err_mask = 0;
T
Tejun Heo 已提交
2647
	struct ata_eh_info *ehi = &ap->link.eh_info;
2648 2649
	struct ata_queued_cmd *qc;
	int abort = 0;
2650

2651
	/*
2652
	 * Read and clear the SError and err_cause bits.
M
Mark Lord 已提交
2653 2654
	 * For GenIIe, if EDMA_ERR_TRANS_IRQ_7 is set, we also must read/clear
	 * the FIS_IRQ_CAUSE register before clearing edma_err_cause.
2655
	 */
2656 2657 2658
	sata_scr_read(&ap->link, SCR_ERROR, &serr);
	sata_scr_write_flush(&ap->link, SCR_ERROR, serr);

M
Mark Lord 已提交
2659
	edma_err_cause = readl(port_mmio + EDMA_ERR_IRQ_CAUSE);
M
Mark Lord 已提交
2660
	if (IS_GEN_IIE(hpriv) && (edma_err_cause & EDMA_ERR_TRANS_IRQ_7)) {
M
Mark Lord 已提交
2661 2662
		fis_cause = readl(port_mmio + FIS_IRQ_CAUSE);
		writelfl(~fis_cause, port_mmio + FIS_IRQ_CAUSE);
M
Mark Lord 已提交
2663
	}
M
Mark Lord 已提交
2664
	writelfl(~edma_err_cause, port_mmio + EDMA_ERR_IRQ_CAUSE);
2665

2666 2667 2668 2669 2670 2671 2672 2673 2674
	if (edma_err_cause & EDMA_ERR_DEV) {
		/*
		 * Device errors during FIS-based switching operation
		 * require special handling.
		 */
		if (mv_handle_dev_err(ap, edma_err_cause))
			return;
	}

2675 2676 2677 2678
	qc = mv_get_active_qc(ap);
	ata_ehi_clear_desc(ehi);
	ata_ehi_push_desc(ehi, "edma_err_cause=%08x pp_flags=%08x",
			  edma_err_cause, pp->pp_flags);
M
Mark Lord 已提交
2679

2680
	if (IS_GEN_IIE(hpriv) && (edma_err_cause & EDMA_ERR_TRANS_IRQ_7)) {
M
Mark Lord 已提交
2681
		ata_ehi_push_desc(ehi, "fis_cause=%08x", fis_cause);
M
Mark Lord 已提交
2682
		if (fis_cause & FIS_IRQ_CAUSE_AN) {
2683 2684 2685 2686 2687 2688 2689 2690
			u32 ec = edma_err_cause &
			       ~(EDMA_ERR_TRANS_IRQ_7 | EDMA_ERR_IRQ_TRANSIENT);
			sata_async_notification(ap);
			if (!ec)
				return; /* Just an AN; no need for the nukes */
			ata_ehi_push_desc(ehi, "SDB notify");
		}
	}
2691
	/*
M
Mark Lord 已提交
2692
	 * All generations share these EDMA error cause bits:
2693
	 */
2694
	if (edma_err_cause & EDMA_ERR_DEV) {
2695
		err_mask |= AC_ERR_DEV;
2696 2697 2698
		action |= ATA_EH_RESET;
		ata_ehi_push_desc(ehi, "dev error");
	}
2699
	if (edma_err_cause & (EDMA_ERR_D_PAR | EDMA_ERR_PRD_PAR |
2700
			EDMA_ERR_CRQB_PAR | EDMA_ERR_CRPB_PAR |
2701 2702
			EDMA_ERR_INTRL_PAR)) {
		err_mask |= AC_ERR_ATA_BUS;
T
Tejun Heo 已提交
2703
		action |= ATA_EH_RESET;
T
Tejun Heo 已提交
2704
		ata_ehi_push_desc(ehi, "parity error");
2705 2706 2707 2708
	}
	if (edma_err_cause & (EDMA_ERR_DEV_DCON | EDMA_ERR_DEV_CON)) {
		ata_ehi_hotplugged(ehi);
		ata_ehi_push_desc(ehi, edma_err_cause & EDMA_ERR_DEV_DCON ?
T
Tejun Heo 已提交
2709
			"dev disconnect" : "dev connect");
T
Tejun Heo 已提交
2710
		action |= ATA_EH_RESET;
2711 2712
	}

M
Mark Lord 已提交
2713 2714 2715 2716
	/*
	 * Gen-I has a different SELF_DIS bit,
	 * different FREEZE bits, and no SERR bit:
	 */
2717
	if (IS_GEN_I(hpriv)) {
2718 2719 2720
		eh_freeze_mask = EDMA_EH_FREEZE_5;
		if (edma_err_cause & EDMA_ERR_SELF_DIS_5) {
			pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
T
Tejun Heo 已提交
2721
			ata_ehi_push_desc(ehi, "EDMA self-disable");
2722 2723 2724 2725 2726
		}
	} else {
		eh_freeze_mask = EDMA_EH_FREEZE;
		if (edma_err_cause & EDMA_ERR_SELF_DIS) {
			pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
T
Tejun Heo 已提交
2727
			ata_ehi_push_desc(ehi, "EDMA self-disable");
2728 2729
		}
		if (edma_err_cause & EDMA_ERR_SERR) {
2730 2731
			ata_ehi_push_desc(ehi, "SError=%08x", serr);
			err_mask |= AC_ERR_ATA_BUS;
T
Tejun Heo 已提交
2732
			action |= ATA_EH_RESET;
2733
		}
2734
	}
2735

2736 2737
	if (!err_mask) {
		err_mask = AC_ERR_OTHER;
T
Tejun Heo 已提交
2738
		action |= ATA_EH_RESET;
2739 2740 2741 2742 2743 2744 2745 2746 2747 2748
	}

	ehi->serror |= serr;
	ehi->action |= action;

	if (qc)
		qc->err_mask |= err_mask;
	else
		ehi->err_mask |= err_mask;

2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760
	if (err_mask == AC_ERR_DEV) {
		/*
		 * Cannot do ata_port_freeze() here,
		 * because it would kill PIO access,
		 * which is needed for further diagnosis.
		 */
		mv_eh_freeze(ap);
		abort = 1;
	} else if (edma_err_cause & eh_freeze_mask) {
		/*
		 * Note to self: ata_port_freeze() calls ata_port_abort()
		 */
2761
		ata_port_freeze(ap);
2762 2763 2764 2765 2766 2767 2768 2769 2770 2771
	} else {
		abort = 1;
	}

	if (abort) {
		if (qc)
			ata_link_abort(qc->dev->link);
		else
			ata_port_abort(ap);
	}
2772 2773
}

2774
static bool mv_process_crpb_response(struct ata_port *ap,
2775 2776
		struct mv_crpb *response, unsigned int tag, int ncq_enabled)
{
2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791
	u8 ata_status;
	u16 edma_status = le16_to_cpu(response->flags);

	/*
	 * edma_status from a response queue entry:
	 *   LSB is from EDMA_ERR_IRQ_CAUSE (non-NCQ only).
	 *   MSB is saved ATA status from command completion.
	 */
	if (!ncq_enabled) {
		u8 err_cause = edma_status & 0xff & ~EDMA_ERR_DEV;
		if (err_cause) {
			/*
			 * Error will be seen/handled by
			 * mv_err_intr().  So do nothing at all here.
			 */
2792
			return false;
2793
		}
2794
	}
2795 2796
	ata_status = edma_status >> CRPB_FLAG_STATUS_SHIFT;
	if (!ac_err_mask(ata_status))
2797
		return true;
2798
	/* else: leave it for mv_err_intr() */
2799
	return false;
2800 2801 2802
}

static void mv_process_crpb_entries(struct ata_port *ap, struct mv_port_priv *pp)
2803 2804 2805
{
	void __iomem *port_mmio = mv_ap_base(ap);
	struct mv_host_priv *hpriv = ap->host->private_data;
2806
	u32 in_index;
2807
	bool work_done = false;
2808
	u32 done_mask = 0;
2809
	int ncq_enabled = (pp->pp_flags & MV_PP_FLAG_NCQ_EN);
2810

2811
	/* Get the hardware queue position index */
M
Mark Lord 已提交
2812
	in_index = (readl(port_mmio + EDMA_RSP_Q_IN_PTR)
2813 2814
			>> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;

2815 2816
	/* Process new responses from since the last time we looked */
	while (in_index != pp->resp_idx) {
2817
		unsigned int tag;
2818
		struct mv_crpb *response = &pp->crpb[pp->resp_idx];
2819

2820
		pp->resp_idx = (pp->resp_idx + 1) & MV_MAX_Q_DEPTH_MASK;
2821

2822 2823
		if (IS_GEN_I(hpriv)) {
			/* 50xx: no NCQ, only one command active at a time */
T
Tejun Heo 已提交
2824
			tag = ap->link.active_tag;
2825 2826 2827
		} else {
			/* Gen II/IIE: get command tag from CRPB entry */
			tag = le16_to_cpu(response->id) & 0x1f;
2828
		}
2829 2830
		if (mv_process_crpb_response(ap, response, tag, ncq_enabled))
			done_mask |= 1 << tag;
2831 2832 2833
		work_done = true;
	}

2834 2835 2836 2837
	if (work_done) {
		ata_qc_complete_multiple(ap, ap->qc_active ^ done_mask);

		/* Update the software queue position index in hardware */
2838
		writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) |
2839
			 (pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT),
M
Mark Lord 已提交
2840
			 port_mmio + EDMA_RSP_Q_OUT_PTR);
2841
	}
2842 2843
}

M
Mark Lord 已提交
2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860
static void mv_port_intr(struct ata_port *ap, u32 port_cause)
{
	struct mv_port_priv *pp;
	int edma_was_enabled;

	/*
	 * Grab a snapshot of the EDMA_EN flag setting,
	 * so that we have a consistent view for this port,
	 * even if something we call of our routines changes it.
	 */
	pp = ap->private_data;
	edma_was_enabled = (pp->pp_flags & MV_PP_FLAG_EDMA_EN);
	/*
	 * Process completed CRPB response(s) before other events.
	 */
	if (edma_was_enabled && (port_cause & DONE_IRQ)) {
		mv_process_crpb_entries(ap, pp);
2861 2862
		if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH)
			mv_handle_fbs_ncq_dev_err(ap);
M
Mark Lord 已提交
2863 2864 2865 2866 2867 2868 2869 2870 2871
	}
	/*
	 * Handle chip-reported errors, or continue on to handle PIO.
	 */
	if (unlikely(port_cause & ERR_IRQ)) {
		mv_err_intr(ap);
	} else if (!edma_was_enabled) {
		struct ata_queued_cmd *qc = mv_get_active_qc(ap);
		if (qc)
2872
			ata_bmdma_port_intr(ap, qc);
M
Mark Lord 已提交
2873 2874 2875 2876 2877
		else
			mv_unexpected_intr(ap, edma_was_enabled);
	}
}

2878 2879
/**
 *      mv_host_intr - Handle all interrupts on the given host controller
J
Jeff Garzik 已提交
2880
 *      @host: host specific structure
2881
 *      @main_irq_cause: Main interrupt cause register for the chip.
2882 2883 2884 2885
 *
 *      LOCKING:
 *      Inherited from caller.
 */
2886
static int mv_host_intr(struct ata_host *host, u32 main_irq_cause)
2887
{
S
Saeed Bishara 已提交
2888
	struct mv_host_priv *hpriv = host->private_data;
2889
	void __iomem *mmio = hpriv->base, *hc_mmio;
2890
	unsigned int handled = 0, port;
2891

2892 2893
	/* If asserted, clear the "all ports" IRQ coalescing bit */
	if (main_irq_cause & ALL_PORTS_COAL_DONE)
M
Mark Lord 已提交
2894
		writel(~ALL_PORTS_COAL_IRQ, mmio + IRQ_COAL_CAUSE);
2895

2896
	for (port = 0; port < hpriv->n_ports; port++) {
J
Jeff Garzik 已提交
2897
		struct ata_port *ap = host->ports[port];
2898 2899
		unsigned int p, shift, hardport, port_cause;

2900 2901
		MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);
		/*
2902 2903
		 * Each hc within the host has its own hc_irq_cause register,
		 * where the interrupting ports bits get ack'd.
2904
		 */
2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927
		if (hardport == 0) {	/* first port on this hc ? */
			u32 hc_cause = (main_irq_cause >> shift) & HC0_IRQ_PEND;
			u32 port_mask, ack_irqs;
			/*
			 * Skip this entire hc if nothing pending for any ports
			 */
			if (!hc_cause) {
				port += MV_PORTS_PER_HC - 1;
				continue;
			}
			/*
			 * We don't need/want to read the hc_irq_cause register,
			 * because doing so hurts performance, and
			 * main_irq_cause already gives us everything we need.
			 *
			 * But we do have to *write* to the hc_irq_cause to ack
			 * the ports that we are handling this time through.
			 *
			 * This requires that we create a bitmap for those
			 * ports which interrupted us, and use that bitmap
			 * to ack (only) those ports via hc_irq_cause.
			 */
			ack_irqs = 0;
2928 2929
			if (hc_cause & PORTS_0_3_COAL_DONE)
				ack_irqs = HC_COAL_IRQ;
2930 2931 2932 2933 2934 2935 2936
			for (p = 0; p < MV_PORTS_PER_HC; ++p) {
				if ((port + p) >= hpriv->n_ports)
					break;
				port_mask = (DONE_IRQ | ERR_IRQ) << (p * 2);
				if (hc_cause & port_mask)
					ack_irqs |= (DMA_IRQ | DEV_IRQ) << p;
			}
2937
			hc_mmio = mv_hc_base_from_port(mmio, port);
M
Mark Lord 已提交
2938
			writelfl(~ack_irqs, hc_mmio + HC_IRQ_CAUSE);
2939 2940
			handled = 1;
		}
2941
		/*
M
Mark Lord 已提交
2942
		 * Handle interrupts signalled for this port:
2943
		 */
M
Mark Lord 已提交
2944 2945 2946
		port_cause = (main_irq_cause >> shift) & (DONE_IRQ | ERR_IRQ);
		if (port_cause)
			mv_port_intr(ap, port_cause);
2947
	}
2948
	return handled;
2949 2950
}

2951
static int mv_pci_error(struct ata_host *host, void __iomem *mmio)
2952
{
2953
	struct mv_host_priv *hpriv = host->private_data;
2954 2955 2956 2957 2958 2959
	struct ata_port *ap;
	struct ata_queued_cmd *qc;
	struct ata_eh_info *ehi;
	unsigned int i, err_mask, printed = 0;
	u32 err_cause;

M
Mark Lord 已提交
2960
	err_cause = readl(mmio + hpriv->irq_cause_offset);
2961

2962
	dev_err(host->dev, "PCI ERROR; PCI IRQ cause=0x%08x\n", err_cause);
2963 2964 2965 2966

	DPRINTK("All regs @ PCI error\n");
	mv_dump_all_regs(mmio, -1, to_pci_dev(host->dev));

M
Mark Lord 已提交
2967
	writelfl(0, mmio + hpriv->irq_cause_offset);
2968 2969 2970

	for (i = 0; i < host->n_ports; i++) {
		ap = host->ports[i];
2971
		if (!ata_link_offline(&ap->link)) {
T
Tejun Heo 已提交
2972
			ehi = &ap->link.eh_info;
2973 2974 2975 2976 2977
			ata_ehi_clear_desc(ehi);
			if (!printed++)
				ata_ehi_push_desc(ehi,
					"PCI err cause 0x%08x", err_cause);
			err_mask = AC_ERR_HOST_BUS;
T
Tejun Heo 已提交
2978
			ehi->action = ATA_EH_RESET;
T
Tejun Heo 已提交
2979
			qc = ata_qc_from_tag(ap, ap->link.active_tag);
2980 2981 2982 2983 2984 2985 2986 2987
			if (qc)
				qc->err_mask |= err_mask;
			else
				ehi->err_mask |= err_mask;

			ata_port_freeze(ap);
		}
	}
2988
	return 1;	/* handled */
2989 2990
}

2991
/**
2992
 *      mv_interrupt - Main interrupt event handler
2993 2994 2995 2996 2997 2998 2999 3000
 *      @irq: unused
 *      @dev_instance: private data; in this case the host structure
 *
 *      Read the read only register to determine if any host
 *      controllers have pending interrupts.  If so, call lower level
 *      routine to handle.  Also check for PCI errors which are only
 *      reported here.
 *
3001
 *      LOCKING:
J
Jeff Garzik 已提交
3002
 *      This routine holds the host lock while processing pending
3003 3004
 *      interrupts.
 */
3005
static irqreturn_t mv_interrupt(int irq, void *dev_instance)
3006
{
J
Jeff Garzik 已提交
3007
	struct ata_host *host = dev_instance;
S
Saeed Bishara 已提交
3008
	struct mv_host_priv *hpriv = host->private_data;
3009
	unsigned int handled = 0;
M
Mark Lord 已提交
3010
	int using_msi = hpriv->hp_flags & MV_HP_FLAG_MSI;
3011
	u32 main_irq_cause, pending_irqs;
3012

M
Mark Lord 已提交
3013
	spin_lock(&host->lock);
M
Mark Lord 已提交
3014 3015 3016

	/* for MSI:  block new interrupts while in here */
	if (using_msi)
3017
		mv_write_main_irq_mask(0, hpriv);
M
Mark Lord 已提交
3018

3019
	main_irq_cause = readl(hpriv->main_irq_cause_addr);
3020
	pending_irqs   = main_irq_cause & hpriv->main_irq_mask;
M
Mark Lord 已提交
3021 3022 3023
	/*
	 * Deal with cases where we either have nothing pending, or have read
	 * a bogus register value which can indicate HW removal or PCI fault.
3024
	 */
M
Mark Lord 已提交
3025
	if (pending_irqs && main_irq_cause != 0xffffffffU) {
M
Mark Lord 已提交
3026
		if (unlikely((pending_irqs & PCI_ERR) && !IS_SOC(hpriv)))
3027 3028
			handled = mv_pci_error(host, hpriv->base);
		else
M
Mark Lord 已提交
3029
			handled = mv_host_intr(host, pending_irqs);
3030
	}
M
Mark Lord 已提交
3031 3032 3033

	/* for MSI: unmask; interrupt cause bits will retrigger now */
	if (using_msi)
3034
		mv_write_main_irq_mask(hpriv->main_irq_mask, hpriv);
M
Mark Lord 已提交
3035

M
Mark Lord 已提交
3036 3037
	spin_unlock(&host->lock);

3038 3039 3040
	return IRQ_RETVAL(handled);
}

3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057
static unsigned int mv5_scr_offset(unsigned int sc_reg_in)
{
	unsigned int ofs;

	switch (sc_reg_in) {
	case SCR_STATUS:
	case SCR_ERROR:
	case SCR_CONTROL:
		ofs = sc_reg_in * sizeof(u32);
		break;
	default:
		ofs = 0xffffffffU;
		break;
	}
	return ofs;
}

T
Tejun Heo 已提交
3058
static int mv5_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val)
3059
{
T
Tejun Heo 已提交
3060
	struct mv_host_priv *hpriv = link->ap->host->private_data;
S
Saeed Bishara 已提交
3061
	void __iomem *mmio = hpriv->base;
T
Tejun Heo 已提交
3062
	void __iomem *addr = mv5_phy_base(mmio, link->ap->port_no);
3063 3064
	unsigned int ofs = mv5_scr_offset(sc_reg_in);

3065 3066 3067 3068 3069
	if (ofs != 0xffffffffU) {
		*val = readl(addr + ofs);
		return 0;
	} else
		return -EINVAL;
3070 3071
}

T
Tejun Heo 已提交
3072
static int mv5_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val)
3073
{
T
Tejun Heo 已提交
3074
	struct mv_host_priv *hpriv = link->ap->host->private_data;
S
Saeed Bishara 已提交
3075
	void __iomem *mmio = hpriv->base;
T
Tejun Heo 已提交
3076
	void __iomem *addr = mv5_phy_base(mmio, link->ap->port_no);
3077 3078
	unsigned int ofs = mv5_scr_offset(sc_reg_in);

3079
	if (ofs != 0xffffffffU) {
T
Tejun Heo 已提交
3080
		writelfl(val, addr + ofs);
3081 3082 3083
		return 0;
	} else
		return -EINVAL;
3084 3085
}

S
Saeed Bishara 已提交
3086
static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio)
3087
{
S
Saeed Bishara 已提交
3088
	struct pci_dev *pdev = to_pci_dev(host->dev);
3089 3090
	int early_5080;

3091
	early_5080 = (pdev->device == 0x5080) && (pdev->revision == 0);
3092 3093 3094 3095 3096 3097 3098

	if (!early_5080) {
		u32 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
		tmp |= (1 << 0);
		writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
	}

S
Saeed Bishara 已提交
3099
	mv_reset_pci_bus(host, mmio);
3100 3101 3102 3103
}

static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
{
M
Mark Lord 已提交
3104
	writel(0x0fcfffff, mmio + FLASH_CTL);
3105 3106
}

3107
static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
J
Jeff Garzik 已提交
3108 3109
			   void __iomem *mmio)
{
3110 3111 3112 3113 3114 3115 3116
	void __iomem *phy_mmio = mv5_phy_base(mmio, idx);
	u32 tmp;

	tmp = readl(phy_mmio + MV5_PHY_MODE);

	hpriv->signal[idx].pre = tmp & 0x1800;	/* bits 12:11 */
	hpriv->signal[idx].amps = tmp & 0xe0;	/* bits 7:5 */
J
Jeff Garzik 已提交
3117 3118
}

3119
static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
J
Jeff Garzik 已提交
3120
{
3121 3122
	u32 tmp;

M
Mark Lord 已提交
3123
	writel(0, mmio + GPIO_PORT_CTL);
3124 3125 3126 3127 3128 3129

	/* FIXME: handle MV_HP_ERRATA_50XXB2 errata */

	tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
	tmp |= ~(1 << 0);
	writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
J
Jeff Garzik 已提交
3130 3131
}

3132 3133
static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
			   unsigned int port)
3134
{
3135 3136 3137 3138 3139 3140
	void __iomem *phy_mmio = mv5_phy_base(mmio, port);
	const u32 mask = (1<<12) | (1<<11) | (1<<7) | (1<<6) | (1<<5);
	u32 tmp;
	int fix_apm_sq = (hpriv->hp_flags & MV_HP_ERRATA_50XXB0);

	if (fix_apm_sq) {
M
Mark Lord 已提交
3141
		tmp = readl(phy_mmio + MV5_LTMODE);
3142
		tmp |= (1 << 19);
M
Mark Lord 已提交
3143
		writel(tmp, phy_mmio + MV5_LTMODE);
3144

M
Mark Lord 已提交
3145
		tmp = readl(phy_mmio + MV5_PHY_CTL);
3146 3147
		tmp &= ~0x3;
		tmp |= 0x1;
M
Mark Lord 已提交
3148
		writel(tmp, phy_mmio + MV5_PHY_CTL);
3149 3150 3151 3152 3153 3154 3155
	}

	tmp = readl(phy_mmio + MV5_PHY_MODE);
	tmp &= ~mask;
	tmp |= hpriv->signal[port].pre;
	tmp |= hpriv->signal[port].amps;
	writel(tmp, phy_mmio + MV5_PHY_MODE);
3156 3157
}

3158 3159 3160 3161 3162 3163 3164 3165

#undef ZERO
#define ZERO(reg) writel(0, port_mmio + (reg))
static void mv5_reset_hc_port(struct mv_host_priv *hpriv, void __iomem *mmio,
			     unsigned int port)
{
	void __iomem *port_mmio = mv_port_base(mmio, port);

M
Mark Lord 已提交
3166
	mv_reset_channel(hpriv, mmio, port);
3167 3168

	ZERO(0x028);	/* command */
M
Mark Lord 已提交
3169
	writel(0x11f, port_mmio + EDMA_CFG);
3170 3171 3172 3173 3174 3175 3176 3177 3178 3179
	ZERO(0x004);	/* timer */
	ZERO(0x008);	/* irq err cause */
	ZERO(0x00c);	/* irq err mask */
	ZERO(0x010);	/* rq bah */
	ZERO(0x014);	/* rq inp */
	ZERO(0x018);	/* rq outp */
	ZERO(0x01c);	/* respq bah */
	ZERO(0x024);	/* respq outp */
	ZERO(0x020);	/* respq inp */
	ZERO(0x02c);	/* test control */
M
Mark Lord 已提交
3180
	writel(0xbc, port_mmio + EDMA_IORDY_TMOUT);
3181 3182 3183 3184 3185 3186
}
#undef ZERO

#define ZERO(reg) writel(0, hc_mmio + (reg))
static void mv5_reset_one_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int hc)
3187
{
3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216
	void __iomem *hc_mmio = mv_hc_base(mmio, hc);
	u32 tmp;

	ZERO(0x00c);
	ZERO(0x010);
	ZERO(0x014);
	ZERO(0x018);

	tmp = readl(hc_mmio + 0x20);
	tmp &= 0x1c1c1c1c;
	tmp |= 0x03030303;
	writel(tmp, hc_mmio + 0x20);
}
#undef ZERO

static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc)
{
	unsigned int hc, port;

	for (hc = 0; hc < n_hc; hc++) {
		for (port = 0; port < MV_PORTS_PER_HC; port++)
			mv5_reset_hc_port(hpriv, mmio,
					  (hc * MV_PORTS_PER_HC) + port);

		mv5_reset_one_hc(hpriv, mmio, hc);
	}

	return 0;
3217 3218
}

J
Jeff Garzik 已提交
3219 3220
#undef ZERO
#define ZERO(reg) writel(0, mmio + (reg))
S
Saeed Bishara 已提交
3221
static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio)
J
Jeff Garzik 已提交
3222
{
3223
	struct mv_host_priv *hpriv = host->private_data;
J
Jeff Garzik 已提交
3224 3225
	u32 tmp;

M
Mark Lord 已提交
3226
	tmp = readl(mmio + MV_PCI_MODE);
J
Jeff Garzik 已提交
3227
	tmp &= 0xff00ffff;
M
Mark Lord 已提交
3228
	writel(tmp, mmio + MV_PCI_MODE);
J
Jeff Garzik 已提交
3229 3230 3231

	ZERO(MV_PCI_DISC_TIMER);
	ZERO(MV_PCI_MSI_TRIGGER);
M
Mark Lord 已提交
3232
	writel(0x000100ff, mmio + MV_PCI_XBAR_TMOUT);
J
Jeff Garzik 已提交
3233
	ZERO(MV_PCI_SERR_MASK);
M
Mark Lord 已提交
3234 3235
	ZERO(hpriv->irq_cause_offset);
	ZERO(hpriv->irq_mask_offset);
J
Jeff Garzik 已提交
3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248
	ZERO(MV_PCI_ERR_LOW_ADDRESS);
	ZERO(MV_PCI_ERR_HIGH_ADDRESS);
	ZERO(MV_PCI_ERR_ATTRIBUTE);
	ZERO(MV_PCI_ERR_COMMAND);
}
#undef ZERO

static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
{
	u32 tmp;

	mv5_reset_flash(hpriv, mmio);

M
Mark Lord 已提交
3249
	tmp = readl(mmio + GPIO_PORT_CTL);
J
Jeff Garzik 已提交
3250 3251
	tmp &= 0x3;
	tmp |= (1 << 5) | (1 << 6);
M
Mark Lord 已提交
3252
	writel(tmp, mmio + GPIO_PORT_CTL);
J
Jeff Garzik 已提交
3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263
}

/**
 *      mv6_reset_hc - Perform the 6xxx global soft reset
 *      @mmio: base address of the HBA
 *
 *      This routine only applies to 6xxx parts.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
3264 3265
static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc)
J
Jeff Garzik 已提交
3266
{
M
Mark Lord 已提交
3267
	void __iomem *reg = mmio + PCI_MAIN_CMD_STS;
J
Jeff Garzik 已提交
3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279
	int i, rc = 0;
	u32 t;

	/* Following procedure defined in PCI "main command and status
	 * register" table.
	 */
	t = readl(reg);
	writel(t | STOP_PCI_MASTER, reg);

	for (i = 0; i < 1000; i++) {
		udelay(1);
		t = readl(reg);
3280
		if (PCI_MASTER_EMPTY & t)
J
Jeff Garzik 已提交
3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318
			break;
	}
	if (!(PCI_MASTER_EMPTY & t)) {
		printk(KERN_ERR DRV_NAME ": PCI master won't flush\n");
		rc = 1;
		goto done;
	}

	/* set reset */
	i = 5;
	do {
		writel(t | GLOB_SFT_RST, reg);
		t = readl(reg);
		udelay(1);
	} while (!(GLOB_SFT_RST & t) && (i-- > 0));

	if (!(GLOB_SFT_RST & t)) {
		printk(KERN_ERR DRV_NAME ": can't set global reset\n");
		rc = 1;
		goto done;
	}

	/* clear reset and *reenable the PCI master* (not mentioned in spec) */
	i = 5;
	do {
		writel(t & ~(GLOB_SFT_RST | STOP_PCI_MASTER), reg);
		t = readl(reg);
		udelay(1);
	} while ((GLOB_SFT_RST & t) && (i-- > 0));

	if (GLOB_SFT_RST & t) {
		printk(KERN_ERR DRV_NAME ": can't clear global reset\n");
		rc = 1;
	}
done:
	return rc;
}

3319
static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
J
Jeff Garzik 已提交
3320 3321 3322 3323 3324
			   void __iomem *mmio)
{
	void __iomem *port_mmio;
	u32 tmp;

M
Mark Lord 已提交
3325
	tmp = readl(mmio + RESET_CFG);
J
Jeff Garzik 已提交
3326
	if ((tmp & (1 << 0)) == 0) {
3327
		hpriv->signal[idx].amps = 0x7 << 8;
J
Jeff Garzik 已提交
3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338
		hpriv->signal[idx].pre = 0x1 << 5;
		return;
	}

	port_mmio = mv_port_base(mmio, idx);
	tmp = readl(port_mmio + PHY_MODE2);

	hpriv->signal[idx].amps = tmp & 0x700;	/* bits 10:8 */
	hpriv->signal[idx].pre = tmp & 0xe0;	/* bits 7:5 */
}

3339
static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
J
Jeff Garzik 已提交
3340
{
M
Mark Lord 已提交
3341
	writel(0x00000060, mmio + GPIO_PORT_CTL);
J
Jeff Garzik 已提交
3342 3343
}

3344
static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
3345
			   unsigned int port)
3346
{
3347 3348
	void __iomem *port_mmio = mv_port_base(mmio, port);

3349
	u32 hp_flags = hpriv->hp_flags;
3350 3351
	int fix_phy_mode2 =
		hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
3352
	int fix_phy_mode4 =
3353
		hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
M
Mark Lord 已提交
3354
	u32 m2, m3;
3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370

	if (fix_phy_mode2) {
		m2 = readl(port_mmio + PHY_MODE2);
		m2 &= ~(1 << 16);
		m2 |= (1 << 31);
		writel(m2, port_mmio + PHY_MODE2);

		udelay(200);

		m2 = readl(port_mmio + PHY_MODE2);
		m2 &= ~((1 << 16) | (1 << 31));
		writel(m2, port_mmio + PHY_MODE2);

		udelay(200);
	}

M
Mark Lord 已提交
3371 3372 3373 3374 3375 3376
	/*
	 * Gen-II/IIe PHY_MODE3 errata RM#2:
	 * Achieves better receiver noise performance than the h/w default:
	 */
	m3 = readl(port_mmio + PHY_MODE3);
	m3 = (m3 & 0x1f) | (0x5555601 << 5);
3377

3378 3379 3380 3381
	/* Guideline 88F5182 (GL# SATA-S11) */
	if (IS_SOC(hpriv))
		m3 &= ~0x1c;

3382
	if (fix_phy_mode4) {
M
Mark Lord 已提交
3383 3384 3385 3386 3387 3388
		u32 m4 = readl(port_mmio + PHY_MODE4);
		/*
		 * Enforce reserved-bit restrictions on GenIIe devices only.
		 * For earlier chipsets, force only the internal config field
		 *  (workaround for errata FEr SATA#10 part 1).
		 */
M
Mark Lord 已提交
3389
		if (IS_GEN_IIE(hpriv))
M
Mark Lord 已提交
3390 3391 3392
			m4 = (m4 & ~PHY_MODE4_RSVD_ZEROS) | PHY_MODE4_RSVD_ONES;
		else
			m4 = (m4 & ~PHY_MODE4_CFG_MASK) | PHY_MODE4_CFG_VALUE;
M
Mark Lord 已提交
3393
		writel(m4, port_mmio + PHY_MODE4);
3394
	}
3395 3396 3397 3398
	/*
	 * Workaround for 60x1-B2 errata SATA#13:
	 * Any write to PHY_MODE4 (above) may corrupt PHY_MODE3,
	 * so we must always rewrite PHY_MODE3 after PHY_MODE4.
M
Mark Lord 已提交
3399
	 * Or ensure we use writelfl() when writing PHY_MODE4.
3400 3401
	 */
	writel(m3, port_mmio + PHY_MODE3);
3402 3403 3404 3405 3406

	/* Revert values of pre-emphasis and signal amps to the saved ones */
	m2 = readl(port_mmio + PHY_MODE2);

	m2 &= ~MV_M2_PREAMP_MASK;
3407 3408
	m2 |= hpriv->signal[port].amps;
	m2 |= hpriv->signal[port].pre;
3409
	m2 &= ~(1 << 16);
3410

3411 3412 3413 3414 3415 3416
	/* according to mvSata 3.6.1, some IIE values are fixed */
	if (IS_GEN_IIE(hpriv)) {
		m2 &= ~0xC30FF01F;
		m2 |= 0x0000900F;
	}

3417 3418 3419
	writel(m2, port_mmio + PHY_MODE2);
}

S
Saeed Bishara 已提交
3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447
/* TODO: use the generic LED interface to configure the SATA Presence */
/* & Acitivy LEDs on the board */
static void mv_soc_enable_leds(struct mv_host_priv *hpriv,
				      void __iomem *mmio)
{
	return;
}

static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx,
			   void __iomem *mmio)
{
	void __iomem *port_mmio;
	u32 tmp;

	port_mmio = mv_port_base(mmio, idx);
	tmp = readl(port_mmio + PHY_MODE2);

	hpriv->signal[idx].amps = tmp & 0x700;	/* bits 10:8 */
	hpriv->signal[idx].pre = tmp & 0xe0;	/* bits 7:5 */
}

#undef ZERO
#define ZERO(reg) writel(0, port_mmio + (reg))
static void mv_soc_reset_hc_port(struct mv_host_priv *hpriv,
					void __iomem *mmio, unsigned int port)
{
	void __iomem *port_mmio = mv_port_base(mmio, port);

M
Mark Lord 已提交
3448
	mv_reset_channel(hpriv, mmio, port);
S
Saeed Bishara 已提交
3449 3450

	ZERO(0x028);		/* command */
M
Mark Lord 已提交
3451
	writel(0x101f, port_mmio + EDMA_CFG);
S
Saeed Bishara 已提交
3452 3453 3454 3455 3456 3457 3458 3459 3460 3461
	ZERO(0x004);		/* timer */
	ZERO(0x008);		/* irq err cause */
	ZERO(0x00c);		/* irq err mask */
	ZERO(0x010);		/* rq bah */
	ZERO(0x014);		/* rq inp */
	ZERO(0x018);		/* rq outp */
	ZERO(0x01c);		/* respq bah */
	ZERO(0x024);		/* respq outp */
	ZERO(0x020);		/* respq inp */
	ZERO(0x02c);		/* test control */
3462
	writel(0x800, port_mmio + EDMA_IORDY_TMOUT);
S
Saeed Bishara 已提交
3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504
}

#undef ZERO

#define ZERO(reg) writel(0, hc_mmio + (reg))
static void mv_soc_reset_one_hc(struct mv_host_priv *hpriv,
				       void __iomem *mmio)
{
	void __iomem *hc_mmio = mv_hc_base(mmio, 0);

	ZERO(0x00c);
	ZERO(0x010);
	ZERO(0x014);

}

#undef ZERO

static int mv_soc_reset_hc(struct mv_host_priv *hpriv,
				  void __iomem *mmio, unsigned int n_hc)
{
	unsigned int port;

	for (port = 0; port < hpriv->n_ports; port++)
		mv_soc_reset_hc_port(hpriv, mmio, port);

	mv_soc_reset_one_hc(hpriv, mmio);

	return 0;
}

static void mv_soc_reset_flash(struct mv_host_priv *hpriv,
				      void __iomem *mmio)
{
	return;
}

static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio)
{
	return;
}

3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551
static void mv_soc_65n_phy_errata(struct mv_host_priv *hpriv,
				  void __iomem *mmio, unsigned int port)
{
	void __iomem *port_mmio = mv_port_base(mmio, port);
	u32	reg;

	reg = readl(port_mmio + PHY_MODE3);
	reg &= ~(0x3 << 27);	/* SELMUPF (bits 28:27) to 1 */
	reg |= (0x1 << 27);
	reg &= ~(0x3 << 29);	/* SELMUPI (bits 30:29) to 1 */
	reg |= (0x1 << 29);
	writel(reg, port_mmio + PHY_MODE3);

	reg = readl(port_mmio + PHY_MODE4);
	reg &= ~0x1;	/* SATU_OD8 (bit 0) to 0, reserved bit 16 must be set */
	reg |= (0x1 << 16);
	writel(reg, port_mmio + PHY_MODE4);

	reg = readl(port_mmio + PHY_MODE9_GEN2);
	reg &= ~0xf;	/* TXAMP[3:0] (bits 3:0) to 8 */
	reg |= 0x8;
	reg &= ~(0x1 << 14);	/* TXAMP[4] (bit 14) to 0 */
	writel(reg, port_mmio + PHY_MODE9_GEN2);

	reg = readl(port_mmio + PHY_MODE9_GEN1);
	reg &= ~0xf;	/* TXAMP[3:0] (bits 3:0) to 8 */
	reg |= 0x8;
	reg &= ~(0x1 << 14);	/* TXAMP[4] (bit 14) to 0 */
	writel(reg, port_mmio + PHY_MODE9_GEN1);
}

/**
 *	soc_is_65 - check if the soc is 65 nano device
 *
 *	Detect the type of the SoC, this is done by reading the PHYCFG_OFS
 *	register, this register should contain non-zero value and it exists only
 *	in the 65 nano devices, when reading it from older devices we get 0.
 */
static bool soc_is_65n(struct mv_host_priv *hpriv)
{
	void __iomem *port0_mmio = mv_port_base(hpriv->base, 0);

	if (readl(port0_mmio + PHYCFG_OFS))
		return true;
	return false;
}

M
Mark Lord 已提交
3552
static void mv_setup_ifcfg(void __iomem *port_mmio, int want_gen2i)
M
Mark Lord 已提交
3553
{
M
Mark Lord 已提交
3554
	u32 ifcfg = readl(port_mmio + SATA_IFCFG);
M
Mark Lord 已提交
3555

M
Mark Lord 已提交
3556
	ifcfg = (ifcfg & 0xf7f) | 0x9b1000;	/* from chip spec */
M
Mark Lord 已提交
3557
	if (want_gen2i)
M
Mark Lord 已提交
3558
		ifcfg |= (1 << 7);		/* enable gen2i speed */
M
Mark Lord 已提交
3559
	writelfl(ifcfg, port_mmio + SATA_IFCFG);
M
Mark Lord 已提交
3560 3561
}

M
Mark Lord 已提交
3562
static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio,
3563 3564 3565 3566
			     unsigned int port_no)
{
	void __iomem *port_mmio = mv_port_base(mmio, port_no);

M
Mark Lord 已提交
3567 3568 3569 3570 3571
	/*
	 * The datasheet warns against setting EDMA_RESET when EDMA is active
	 * (but doesn't say what the problem might be).  So we first try
	 * to disable the EDMA engine before doing the EDMA_RESET operation.
	 */
M
Mark Lord 已提交
3572
	mv_stop_edma_engine(port_mmio);
M
Mark Lord 已提交
3573
	writelfl(EDMA_RESET, port_mmio + EDMA_CMD);
3574

M
Mark Lord 已提交
3575
	if (!IS_GEN_I(hpriv)) {
M
Mark Lord 已提交
3576 3577
		/* Enable 3.0gb/s link speed: this survives EDMA_RESET */
		mv_setup_ifcfg(port_mmio, 1);
3578
	}
M
Mark Lord 已提交
3579
	/*
M
Mark Lord 已提交
3580
	 * Strobing EDMA_RESET here causes a hard reset of the SATA transport,
M
Mark Lord 已提交
3581
	 * link, and physical layers.  It resets all SATA interface registers
M
Mark Lord 已提交
3582
	 * (except for SATA_IFCFG), and issues a COMRESET to the dev.
3583
	 */
M
Mark Lord 已提交
3584
	writelfl(EDMA_RESET, port_mmio + EDMA_CMD);
M
Mark Lord 已提交
3585
	udelay(25);	/* allow reset propagation */
M
Mark Lord 已提交
3586
	writelfl(0, port_mmio + EDMA_CMD);
3587 3588 3589

	hpriv->ops->phy_errata(hpriv, mmio, port_no);

3590
	if (IS_GEN_I(hpriv))
3591 3592 3593
		mdelay(1);
}

3594
static void mv_pmp_select(struct ata_port *ap, int pmp)
3595
{
3596 3597
	if (sata_pmp_supported(ap)) {
		void __iomem *port_mmio = mv_ap_base(ap);
M
Mark Lord 已提交
3598
		u32 reg = readl(port_mmio + SATA_IFCTL);
3599
		int old = reg & 0xf;
3600

3601 3602
		if (old != pmp) {
			reg = (reg & ~0xf) | pmp;
M
Mark Lord 已提交
3603
			writelfl(reg, port_mmio + SATA_IFCTL);
3604
		}
3605
	}
3606 3607
}

3608 3609
static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class,
				unsigned long deadline)
3610
{
3611 3612 3613
	mv_pmp_select(link->ap, sata_srst_pmp(link));
	return sata_std_hardreset(link, class, deadline);
}
3614

3615 3616 3617 3618 3619
static int mv_softreset(struct ata_link *link, unsigned int *class,
				unsigned long deadline)
{
	mv_pmp_select(link->ap, sata_srst_pmp(link));
	return ata_sff_softreset(link, class, deadline);
3620 3621
}

T
Tejun Heo 已提交
3622
static int mv_hardreset(struct ata_link *link, unsigned int *class,
3623
			unsigned long deadline)
3624
{
T
Tejun Heo 已提交
3625
	struct ata_port *ap = link->ap;
3626
	struct mv_host_priv *hpriv = ap->host->private_data;
M
Mark Lord 已提交
3627
	struct mv_port_priv *pp = ap->private_data;
S
Saeed Bishara 已提交
3628
	void __iomem *mmio = hpriv->base;
M
Mark Lord 已提交
3629 3630 3631
	int rc, attempts = 0, extra = 0;
	u32 sstatus;
	bool online;
3632

M
Mark Lord 已提交
3633
	mv_reset_channel(hpriv, mmio, ap->port_no);
M
Mark Lord 已提交
3634
	pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
3635 3636
	pp->pp_flags &=
	  ~(MV_PP_FLAG_FBS_EN | MV_PP_FLAG_NCQ_EN | MV_PP_FLAG_FAKE_ATA_BUSY);
3637

M
Mark Lord 已提交
3638 3639
	/* Workaround for errata FEr SATA#10 (part 2) */
	do {
M
Mark Lord 已提交
3640 3641
		const unsigned long *timing =
				sata_ehc_deb_timing(&link->eh_context);
3642

M
Mark Lord 已提交
3643 3644
		rc = sata_link_hardreset(link, timing, deadline + extra,
					 &online, NULL);
M
Mark Lord 已提交
3645
		rc = online ? -EAGAIN : rc;
M
Mark Lord 已提交
3646
		if (rc)
M
Mark Lord 已提交
3647 3648 3649 3650
			return rc;
		sata_scr_read(link, SCR_STATUS, &sstatus);
		if (!IS_GEN_I(hpriv) && ++attempts >= 5 && sstatus == 0x121) {
			/* Force 1.5gb/s link speed and try again */
M
Mark Lord 已提交
3651
			mv_setup_ifcfg(mv_ap_base(ap), 0);
M
Mark Lord 已提交
3652 3653 3654 3655
			if (time_after(jiffies + HZ, deadline))
				extra = HZ; /* only extend it once, max */
		}
	} while (sstatus != 0x0 && sstatus != 0x113 && sstatus != 0x123);
3656
	mv_save_cached_regs(ap);
M
Mark Lord 已提交
3657
	mv_edma_cfg(ap, 0, 0);
3658

M
Mark Lord 已提交
3659
	return rc;
3660 3661 3662 3663
}

static void mv_eh_freeze(struct ata_port *ap)
{
3664
	mv_stop_edma(ap);
3665
	mv_enable_port_irqs(ap, 0);
3666 3667 3668 3669
}

static void mv_eh_thaw(struct ata_port *ap)
{
S
Saeed Bishara 已提交
3670
	struct mv_host_priv *hpriv = ap->host->private_data;
3671 3672
	unsigned int port = ap->port_no;
	unsigned int hardport = mv_hardport_from_port(port);
3673
	void __iomem *hc_mmio = mv_hc_base_from_port(hpriv->base, port);
3674
	void __iomem *port_mmio = mv_ap_base(ap);
3675
	u32 hc_irq_cause;
3676 3677

	/* clear EDMA errors on this port */
M
Mark Lord 已提交
3678
	writel(0, port_mmio + EDMA_ERR_IRQ_CAUSE);
3679 3680

	/* clear pending irq events */
M
Mark Lord 已提交
3681
	hc_irq_cause = ~((DEV_IRQ | DMA_IRQ) << hardport);
M
Mark Lord 已提交
3682
	writelfl(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE);
3683

M
Mark Lord 已提交
3684
	mv_enable_port_irqs(ap, ERR_IRQ);
3685 3686
}

3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698
/**
 *      mv_port_init - Perform some early initialization on a single port.
 *      @port: libata data structure storing shadow register addresses
 *      @port_mmio: base address of the port
 *
 *      Initialize shadow register mmio addresses, clear outstanding
 *      interrupts on the port, and unmask interrupts for the future
 *      start of the port.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
3699
static void mv_port_init(struct ata_ioports *port,  void __iomem *port_mmio)
3700
{
M
Mark Lord 已提交
3701
	void __iomem *serr, *shd_base = port_mmio + SHD_BLK;
3702

3703
	/* PIO related setup
3704 3705
	 */
	port->data_addr = shd_base + (sizeof(u32) * ATA_REG_DATA);
3706
	port->error_addr =
3707 3708 3709 3710 3711 3712
		port->feature_addr = shd_base + (sizeof(u32) * ATA_REG_ERR);
	port->nsect_addr = shd_base + (sizeof(u32) * ATA_REG_NSECT);
	port->lbal_addr = shd_base + (sizeof(u32) * ATA_REG_LBAL);
	port->lbam_addr = shd_base + (sizeof(u32) * ATA_REG_LBAM);
	port->lbah_addr = shd_base + (sizeof(u32) * ATA_REG_LBAH);
	port->device_addr = shd_base + (sizeof(u32) * ATA_REG_DEVICE);
3713
	port->status_addr =
3714 3715
		port->command_addr = shd_base + (sizeof(u32) * ATA_REG_STATUS);
	/* special case: control/altstatus doesn't have ATA_REG_ address */
M
Mark Lord 已提交
3716
	port->altstatus_addr = port->ctl_addr = shd_base + SHD_CTL_AST;
3717 3718

	/* Clear any currently outstanding port interrupt conditions */
M
Mark Lord 已提交
3719 3720 3721
	serr = port_mmio + mv_scr_offset(SCR_ERROR);
	writelfl(readl(serr), serr);
	writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE);
3722

M
Mark Lord 已提交
3723
	/* unmask all non-transient EDMA error interrupts */
M
Mark Lord 已提交
3724
	writelfl(~EDMA_ERR_IRQ_TRANSIENT, port_mmio + EDMA_ERR_IRQ_MASK);
3725

3726
	VPRINTK("EDMA cfg=0x%08x EDMA IRQ err cause/mask=0x%08x/0x%08x\n",
M
Mark Lord 已提交
3727 3728 3729
		readl(port_mmio + EDMA_CFG),
		readl(port_mmio + EDMA_ERR_IRQ_CAUSE),
		readl(port_mmio + EDMA_ERR_IRQ_MASK));
3730 3731
}

M
Mark Lord 已提交
3732 3733 3734 3735 3736 3737
static unsigned int mv_in_pcix_mode(struct ata_host *host)
{
	struct mv_host_priv *hpriv = host->private_data;
	void __iomem *mmio = hpriv->base;
	u32 reg;

M
Mark Lord 已提交
3738
	if (IS_SOC(hpriv) || !IS_PCIE(hpriv))
M
Mark Lord 已提交
3739
		return 0;	/* not PCI-X capable */
M
Mark Lord 已提交
3740
	reg = readl(mmio + MV_PCI_MODE);
M
Mark Lord 已提交
3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752
	if ((reg & MV_PCI_MODE_MASK) == 0)
		return 0;	/* conventional PCI mode */
	return 1;	/* chip is in PCI-X mode */
}

static int mv_pci_cut_through_okay(struct ata_host *host)
{
	struct mv_host_priv *hpriv = host->private_data;
	void __iomem *mmio = hpriv->base;
	u32 reg;

	if (!mv_in_pcix_mode(host)) {
M
Mark Lord 已提交
3753 3754
		reg = readl(mmio + MV_PCI_COMMAND);
		if (reg & MV_PCI_COMMAND_MRDTRIG)
M
Mark Lord 已提交
3755 3756 3757 3758 3759
			return 0; /* not okay */
	}
	return 1; /* okay */
}

M
Mark Lord 已提交
3760 3761 3762 3763 3764 3765 3766
static void mv_60x1b2_errata_pci7(struct ata_host *host)
{
	struct mv_host_priv *hpriv = host->private_data;
	void __iomem *mmio = hpriv->base;

	/* workaround for 60x1-B2 errata PCI#7 */
	if (mv_in_pcix_mode(host)) {
M
Mark Lord 已提交
3767 3768
		u32 reg = readl(mmio + MV_PCI_COMMAND);
		writelfl(reg & ~MV_PCI_COMMAND_MWRCOM, mmio + MV_PCI_COMMAND);
M
Mark Lord 已提交
3769 3770 3771
	}
}

3772
static int mv_chip_id(struct ata_host *host, unsigned int board_idx)
3773
{
3774 3775
	struct pci_dev *pdev = to_pci_dev(host->dev);
	struct mv_host_priv *hpriv = host->private_data;
3776 3777
	u32 hp_flags = hpriv->hp_flags;

3778
	switch (board_idx) {
3779 3780
	case chip_5080:
		hpriv->ops = &mv5xxx_ops;
3781
		hp_flags |= MV_HP_GEN_I;
3782

3783
		switch (pdev->revision) {
3784 3785 3786 3787 3788 3789 3790
		case 0x1:
			hp_flags |= MV_HP_ERRATA_50XXB0;
			break;
		case 0x3:
			hp_flags |= MV_HP_ERRATA_50XXB2;
			break;
		default:
3791 3792
			dev_warn(&pdev->dev,
				 "Applying 50XXB2 workarounds to unknown rev\n");
3793 3794 3795 3796 3797
			hp_flags |= MV_HP_ERRATA_50XXB2;
			break;
		}
		break;

3798 3799
	case chip_504x:
	case chip_508x:
3800
		hpriv->ops = &mv5xxx_ops;
3801
		hp_flags |= MV_HP_GEN_I;
3802

3803
		switch (pdev->revision) {
3804 3805 3806 3807 3808 3809 3810
		case 0x0:
			hp_flags |= MV_HP_ERRATA_50XXB0;
			break;
		case 0x3:
			hp_flags |= MV_HP_ERRATA_50XXB2;
			break;
		default:
3811 3812
			dev_warn(&pdev->dev,
				 "Applying B2 workarounds to unknown rev\n");
3813 3814
			hp_flags |= MV_HP_ERRATA_50XXB2;
			break;
3815 3816 3817 3818 3819
		}
		break;

	case chip_604x:
	case chip_608x:
3820
		hpriv->ops = &mv6xxx_ops;
3821
		hp_flags |= MV_HP_GEN_II;
3822

3823
		switch (pdev->revision) {
3824
		case 0x7:
M
Mark Lord 已提交
3825
			mv_60x1b2_errata_pci7(host);
3826 3827 3828 3829
			hp_flags |= MV_HP_ERRATA_60X1B2;
			break;
		case 0x9:
			hp_flags |= MV_HP_ERRATA_60X1C0;
3830 3831
			break;
		default:
3832 3833
			dev_warn(&pdev->dev,
				 "Applying B2 workarounds to unknown rev\n");
3834
			hp_flags |= MV_HP_ERRATA_60X1B2;
3835 3836 3837 3838
			break;
		}
		break;

3839
	case chip_7042:
M
Mark Lord 已提交
3840
		hp_flags |= MV_HP_PCIE | MV_HP_CUT_THROUGH;
3841 3842 3843
		if (pdev->vendor == PCI_VENDOR_ID_TTI &&
		    (pdev->device == 0x2300 || pdev->device == 0x2310))
		{
3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868
			/*
			 * Highpoint RocketRAID PCIe 23xx series cards:
			 *
			 * Unconfigured drives are treated as "Legacy"
			 * by the BIOS, and it overwrites sector 8 with
			 * a "Lgcy" metadata block prior to Linux boot.
			 *
			 * Configured drives (RAID or JBOD) leave sector 8
			 * alone, but instead overwrite a high numbered
			 * sector for the RAID metadata.  This sector can
			 * be determined exactly, by truncating the physical
			 * drive capacity to a nice even GB value.
			 *
			 * RAID metadata is at: (dev->n_sectors & ~0xfffff)
			 *
			 * Warn the user, lest they think we're just buggy.
			 */
			printk(KERN_WARNING DRV_NAME ": Highpoint RocketRAID"
				" BIOS CORRUPTS DATA on all attached drives,"
				" regardless of if/how they are configured."
				" BEWARE!\n");
			printk(KERN_WARNING DRV_NAME ": For data safety, do not"
				" use sectors 8-9 on \"Legacy\" drives,"
				" and avoid the final two gigabytes on"
				" all RocketRAID BIOS initialized drives.\n");
3869
		}
M
Mark Lord 已提交
3870
		/* drop through */
3871 3872 3873
	case chip_6042:
		hpriv->ops = &mv6xxx_ops;
		hp_flags |= MV_HP_GEN_IIE;
M
Mark Lord 已提交
3874 3875
		if (board_idx == chip_6042 && mv_pci_cut_through_okay(host))
			hp_flags |= MV_HP_CUT_THROUGH;
3876

3877
		switch (pdev->revision) {
3878
		case 0x2: /* Rev.B0: the first/only public release */
3879 3880 3881
			hp_flags |= MV_HP_ERRATA_60X1C0;
			break;
		default:
3882 3883
			dev_warn(&pdev->dev,
				 "Applying 60X1C0 workarounds to unknown rev\n");
3884 3885 3886 3887
			hp_flags |= MV_HP_ERRATA_60X1C0;
			break;
		}
		break;
S
Saeed Bishara 已提交
3888
	case chip_soc:
3889 3890 3891 3892
		if (soc_is_65n(hpriv))
			hpriv->ops = &mv_soc_65n_ops;
		else
			hpriv->ops = &mv_soc_ops;
3893 3894
		hp_flags |= MV_HP_FLAG_SOC | MV_HP_GEN_IIE |
			MV_HP_ERRATA_60X1C0;
S
Saeed Bishara 已提交
3895
		break;
3896

3897
	default:
3898
		dev_err(host->dev, "BUG: invalid board index %u\n", board_idx);
3899 3900 3901 3902
		return 1;
	}

	hpriv->hp_flags = hp_flags;
3903
	if (hp_flags & MV_HP_PCIE) {
M
Mark Lord 已提交
3904 3905
		hpriv->irq_cause_offset	= PCIE_IRQ_CAUSE;
		hpriv->irq_mask_offset	= PCIE_IRQ_MASK;
3906 3907
		hpriv->unmask_all_irqs	= PCIE_UNMASK_ALL_IRQS;
	} else {
M
Mark Lord 已提交
3908 3909
		hpriv->irq_cause_offset	= PCI_IRQ_CAUSE;
		hpriv->irq_mask_offset	= PCI_IRQ_MASK;
3910 3911
		hpriv->unmask_all_irqs	= PCI_UNMASK_ALL_IRQS;
	}
3912 3913 3914 3915

	return 0;
}

3916
/**
3917
 *      mv_init_host - Perform some early initialization of the host.
3918
 *	@host: ATA host to initialize
3919 3920 3921 3922 3923 3924 3925
 *
 *      If possible, do an early global reset of the host.  Then do
 *      our port init and clear/unmask all/relevant host interrupts.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
3926
static int mv_init_host(struct ata_host *host)
3927 3928
{
	int rc = 0, n_hc, port, hc;
3929
	struct mv_host_priv *hpriv = host->private_data;
S
Saeed Bishara 已提交
3930
	void __iomem *mmio = hpriv->base;
3931

3932
	rc = mv_chip_id(host, hpriv->board_idx);
3933
	if (rc)
M
Mark Lord 已提交
3934
		goto done;
S
Saeed Bishara 已提交
3935

M
Mark Lord 已提交
3936
	if (IS_SOC(hpriv)) {
M
Mark Lord 已提交
3937 3938
		hpriv->main_irq_cause_addr = mmio + SOC_HC_MAIN_IRQ_CAUSE;
		hpriv->main_irq_mask_addr  = mmio + SOC_HC_MAIN_IRQ_MASK;
M
Mark Lord 已提交
3939
	} else {
M
Mark Lord 已提交
3940 3941
		hpriv->main_irq_cause_addr = mmio + PCI_HC_MAIN_IRQ_CAUSE;
		hpriv->main_irq_mask_addr  = mmio + PCI_HC_MAIN_IRQ_MASK;
S
Saeed Bishara 已提交
3942
	}
M
Mark Lord 已提交
3943

3944 3945 3946
	/* initialize shadow irq mask with register's value */
	hpriv->main_irq_mask = readl(hpriv->main_irq_mask_addr);

M
Mark Lord 已提交
3947
	/* global interrupt mask: 0 == mask everything */
3948
	mv_set_main_irq_mask(host, ~0, 0);
3949

3950
	n_hc = mv_get_hc_count(host->ports[0]->flags);
3951

3952
	for (port = 0; port < host->n_ports; port++)
3953 3954
		if (hpriv->ops->read_preamp)
			hpriv->ops->read_preamp(hpriv, port, mmio);
3955

3956
	rc = hpriv->ops->reset_hc(hpriv, mmio, n_hc);
3957
	if (rc)
3958 3959
		goto done;

3960
	hpriv->ops->reset_flash(hpriv, mmio);
S
Saeed Bishara 已提交
3961
	hpriv->ops->reset_bus(host, mmio);
3962
	hpriv->ops->enable_leds(hpriv, mmio);
3963

3964
	for (port = 0; port < host->n_ports; port++) {
3965
		struct ata_port *ap = host->ports[port];
3966
		void __iomem *port_mmio = mv_port_base(mmio, port);
3967 3968

		mv_port_init(&ap->ioaddr, port_mmio);
3969 3970 3971
	}

	for (hc = 0; hc < n_hc; hc++) {
3972 3973 3974 3975
		void __iomem *hc_mmio = mv_hc_base(mmio, hc);

		VPRINTK("HC%i: HC config=0x%08x HC IRQ cause "
			"(before clear)=0x%08x\n", hc,
M
Mark Lord 已提交
3976 3977
			readl(hc_mmio + HC_CFG),
			readl(hc_mmio + HC_IRQ_CAUSE));
3978 3979

		/* Clear any currently outstanding hc interrupt conditions */
M
Mark Lord 已提交
3980
		writelfl(0, hc_mmio + HC_IRQ_CAUSE);
3981 3982
	}

M
Mark Lord 已提交
3983 3984
	if (!IS_SOC(hpriv)) {
		/* Clear any currently outstanding host interrupt conditions */
M
Mark Lord 已提交
3985
		writelfl(0, mmio + hpriv->irq_cause_offset);
3986

M
Mark Lord 已提交
3987
		/* and unmask interrupt generation for host regs */
M
Mark Lord 已提交
3988
		writelfl(hpriv->unmask_all_irqs, mmio + hpriv->irq_mask_offset);
M
Mark Lord 已提交
3989
	}
M
Mark Lord 已提交
3990

M
Mark Lord 已提交
3991 3992 3993 3994 3995
	/*
	 * enable only global host interrupts for now.
	 * The per-port interrupts get done later as ports are set up.
	 */
	mv_set_main_irq_mask(host, 0, PCI_ERR);
3996 3997
	mv_set_irq_coalescing(host, irq_coalescing_io_count,
				    irq_coalescing_usecs);
S
Saeed Bishara 已提交
3998 3999 4000
done:
	return rc;
}
4001

4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021
static int mv_create_dma_pools(struct mv_host_priv *hpriv, struct device *dev)
{
	hpriv->crqb_pool   = dmam_pool_create("crqb_q", dev, MV_CRQB_Q_SZ,
							     MV_CRQB_Q_SZ, 0);
	if (!hpriv->crqb_pool)
		return -ENOMEM;

	hpriv->crpb_pool   = dmam_pool_create("crpb_q", dev, MV_CRPB_Q_SZ,
							     MV_CRPB_Q_SZ, 0);
	if (!hpriv->crpb_pool)
		return -ENOMEM;

	hpriv->sg_tbl_pool = dmam_pool_create("sg_tbl", dev, MV_SG_TBL_SZ,
							     MV_SG_TBL_SZ, 0);
	if (!hpriv->sg_tbl_pool)
		return -ENOMEM;

	return 0;
}

4022
static void mv_conf_mbus_windows(struct mv_host_priv *hpriv,
4023
				 const struct mbus_dram_target_info *dram)
4024 4025 4026 4027 4028 4029 4030 4031 4032
{
	int i;

	for (i = 0; i < 4; i++) {
		writel(0, hpriv->base + WINDOW_CTRL(i));
		writel(0, hpriv->base + WINDOW_BASE(i));
	}

	for (i = 0; i < dram->num_cs; i++) {
4033
		const struct mbus_dram_window *cs = dram->cs + i;
4034 4035 4036 4037 4038 4039 4040 4041 4042

		writel(((cs->size - 1) & 0xffff0000) |
			(cs->mbus_attr << 8) |
			(dram->mbus_dram_target_id << 4) | 1,
			hpriv->base + WINDOW_CTRL(i));
		writel(cs->base, hpriv->base + WINDOW_BASE(i));
	}
}

S
Saeed Bishara 已提交
4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053
/**
 *      mv_platform_probe - handle a positive probe of an soc Marvell
 *      host
 *      @pdev: platform device found
 *
 *      LOCKING:
 *      Inherited from caller.
 */
static int mv_platform_probe(struct platform_device *pdev)
{
	const struct mv_sata_platform_data *mv_platform_data;
4054
	const struct mbus_dram_target_info *dram;
S
Saeed Bishara 已提交
4055 4056 4057 4058 4059
	const struct ata_port_info *ppi[] =
	    { &mv_port_info[chip_soc], NULL };
	struct ata_host *host;
	struct mv_host_priv *hpriv;
	struct resource *res;
4060
	int n_ports = 0, irq = 0;
4061
	int rc;
4062
	int port;
4063

4064
	ata_print_version_once(&pdev->dev, DRV_VERSION);
4065

S
Saeed Bishara 已提交
4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081
	/*
	 * Simple resource validation ..
	 */
	if (unlikely(pdev->num_resources != 2)) {
		dev_err(&pdev->dev, "invalid number of resources\n");
		return -EINVAL;
	}

	/*
	 * Get the register base first
	 */
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (res == NULL)
		return -EINVAL;

	/* allocate host */
4082 4083 4084 4085
	if (pdev->dev.of_node) {
		of_property_read_u32(pdev->dev.of_node, "nr-ports", &n_ports);
		irq = irq_of_parse_and_map(pdev->dev.of_node, 0);
	} else {
J
Jingoo Han 已提交
4086
		mv_platform_data = dev_get_platdata(&pdev->dev);
4087 4088 4089
		n_ports = mv_platform_data->n_ports;
		irq = platform_get_irq(pdev, 0);
	}
S
Saeed Bishara 已提交
4090 4091 4092 4093 4094 4095

	host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
	hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);

	if (!host || !hpriv)
		return -ENOMEM;
4096 4097 4098 4099 4100
	hpriv->port_clks = devm_kzalloc(&pdev->dev,
					sizeof(struct clk *) * n_ports,
					GFP_KERNEL);
	if (!hpriv->port_clks)
		return -ENOMEM;
4101 4102 4103 4104 4105
	hpriv->port_phys = devm_kzalloc(&pdev->dev,
					sizeof(struct phy *) * n_ports,
					GFP_KERNEL);
	if (!hpriv->port_phys)
		return -ENOMEM;
S
Saeed Bishara 已提交
4106 4107
	host->private_data = hpriv;
	hpriv->n_ports = n_ports;
4108
	hpriv->board_idx = chip_soc;
S
Saeed Bishara 已提交
4109 4110

	host->iomap = NULL;
4111
	hpriv->base = devm_ioremap(&pdev->dev, res->start,
J
Julia Lawall 已提交
4112
				   resource_size(res));
M
Mark Lord 已提交
4113
	hpriv->base -= SATAHC0_REG_BASE;
S
Saeed Bishara 已提交
4114

S
Saeed Bishara 已提交
4115 4116
	hpriv->clk = clk_get(&pdev->dev, NULL);
	if (IS_ERR(hpriv->clk))
4117
		dev_notice(&pdev->dev, "cannot get optional clkdev\n");
S
Saeed Bishara 已提交
4118
	else
4119 4120 4121 4122 4123 4124 4125 4126
		clk_prepare_enable(hpriv->clk);

	for (port = 0; port < n_ports; port++) {
		char port_number[16];
		sprintf(port_number, "%d", port);
		hpriv->port_clks[port] = clk_get(&pdev->dev, port_number);
		if (!IS_ERR(hpriv->port_clks[port]))
			clk_prepare_enable(hpriv->port_clks[port]);
4127 4128

		sprintf(port_number, "port%d", port);
4129 4130
		hpriv->port_phys[port] = devm_phy_optional_get(&pdev->dev,
							       port_number);
4131 4132 4133
		if (IS_ERR(hpriv->port_phys[port])) {
			rc = PTR_ERR(hpriv->port_phys[port]);
			hpriv->port_phys[port] = NULL;
4134 4135 4136
			if (rc != -EPROBE_DEFER)
				dev_warn(&pdev->dev, "error getting phy %d",
					rc);
4137 4138 4139
			goto err;
		} else
			phy_power_on(hpriv->port_phys[port]);
4140
	}
S
Saeed Bishara 已提交
4141

4142 4143 4144
	/*
	 * (Re-)program MBUS remapping windows if we are asked to.
	 */
4145 4146 4147
	dram = mv_mbus_dram_info();
	if (dram)
		mv_conf_mbus_windows(hpriv, dram);
4148

4149 4150
	rc = mv_create_dma_pools(hpriv, &pdev->dev);
	if (rc)
S
Saeed Bishara 已提交
4151
		goto err;
4152

4153 4154 4155 4156 4157 4158 4159 4160 4161
	/*
	 * To allow disk hotplug on Armada 370/XP SoCs, the PHY speed must be
	 * updated in the LP_PHY_CTL register.
	 */
	if (pdev->dev.of_node &&
		of_device_is_compatible(pdev->dev.of_node,
					"marvell,armada-370-sata"))
		hpriv->hp_flags |= MV_HP_FIX_LP_PHY_CTL;

S
Saeed Bishara 已提交
4162
	/* initialize adapter */
4163
	rc = mv_init_host(host);
S
Saeed Bishara 已提交
4164
	if (rc)
S
Saeed Bishara 已提交
4165
		goto err;
S
Saeed Bishara 已提交
4166

4167 4168
	dev_info(&pdev->dev, "slots %u ports %d\n",
		 (unsigned)MV_MAX_Q_DEPTH, host->n_ports);
S
Saeed Bishara 已提交
4169

4170
	rc = ata_host_activate(host, irq, mv_interrupt, IRQF_SHARED, &mv6_sht);
4171 4172 4173
	if (!rc)
		return 0;

S
Saeed Bishara 已提交
4174 4175
err:
	if (!IS_ERR(hpriv->clk)) {
4176
		clk_disable_unprepare(hpriv->clk);
S
Saeed Bishara 已提交
4177 4178
		clk_put(hpriv->clk);
	}
4179 4180 4181 4182 4183
	for (port = 0; port < n_ports; port++) {
		if (!IS_ERR(hpriv->port_clks[port])) {
			clk_disable_unprepare(hpriv->port_clks[port]);
			clk_put(hpriv->port_clks[port]);
		}
4184 4185
		if (hpriv->port_phys[port])
			phy_power_off(hpriv->port_phys[port]);
4186
	}
S
Saeed Bishara 已提交
4187 4188

	return rc;
S
Saeed Bishara 已提交
4189 4190 4191 4192 4193 4194 4195 4196 4197 4198
}

/*
 *
 *      mv_platform_remove    -       unplug a platform interface
 *      @pdev: platform device
 *
 *      A platform bus SATA device has been unplugged. Perform the needed
 *      cleanup. Also called on module unload for any active devices.
 */
4199
static int mv_platform_remove(struct platform_device *pdev)
S
Saeed Bishara 已提交
4200
{
4201
	struct ata_host *host = platform_get_drvdata(pdev);
S
Saeed Bishara 已提交
4202
	struct mv_host_priv *hpriv = host->private_data;
4203
	int port;
S
Saeed Bishara 已提交
4204
	ata_host_detach(host);
S
Saeed Bishara 已提交
4205 4206

	if (!IS_ERR(hpriv->clk)) {
4207
		clk_disable_unprepare(hpriv->clk);
S
Saeed Bishara 已提交
4208 4209
		clk_put(hpriv->clk);
	}
4210 4211 4212 4213 4214
	for (port = 0; port < host->n_ports; port++) {
		if (!IS_ERR(hpriv->port_clks[port])) {
			clk_disable_unprepare(hpriv->port_clks[port]);
			clk_put(hpriv->port_clks[port]);
		}
4215 4216
		if (hpriv->port_phys[port])
			phy_power_off(hpriv->port_phys[port]);
4217
	}
S
Saeed Bishara 已提交
4218
	return 0;
4219 4220
}

4221 4222 4223
#ifdef CONFIG_PM
static int mv_platform_suspend(struct platform_device *pdev, pm_message_t state)
{
4224
	struct ata_host *host = platform_get_drvdata(pdev);
4225 4226 4227 4228 4229 4230 4231 4232
	if (host)
		return ata_host_suspend(host, state);
	else
		return 0;
}

static int mv_platform_resume(struct platform_device *pdev)
{
4233
	struct ata_host *host = platform_get_drvdata(pdev);
4234
	const struct mbus_dram_target_info *dram;
4235 4236 4237 4238
	int ret;

	if (host) {
		struct mv_host_priv *hpriv = host->private_data;
4239

4240 4241 4242
		/*
		 * (Re-)program MBUS remapping windows if we are asked to.
		 */
4243 4244 4245
		dram = mv_mbus_dram_info();
		if (dram)
			mv_conf_mbus_windows(hpriv, dram);
4246 4247

		/* initialize adapter */
4248
		ret = mv_init_host(host);
4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262
		if (ret) {
			printk(KERN_ERR DRV_NAME ": Error during HW init\n");
			return ret;
		}
		ata_host_resume(host);
	}

	return 0;
}
#else
#define mv_platform_suspend NULL
#define mv_platform_resume NULL
#endif

4263
#ifdef CONFIG_OF
4264
static struct of_device_id mv_sata_dt_ids[] = {
4265
	{ .compatible = "marvell,armada-370-sata", },
4266 4267 4268 4269 4270 4271
	{ .compatible = "marvell,orion-sata", },
	{},
};
MODULE_DEVICE_TABLE(of, mv_sata_dt_ids);
#endif

S
Saeed Bishara 已提交
4272
static struct platform_driver mv_platform_driver = {
4273
	.probe		= mv_platform_probe,
4274
	.remove		= mv_platform_remove,
4275 4276 4277 4278 4279 4280 4281
	.suspend	= mv_platform_suspend,
	.resume		= mv_platform_resume,
	.driver		= {
		.name = DRV_NAME,
		.owner = THIS_MODULE,
		.of_match_table = of_match_ptr(mv_sata_dt_ids),
	},
S
Saeed Bishara 已提交
4282 4283 4284
};


S
Saeed Bishara 已提交
4285
#ifdef CONFIG_PCI
S
Saeed Bishara 已提交
4286 4287
static int mv_pci_init_one(struct pci_dev *pdev,
			   const struct pci_device_id *ent);
4288 4289 4290
#ifdef CONFIG_PM
static int mv_pci_device_resume(struct pci_dev *pdev);
#endif
S
Saeed Bishara 已提交
4291

S
Saeed Bishara 已提交
4292 4293 4294 4295

static struct pci_driver mv_pci_driver = {
	.name			= DRV_NAME,
	.id_table		= mv_pci_tbl,
S
Saeed Bishara 已提交
4296
	.probe			= mv_pci_init_one,
S
Saeed Bishara 已提交
4297
	.remove			= ata_pci_remove_one,
4298 4299 4300 4301 4302
#ifdef CONFIG_PM
	.suspend		= ata_pci_device_suspend,
	.resume			= mv_pci_device_resume,
#endif

S
Saeed Bishara 已提交
4303 4304 4305 4306 4307 4308 4309
};

/* move to PCI layer or libata core? */
static int pci_go_64(struct pci_dev *pdev)
{
	int rc;

4310 4311
	if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
		rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
S
Saeed Bishara 已提交
4312
		if (rc) {
4313
			rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
S
Saeed Bishara 已提交
4314
			if (rc) {
4315 4316
				dev_err(&pdev->dev,
					"64-bit DMA enable failed\n");
S
Saeed Bishara 已提交
4317 4318 4319 4320
				return rc;
			}
		}
	} else {
4321
		rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
S
Saeed Bishara 已提交
4322
		if (rc) {
4323
			dev_err(&pdev->dev, "32-bit DMA enable failed\n");
S
Saeed Bishara 已提交
4324 4325
			return rc;
		}
4326
		rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
S
Saeed Bishara 已提交
4327
		if (rc) {
4328 4329
			dev_err(&pdev->dev,
				"32-bit consistent DMA enable failed\n");
S
Saeed Bishara 已提交
4330 4331 4332 4333 4334 4335 4336
			return rc;
		}
	}

	return rc;
}

4337 4338
/**
 *      mv_print_info - Dump key info to kernel log for perusal.
4339
 *      @host: ATA host to print info about
4340 4341 4342 4343 4344 4345
 *
 *      FIXME: complete this.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
4346
static void mv_print_info(struct ata_host *host)
4347
{
4348 4349
	struct pci_dev *pdev = to_pci_dev(host->dev);
	struct mv_host_priv *hpriv = host->private_data;
4350
	u8 scc;
4351
	const char *scc_s, *gen;
4352 4353 4354 4355 4356 4357 4358 4359 4360 4361

	/* Use this to determine the HW stepping of the chip so we know
	 * what errata to workaround
	 */
	pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &scc);
	if (scc == 0)
		scc_s = "SCSI";
	else if (scc == 0x01)
		scc_s = "RAID";
	else
4362 4363 4364 4365 4366 4367 4368 4369 4370 4371
		scc_s = "?";

	if (IS_GEN_I(hpriv))
		gen = "I";
	else if (IS_GEN_II(hpriv))
		gen = "II";
	else if (IS_GEN_IIE(hpriv))
		gen = "IIE";
	else
		gen = "?";
4372

4373 4374 4375
	dev_info(&pdev->dev, "Gen-%s %u slots %u ports %s mode IRQ via %s\n",
		 gen, (unsigned)MV_MAX_Q_DEPTH, host->n_ports,
		 scc_s, (MV_HP_FLAG_MSI & hpriv->hp_flags) ? "MSI" : "INTx");
4376 4377
}

4378
/**
S
Saeed Bishara 已提交
4379
 *      mv_pci_init_one - handle a positive probe of a PCI Marvell host
4380 4381 4382 4383 4384 4385
 *      @pdev: PCI device found
 *      @ent: PCI device ID entry for the matched host
 *
 *      LOCKING:
 *      Inherited from caller.
 */
S
Saeed Bishara 已提交
4386 4387
static int mv_pci_init_one(struct pci_dev *pdev,
			   const struct pci_device_id *ent)
4388 4389
{
	unsigned int board_idx = (unsigned int)ent->driver_data;
4390 4391 4392
	const struct ata_port_info *ppi[] = { &mv_port_info[board_idx], NULL };
	struct ata_host *host;
	struct mv_host_priv *hpriv;
4393
	int n_ports, port, rc;
4394

4395
	ata_print_version_once(&pdev->dev, DRV_VERSION);
4396

4397 4398 4399 4400 4401 4402 4403 4404
	/* allocate host */
	n_ports = mv_get_hc_count(ppi[0]->flags) * MV_PORTS_PER_HC;

	host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
	hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
	if (!host || !hpriv)
		return -ENOMEM;
	host->private_data = hpriv;
S
Saeed Bishara 已提交
4405
	hpriv->n_ports = n_ports;
4406
	hpriv->board_idx = board_idx;
4407 4408

	/* acquire resources */
4409 4410
	rc = pcim_enable_device(pdev);
	if (rc)
4411 4412
		return rc;

T
Tejun Heo 已提交
4413 4414
	rc = pcim_iomap_regions(pdev, 1 << MV_PRIMARY_BAR, DRV_NAME);
	if (rc == -EBUSY)
4415
		pcim_pin_device(pdev);
T
Tejun Heo 已提交
4416
	if (rc)
4417
		return rc;
4418
	host->iomap = pcim_iomap_table(pdev);
S
Saeed Bishara 已提交
4419
	hpriv->base = host->iomap[MV_PRIMARY_BAR];
4420

4421 4422 4423 4424
	rc = pci_go_64(pdev);
	if (rc)
		return rc;

4425 4426 4427 4428
	rc = mv_create_dma_pools(hpriv, &pdev->dev);
	if (rc)
		return rc;

4429 4430 4431 4432 4433 4434 4435 4436 4437
	for (port = 0; port < host->n_ports; port++) {
		struct ata_port *ap = host->ports[port];
		void __iomem *port_mmio = mv_port_base(hpriv->base, port);
		unsigned int offset = port_mmio - hpriv->base;

		ata_port_pbar_desc(ap, MV_PRIMARY_BAR, -1, "mmio");
		ata_port_pbar_desc(ap, MV_PRIMARY_BAR, offset, "port");
	}

4438
	/* initialize adapter */
4439
	rc = mv_init_host(host);
4440 4441
	if (rc)
		return rc;
4442

M
Mark Lord 已提交
4443 4444 4445
	/* Enable message-switched interrupts, if requested */
	if (msi && pci_enable_msi(pdev) == 0)
		hpriv->hp_flags |= MV_HP_FLAG_MSI;
4446

4447
	mv_dump_pci_cfg(pdev, 0x68);
4448
	mv_print_info(host);
4449

4450
	pci_set_master(pdev);
4451
	pci_try_set_mwi(pdev);
4452
	return ata_host_activate(host, pdev->irq, mv_interrupt, IRQF_SHARED,
4453
				 IS_GEN_I(hpriv) ? &mv5_sht : &mv6_sht);
4454
}
4455 4456 4457 4458

#ifdef CONFIG_PM
static int mv_pci_device_resume(struct pci_dev *pdev)
{
4459
	struct ata_host *host = pci_get_drvdata(pdev);
4460 4461 4462 4463 4464 4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475
	int rc;

	rc = ata_pci_device_do_resume(pdev);
	if (rc)
		return rc;

	/* initialize adapter */
	rc = mv_init_host(host);
	if (rc)
		return rc;

	ata_host_resume(host);

	return 0;
}
#endif
S
Saeed Bishara 已提交
4476
#endif
4477 4478 4479

static int __init mv_init(void)
{
S
Saeed Bishara 已提交
4480 4481 4482
	int rc = -ENODEV;
#ifdef CONFIG_PCI
	rc = pci_register_driver(&mv_pci_driver);
S
Saeed Bishara 已提交
4483 4484 4485 4486 4487 4488 4489 4490
	if (rc < 0)
		return rc;
#endif
	rc = platform_driver_register(&mv_platform_driver);

#ifdef CONFIG_PCI
	if (rc < 0)
		pci_unregister_driver(&mv_pci_driver);
S
Saeed Bishara 已提交
4491 4492
#endif
	return rc;
4493 4494 4495 4496
}

static void __exit mv_exit(void)
{
S
Saeed Bishara 已提交
4497
#ifdef CONFIG_PCI
4498
	pci_unregister_driver(&mv_pci_driver);
S
Saeed Bishara 已提交
4499
#endif
S
Saeed Bishara 已提交
4500
	platform_driver_unregister(&mv_platform_driver);
4501 4502 4503 4504 4505 4506 4507
}

MODULE_AUTHOR("Brett Russ");
MODULE_DESCRIPTION("SCSI low-level driver for Marvell SATA controllers");
MODULE_LICENSE("GPL");
MODULE_DEVICE_TABLE(pci, mv_pci_tbl);
MODULE_VERSION(DRV_VERSION);
M
Mark Lord 已提交
4508
MODULE_ALIAS("platform:" DRV_NAME);
4509 4510 4511

module_init(mv_init);
module_exit(mv_exit);