mpic.c 41.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
/*
 *  arch/powerpc/kernel/mpic.c
 *
 *  Driver for interrupt controllers following the OpenPIC standard, the
 *  common implementation beeing IBM's MPIC. This driver also can deal
 *  with various broken implementations of this HW.
 *
 *  Copyright (C) 2004 Benjamin Herrenschmidt, IBM Corp.
 *
 *  This file is subject to the terms and conditions of the GNU General Public
 *  License.  See the file COPYING in the main directory of this archive
 *  for more details.
 */

#undef DEBUG
16 17 18
#undef DEBUG_IPI
#undef DEBUG_IRQ
#undef DEBUG_LOW
19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38

#include <linux/types.h>
#include <linux/kernel.h>
#include <linux/init.h>
#include <linux/irq.h>
#include <linux/smp.h>
#include <linux/interrupt.h>
#include <linux/bootmem.h>
#include <linux/spinlock.h>
#include <linux/pci.h>

#include <asm/ptrace.h>
#include <asm/signal.h>
#include <asm/io.h>
#include <asm/pgtable.h>
#include <asm/irq.h>
#include <asm/machdep.h>
#include <asm/mpic.h>
#include <asm/smp.h>

M
Michael Ellerman 已提交
39 40
#include "mpic.h"

41 42 43 44 45 46 47 48 49 50
#ifdef DEBUG
#define DBG(fmt...) printk(fmt)
#else
#define DBG(fmt...)
#endif

static struct mpic *mpics;
static struct mpic *mpic_primary;
static DEFINE_SPINLOCK(mpic_lock);

51
#ifdef CONFIG_PPC32	/* XXX for now */
52 53 54 55 56
#ifdef CONFIG_IRQ_ALL_CPUS
#define distribute_irqs	(1)
#else
#define distribute_irqs	(0)
#endif
57
#endif
58

59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85
#ifdef CONFIG_MPIC_WEIRD
static u32 mpic_infos[][MPIC_IDX_END] = {
	[0] = {	/* Original OpenPIC compatible MPIC */
		MPIC_GREG_BASE,
		MPIC_GREG_FEATURE_0,
		MPIC_GREG_GLOBAL_CONF_0,
		MPIC_GREG_VENDOR_ID,
		MPIC_GREG_IPI_VECTOR_PRI_0,
		MPIC_GREG_IPI_STRIDE,
		MPIC_GREG_SPURIOUS,
		MPIC_GREG_TIMER_FREQ,

		MPIC_TIMER_BASE,
		MPIC_TIMER_STRIDE,
		MPIC_TIMER_CURRENT_CNT,
		MPIC_TIMER_BASE_CNT,
		MPIC_TIMER_VECTOR_PRI,
		MPIC_TIMER_DESTINATION,

		MPIC_CPU_BASE,
		MPIC_CPU_STRIDE,
		MPIC_CPU_IPI_DISPATCH_0,
		MPIC_CPU_IPI_DISPATCH_STRIDE,
		MPIC_CPU_CURRENT_TASK_PRI,
		MPIC_CPU_WHOAMI,
		MPIC_CPU_INTACK,
		MPIC_CPU_EOI,
86
		MPIC_CPU_MCACK,
87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124

		MPIC_IRQ_BASE,
		MPIC_IRQ_STRIDE,
		MPIC_IRQ_VECTOR_PRI,
		MPIC_VECPRI_VECTOR_MASK,
		MPIC_VECPRI_POLARITY_POSITIVE,
		MPIC_VECPRI_POLARITY_NEGATIVE,
		MPIC_VECPRI_SENSE_LEVEL,
		MPIC_VECPRI_SENSE_EDGE,
		MPIC_VECPRI_POLARITY_MASK,
		MPIC_VECPRI_SENSE_MASK,
		MPIC_IRQ_DESTINATION
	},
	[1] = {	/* Tsi108/109 PIC */
		TSI108_GREG_BASE,
		TSI108_GREG_FEATURE_0,
		TSI108_GREG_GLOBAL_CONF_0,
		TSI108_GREG_VENDOR_ID,
		TSI108_GREG_IPI_VECTOR_PRI_0,
		TSI108_GREG_IPI_STRIDE,
		TSI108_GREG_SPURIOUS,
		TSI108_GREG_TIMER_FREQ,

		TSI108_TIMER_BASE,
		TSI108_TIMER_STRIDE,
		TSI108_TIMER_CURRENT_CNT,
		TSI108_TIMER_BASE_CNT,
		TSI108_TIMER_VECTOR_PRI,
		TSI108_TIMER_DESTINATION,

		TSI108_CPU_BASE,
		TSI108_CPU_STRIDE,
		TSI108_CPU_IPI_DISPATCH_0,
		TSI108_CPU_IPI_DISPATCH_STRIDE,
		TSI108_CPU_CURRENT_TASK_PRI,
		TSI108_CPU_WHOAMI,
		TSI108_CPU_INTACK,
		TSI108_CPU_EOI,
125
		TSI108_CPU_MCACK,
126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148

		TSI108_IRQ_BASE,
		TSI108_IRQ_STRIDE,
		TSI108_IRQ_VECTOR_PRI,
		TSI108_VECPRI_VECTOR_MASK,
		TSI108_VECPRI_POLARITY_POSITIVE,
		TSI108_VECPRI_POLARITY_NEGATIVE,
		TSI108_VECPRI_SENSE_LEVEL,
		TSI108_VECPRI_SENSE_EDGE,
		TSI108_VECPRI_POLARITY_MASK,
		TSI108_VECPRI_SENSE_MASK,
		TSI108_IRQ_DESTINATION
	},
};

#define MPIC_INFO(name) mpic->hw_set[MPIC_IDX_##name]

#else /* CONFIG_MPIC_WEIRD */

#define MPIC_INFO(name) MPIC_##name

#endif /* CONFIG_MPIC_WEIRD */

149 150 151 152 153
/*
 * Register accessor functions
 */


154 155 156
static inline u32 _mpic_read(enum mpic_reg_type type,
			     struct mpic_reg_bank *rb,
			     unsigned int reg)
157
{
158 159 160
	switch(type) {
#ifdef CONFIG_PPC_DCR
	case mpic_access_dcr:
161
		return dcr_read(rb->dhost, reg);
162 163 164 165 166 167 168
#endif
	case mpic_access_mmio_be:
		return in_be32(rb->base + (reg >> 2));
	case mpic_access_mmio_le:
	default:
		return in_le32(rb->base + (reg >> 2));
	}
169 170
}

171 172 173
static inline void _mpic_write(enum mpic_reg_type type,
			       struct mpic_reg_bank *rb,
 			       unsigned int reg, u32 value)
174
{
175 176 177
	switch(type) {
#ifdef CONFIG_PPC_DCR
	case mpic_access_dcr:
178
		return dcr_write(rb->dhost, reg, value);
179 180 181 182 183 184 185
#endif
	case mpic_access_mmio_be:
		return out_be32(rb->base + (reg >> 2), value);
	case mpic_access_mmio_le:
	default:
		return out_le32(rb->base + (reg >> 2), value);
	}
186 187 188 189
}

static inline u32 _mpic_ipi_read(struct mpic *mpic, unsigned int ipi)
{
190
	enum mpic_reg_type type = mpic->reg_type;
191 192
	unsigned int offset = MPIC_INFO(GREG_IPI_VECTOR_PRI_0) +
			      (ipi * MPIC_INFO(GREG_IPI_STRIDE));
193

194 195 196
	if ((mpic->flags & MPIC_BROKEN_IPI) && type == mpic_access_mmio_le)
		type = mpic_access_mmio_be;
	return _mpic_read(type, &mpic->gregs, offset);
197 198 199 200
}

static inline void _mpic_ipi_write(struct mpic *mpic, unsigned int ipi, u32 value)
{
201 202
	unsigned int offset = MPIC_INFO(GREG_IPI_VECTOR_PRI_0) +
			      (ipi * MPIC_INFO(GREG_IPI_STRIDE));
203

204
	_mpic_write(mpic->reg_type, &mpic->gregs, offset, value);
205 206 207 208 209 210 211 212
}

static inline u32 _mpic_cpu_read(struct mpic *mpic, unsigned int reg)
{
	unsigned int cpu = 0;

	if (mpic->flags & MPIC_PRIMARY)
		cpu = hard_smp_processor_id();
213
	return _mpic_read(mpic->reg_type, &mpic->cpuregs[cpu], reg);
214 215 216 217 218 219 220 221 222
}

static inline void _mpic_cpu_write(struct mpic *mpic, unsigned int reg, u32 value)
{
	unsigned int cpu = 0;

	if (mpic->flags & MPIC_PRIMARY)
		cpu = hard_smp_processor_id();

223
	_mpic_write(mpic->reg_type, &mpic->cpuregs[cpu], reg, value);
224 225 226 227 228 229 230
}

static inline u32 _mpic_irq_read(struct mpic *mpic, unsigned int src_no, unsigned int reg)
{
	unsigned int	isu = src_no >> mpic->isu_shift;
	unsigned int	idx = src_no & mpic->isu_mask;

231 232 233 234 235 236 237
#ifdef CONFIG_MPIC_BROKEN_REGREAD
	if (reg == 0)
		return mpic->isu_reg0_shadow[idx];
	else
#endif
		return _mpic_read(mpic->reg_type, &mpic->isus[isu],
				  reg + (idx * MPIC_INFO(IRQ_STRIDE)));
238 239 240 241 242 243 244 245
}

static inline void _mpic_irq_write(struct mpic *mpic, unsigned int src_no,
				   unsigned int reg, u32 value)
{
	unsigned int	isu = src_no >> mpic->isu_shift;
	unsigned int	idx = src_no & mpic->isu_mask;

246
	_mpic_write(mpic->reg_type, &mpic->isus[isu],
247
		    reg + (idx * MPIC_INFO(IRQ_STRIDE)), value);
248 249 250 251 252

#ifdef CONFIG_MPIC_BROKEN_REGREAD
	if (reg == 0)
		mpic->isu_reg0_shadow[idx] = value;
#endif
253 254
}

255 256
#define mpic_read(b,r)		_mpic_read(mpic->reg_type,&(b),(r))
#define mpic_write(b,r,v)	_mpic_write(mpic->reg_type,&(b),(r),(v))
257 258 259 260 261 262 263 264 265 266 267 268 269
#define mpic_ipi_read(i)	_mpic_ipi_read(mpic,(i))
#define mpic_ipi_write(i,v)	_mpic_ipi_write(mpic,(i),(v))
#define mpic_cpu_read(i)	_mpic_cpu_read(mpic,(i))
#define mpic_cpu_write(i,v)	_mpic_cpu_write(mpic,(i),(v))
#define mpic_irq_read(s,r)	_mpic_irq_read(mpic,(s),(r))
#define mpic_irq_write(s,r,v)	_mpic_irq_write(mpic,(s),(r),(v))


/*
 * Low level utility functions
 */


270
static void _mpic_map_mmio(struct mpic *mpic, phys_addr_t phys_addr,
271 272 273 274 275 276 277 278 279 280 281
			   struct mpic_reg_bank *rb, unsigned int offset,
			   unsigned int size)
{
	rb->base = ioremap(phys_addr + offset, size);
	BUG_ON(rb->base == NULL);
}

#ifdef CONFIG_PPC_DCR
static void _mpic_map_dcr(struct mpic *mpic, struct mpic_reg_bank *rb,
			  unsigned int offset, unsigned int size)
{
282 283 284 285 286
	const u32 *dbasep;

	dbasep = of_get_property(mpic->irqhost->of_node, "dcr-reg", NULL);

	rb->dhost = dcr_map(mpic->irqhost->of_node, *dbasep + offset, size);
287 288 289
	BUG_ON(!DCR_MAP_OK(rb->dhost));
}

290
static inline void mpic_map(struct mpic *mpic, phys_addr_t phys_addr,
291 292 293 294 295 296 297 298 299 300 301 302 303
			    struct mpic_reg_bank *rb, unsigned int offset,
			    unsigned int size)
{
	if (mpic->flags & MPIC_USES_DCR)
		_mpic_map_dcr(mpic, rb, offset, size);
	else
		_mpic_map_mmio(mpic, phys_addr, rb, offset, size);
}
#else /* CONFIG_PPC_DCR */
#define mpic_map(m,p,b,o,s)	_mpic_map_mmio(m,p,b,o,s)
#endif /* !CONFIG_PPC_DCR */


304 305 306 307 308 309 310 311

/* Check if we have one of those nice broken MPICs with a flipped endian on
 * reads from IPI registers
 */
static void __init mpic_test_broken_ipi(struct mpic *mpic)
{
	u32 r;

312 313
	mpic_write(mpic->gregs, MPIC_INFO(GREG_IPI_VECTOR_PRI_0), MPIC_VECPRI_MASK);
	r = mpic_read(mpic->gregs, MPIC_INFO(GREG_IPI_VECTOR_PRI_0));
314 315 316 317 318 319 320

	if (r == le32_to_cpu(MPIC_VECPRI_MASK)) {
		printk(KERN_INFO "mpic: Detected reversed IPI registers\n");
		mpic->flags |= MPIC_BROKEN_IPI;
	}
}

321
#ifdef CONFIG_MPIC_U3_HT_IRQS
322 323 324 325

/* Test if an interrupt is sourced from HyperTransport (used on broken U3s)
 * to force the edge setting on the MPIC and do the ack workaround.
 */
326
static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source)
327
{
328
	if (source >= 128 || !mpic->fixups)
329
		return 0;
330
	return mpic->fixups[source].base != NULL;
331 332
}

333

334
static inline void mpic_ht_end_irq(struct mpic *mpic, unsigned int source)
335
{
336
	struct mpic_irq_fixup *fixup = &mpic->fixups[source];
337

338 339 340 341 342 343 344 345 346 347
	if (fixup->applebase) {
		unsigned int soff = (fixup->index >> 3) & ~3;
		unsigned int mask = 1U << (fixup->index & 0x1f);
		writel(mask, fixup->applebase + soff);
	} else {
		spin_lock(&mpic->fixup_lock);
		writeb(0x11 + 2 * fixup->index, fixup->base + 2);
		writel(fixup->data, fixup->base + 4);
		spin_unlock(&mpic->fixup_lock);
	}
348 349
}

350 351 352 353 354 355 356 357 358 359
static void mpic_startup_ht_interrupt(struct mpic *mpic, unsigned int source,
				      unsigned int irqflags)
{
	struct mpic_irq_fixup *fixup = &mpic->fixups[source];
	unsigned long flags;
	u32 tmp;

	if (fixup->base == NULL)
		return;

360
	DBG("startup_ht_interrupt(0x%x, 0x%x) index: %d\n",
361 362 363 364 365 366 367 368 369 370
	    source, irqflags, fixup->index);
	spin_lock_irqsave(&mpic->fixup_lock, flags);
	/* Enable and configure */
	writeb(0x10 + 2 * fixup->index, fixup->base + 2);
	tmp = readl(fixup->base + 4);
	tmp &= ~(0x23U);
	if (irqflags & IRQ_LEVEL)
		tmp |= 0x22;
	writel(tmp, fixup->base + 4);
	spin_unlock_irqrestore(&mpic->fixup_lock, flags);
371 372 373 374 375 376

#ifdef CONFIG_PM
	/* use the lowest bit inverted to the actual HW,
	 * set if this fixup was enabled, clear otherwise */
	mpic->save_data[source].fixup_data = tmp | 1;
#endif
377 378 379 380 381 382 383 384 385 386 387 388
}

static void mpic_shutdown_ht_interrupt(struct mpic *mpic, unsigned int source,
				       unsigned int irqflags)
{
	struct mpic_irq_fixup *fixup = &mpic->fixups[source];
	unsigned long flags;
	u32 tmp;

	if (fixup->base == NULL)
		return;

389
	DBG("shutdown_ht_interrupt(0x%x, 0x%x)\n", source, irqflags);
390 391 392 393 394

	/* Disable */
	spin_lock_irqsave(&mpic->fixup_lock, flags);
	writeb(0x10 + 2 * fixup->index, fixup->base + 2);
	tmp = readl(fixup->base + 4);
395
	tmp |= 1;
396 397
	writel(tmp, fixup->base + 4);
	spin_unlock_irqrestore(&mpic->fixup_lock, flags);
398 399 400 401 402 403

#ifdef CONFIG_PM
	/* use the lowest bit inverted to the actual HW,
	 * set if this fixup was enabled, clear otherwise */
	mpic->save_data[source].fixup_data = tmp & ~1;
#endif
404
}
405

406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449
#ifdef CONFIG_PCI_MSI
static void __init mpic_scan_ht_msi(struct mpic *mpic, u8 __iomem *devbase,
				    unsigned int devfn)
{
	u8 __iomem *base;
	u8 pos, flags;
	u64 addr = 0;

	for (pos = readb(devbase + PCI_CAPABILITY_LIST); pos != 0;
	     pos = readb(devbase + pos + PCI_CAP_LIST_NEXT)) {
		u8 id = readb(devbase + pos + PCI_CAP_LIST_ID);
		if (id == PCI_CAP_ID_HT) {
			id = readb(devbase + pos + 3);
			if ((id & HT_5BIT_CAP_MASK) == HT_CAPTYPE_MSI_MAPPING)
				break;
		}
	}

	if (pos == 0)
		return;

	base = devbase + pos;

	flags = readb(base + HT_MSI_FLAGS);
	if (!(flags & HT_MSI_FLAGS_FIXED)) {
		addr = readl(base + HT_MSI_ADDR_LO) & HT_MSI_ADDR_LO_MASK;
		addr = addr | ((u64)readl(base + HT_MSI_ADDR_HI) << 32);
	}

	printk(KERN_DEBUG "mpic:   - HT:%02x.%x %s MSI mapping found @ 0x%lx\n",
		PCI_SLOT(devfn), PCI_FUNC(devfn),
		flags & HT_MSI_FLAGS_ENABLE ? "enabled" : "disabled", addr);

	if (!(flags & HT_MSI_FLAGS_ENABLE))
		writeb(flags | HT_MSI_FLAGS_ENABLE, base + HT_MSI_FLAGS);
}
#else
static void __init mpic_scan_ht_msi(struct mpic *mpic, u8 __iomem *devbase,
				    unsigned int devfn)
{
	return;
}
#endif

450 451
static void __init mpic_scan_ht_pic(struct mpic *mpic, u8 __iomem *devbase,
				    unsigned int devfn, u32 vdid)
452
{
453
	int i, irq, n;
454
	u8 __iomem *base;
455
	u32 tmp;
456
	u8 pos;
457

458 459 460
	for (pos = readb(devbase + PCI_CAPABILITY_LIST); pos != 0;
	     pos = readb(devbase + pos + PCI_CAP_LIST_NEXT)) {
		u8 id = readb(devbase + pos + PCI_CAP_LIST_ID);
461
		if (id == PCI_CAP_ID_HT) {
462
			id = readb(devbase + pos + 3);
463
			if ((id & HT_5BIT_CAP_MASK) == HT_CAPTYPE_IRQ)
464 465
				break;
		}
466
	}
467 468 469
	if (pos == 0)
		return;

470 471 472
	base = devbase + pos;
	writeb(0x01, base + 2);
	n = (readl(base + 4) >> 16) & 0xff;
473

474 475 476
	printk(KERN_INFO "mpic:   - HT:%02x.%x [0x%02x] vendor %04x device %04x"
	       " has %d irqs\n",
	       devfn >> 3, devfn & 0x7, pos, vdid & 0xffff, vdid >> 16, n + 1);
477 478

	for (i = 0; i <= n; i++) {
479 480
		writeb(0x10 + 2 * i, base + 2);
		tmp = readl(base + 4);
481
		irq = (tmp >> 16) & 0xff;
482 483 484 485 486 487 488 489 490 491 492 493 494
		DBG("HT PIC index 0x%x, irq 0x%x, tmp: %08x\n", i, irq, tmp);
		/* mask it , will be unmasked later */
		tmp |= 0x1;
		writel(tmp, base + 4);
		mpic->fixups[irq].index = i;
		mpic->fixups[irq].base = base;
		/* Apple HT PIC has a non-standard way of doing EOIs */
		if ((vdid & 0xffff) == 0x106b)
			mpic->fixups[irq].applebase = devbase + 0x60;
		else
			mpic->fixups[irq].applebase = NULL;
		writeb(0x11 + 2 * i, base + 2);
		mpic->fixups[irq].data = readl(base + 4) | 0x80000000;
495 496 497
	}
}
 
498

499
static void __init mpic_scan_ht_pics(struct mpic *mpic)
500 501 502 503
{
	unsigned int devfn;
	u8 __iomem *cfgspace;

504
	printk(KERN_INFO "mpic: Setting up HT PICs workarounds for U3/U4\n");
505 506 507 508 509 510 511 512 513

	/* Allocate fixups array */
	mpic->fixups = alloc_bootmem(128 * sizeof(struct mpic_irq_fixup));
	BUG_ON(mpic->fixups == NULL);
	memset(mpic->fixups, 0, 128 * sizeof(struct mpic_irq_fixup));

	/* Init spinlock */
	spin_lock_init(&mpic->fixup_lock);

514 515
	/* Map U3 config space. We assume all IO-APICs are on the primary bus
	 * so we only need to map 64kB.
516
	 */
517
	cfgspace = ioremap(0xf2000000, 0x10000);
518 519
	BUG_ON(cfgspace == NULL);

520 521
	/* Now we scan all slots. We do a very quick scan, we read the header
	 * type, vendor ID and device ID only, that's plenty enough
522
	 */
523
	for (devfn = 0; devfn < 0x100; devfn++) {
524 525 526
		u8 __iomem *devbase = cfgspace + (devfn << 8);
		u8 hdr_type = readb(devbase + PCI_HEADER_TYPE);
		u32 l = readl(devbase + PCI_VENDOR_ID);
527
		u16 s;
528 529 530 531 532 533 534

		DBG("devfn %x, l: %x\n", devfn, l);

		/* If no device, skip */
		if (l == 0xffffffff || l == 0x00000000 ||
		    l == 0x0000ffff || l == 0xffff0000)
			goto next;
535 536 537 538
		/* Check if is supports capability lists */
		s = readw(devbase + PCI_STATUS);
		if (!(s & PCI_STATUS_CAP_LIST))
			goto next;
539

540
		mpic_scan_ht_pic(mpic, devbase, devfn, l);
541
		mpic_scan_ht_msi(mpic, devbase, devfn);
542

543 544
	next:
		/* next device, if function 0 */
545
		if (PCI_FUNC(devfn) == 0 && (hdr_type & 0x80) == 0)
546 547 548 549
			devfn += 7;
	}
}

550
#else /* CONFIG_MPIC_U3_HT_IRQS */
551 552 553 554 555 556 557 558 559 560

static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source)
{
	return 0;
}

static void __init mpic_scan_ht_pics(struct mpic *mpic)
{
}

561
#endif /* CONFIG_MPIC_U3_HT_IRQS */
562 563


564 565
#define mpic_irq_to_hw(virq)	((unsigned int)irq_map[virq].hwirq)

566 567 568
/* Find an mpic associated with a given linux interrupt */
static struct mpic *mpic_find(unsigned int irq, unsigned int *is_ipi)
{
569
	unsigned int src = mpic_irq_to_hw(irq);
570
	struct mpic *mpic;
571 572 573

	if (irq < NUM_ISA_INTERRUPTS)
		return NULL;
574 575 576

	mpic = irq_desc[irq].chip_data;

577
	if (is_ipi)
578 579
		*is_ipi = (src >= mpic->ipi_vecs[0] &&
			   src <= mpic->ipi_vecs[3]);
580

581
	return mpic;
582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598
}

/* Convert a cpu mask from logical to physical cpu numbers. */
static inline u32 mpic_physmask(u32 cpumask)
{
	int i;
	u32 mask = 0;

	for (i = 0; i < NR_CPUS; ++i, cpumask >>= 1)
		mask |= (cpumask & 1) << get_hard_smp_processor_id(i);
	return mask;
}

#ifdef CONFIG_SMP
/* Get the mpic structure from the IPI number */
static inline struct mpic * mpic_from_ipi(unsigned int ipi)
{
599
	return irq_desc[ipi].chip_data;
600 601 602 603 604 605
}
#endif

/* Get the mpic structure from the irq number */
static inline struct mpic * mpic_from_irq(unsigned int irq)
{
606
	return irq_desc[irq].chip_data;
607 608 609 610 611
}

/* Send an EOI */
static inline void mpic_eoi(struct mpic *mpic)
{
612 613
	mpic_cpu_write(MPIC_INFO(CPU_EOI), 0);
	(void)mpic_cpu_read(MPIC_INFO(CPU_WHOAMI));
614 615 616
}

#ifdef CONFIG_SMP
617
static irqreturn_t mpic_ipi_action(int irq, void *data)
618
{
619
	long ipi = (long)data;
620

621
	smp_message_recv(ipi);
622

623 624 625 626 627 628 629 630 631
	return IRQ_HANDLED;
}
#endif /* CONFIG_SMP */

/*
 * Linux descriptor level callbacks
 */


632
void mpic_unmask_irq(unsigned int irq)
633 634 635
{
	unsigned int loops = 100000;
	struct mpic *mpic = mpic_from_irq(irq);
636
	unsigned int src = mpic_irq_to_hw(irq);
637

638
	DBG("%p: %s: enable_irq: %d (src %d)\n", mpic, mpic->name, irq, src);
639

640 641
	mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
		       mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) &
642
		       ~MPIC_VECPRI_MASK);
643 644 645 646 647 648
	/* make sure mask gets to controller before we return to user */
	do {
		if (!loops--) {
			printk(KERN_ERR "mpic_enable_irq timeout\n");
			break;
		}
649
	} while(mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) & MPIC_VECPRI_MASK);
650 651
}

652
void mpic_mask_irq(unsigned int irq)
653 654 655
{
	unsigned int loops = 100000;
	struct mpic *mpic = mpic_from_irq(irq);
656
	unsigned int src = mpic_irq_to_hw(irq);
657 658 659

	DBG("%s: disable_irq: %d (src %d)\n", mpic->name, irq, src);

660 661
	mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
		       mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) |
662
		       MPIC_VECPRI_MASK);
663 664 665 666 667 668 669

	/* make sure mask gets to controller before we return to user */
	do {
		if (!loops--) {
			printk(KERN_ERR "mpic_enable_irq timeout\n");
			break;
		}
670
	} while(!(mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) & MPIC_VECPRI_MASK));
671 672
}

673
void mpic_end_irq(unsigned int irq)
674
{
675 676 677 678 679 680 681 682 683 684 685 686 687
	struct mpic *mpic = mpic_from_irq(irq);

#ifdef DEBUG_IRQ
	DBG("%s: end_irq: %d\n", mpic->name, irq);
#endif
	/* We always EOI on end_irq() even for edge interrupts since that
	 * should only lower the priority, the MPIC should have properly
	 * latched another edge interrupt coming in anyway
	 */

	mpic_eoi(mpic);
}

688
#ifdef CONFIG_MPIC_U3_HT_IRQS
689 690 691

static void mpic_unmask_ht_irq(unsigned int irq)
{
692
	struct mpic *mpic = mpic_from_irq(irq);
693
	unsigned int src = mpic_irq_to_hw(irq);
694

695
	mpic_unmask_irq(irq);
696

697 698 699 700 701 702 703
	if (irq_desc[irq].status & IRQ_LEVEL)
		mpic_ht_end_irq(mpic, src);
}

static unsigned int mpic_startup_ht_irq(unsigned int irq)
{
	struct mpic *mpic = mpic_from_irq(irq);
704
	unsigned int src = mpic_irq_to_hw(irq);
705

706 707 708 709
	mpic_unmask_irq(irq);
	mpic_startup_ht_interrupt(mpic, src, irq_desc[irq].status);

	return 0;
710 711
}

712 713 714
static void mpic_shutdown_ht_irq(unsigned int irq)
{
	struct mpic *mpic = mpic_from_irq(irq);
715
	unsigned int src = mpic_irq_to_hw(irq);
716 717 718 719 720 721

	mpic_shutdown_ht_interrupt(mpic, src, irq_desc[irq].status);
	mpic_mask_irq(irq);
}

static void mpic_end_ht_irq(unsigned int irq)
722 723
{
	struct mpic *mpic = mpic_from_irq(irq);
724
	unsigned int src = mpic_irq_to_hw(irq);
725

726
#ifdef DEBUG_IRQ
727
	DBG("%s: end_irq: %d\n", mpic->name, irq);
728
#endif
729 730 731 732 733
	/* We always EOI on end_irq() even for edge interrupts since that
	 * should only lower the priority, the MPIC should have properly
	 * latched another edge interrupt coming in anyway
	 */

734 735
	if (irq_desc[irq].status & IRQ_LEVEL)
		mpic_ht_end_irq(mpic, src);
736 737
	mpic_eoi(mpic);
}
738
#endif /* !CONFIG_MPIC_U3_HT_IRQS */
739

740 741
#ifdef CONFIG_SMP

742
static void mpic_unmask_ipi(unsigned int irq)
743 744
{
	struct mpic *mpic = mpic_from_ipi(irq);
745
	unsigned int src = mpic_irq_to_hw(irq) - mpic->ipi_vecs[0];
746 747 748 749 750

	DBG("%s: enable_ipi: %d (ipi %d)\n", mpic->name, irq, src);
	mpic_ipi_write(src, mpic_ipi_read(src) & ~MPIC_VECPRI_MASK);
}

751
static void mpic_mask_ipi(unsigned int irq)
752 753 754 755 756 757 758 759 760 761 762 763
{
	/* NEVER disable an IPI... that's just plain wrong! */
}

static void mpic_end_ipi(unsigned int irq)
{
	struct mpic *mpic = mpic_from_ipi(irq);

	/*
	 * IPIs are marked IRQ_PER_CPU. This has the side effect of
	 * preventing the IRQ_PENDING/IRQ_INPROGRESS logic from
	 * applying to them. We EOI them late to avoid re-entering.
764
	 * We mark IPI's with IRQF_DISABLED as they must run with
765 766 767 768 769 770 771
	 * irqs disabled.
	 */
	mpic_eoi(mpic);
}

#endif /* CONFIG_SMP */

772
void mpic_set_affinity(unsigned int irq, cpumask_t cpumask)
773 774
{
	struct mpic *mpic = mpic_from_irq(irq);
775
	unsigned int src = mpic_irq_to_hw(irq);
776 777 778 779 780

	cpumask_t tmp;

	cpus_and(tmp, cpumask, cpu_online_map);

781
	mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION),
782 783 784
		       mpic_physmask(cpus_addr(tmp)[0]));	
}

785
static unsigned int mpic_type_to_vecpri(struct mpic *mpic, unsigned int type)
786 787
{
	/* Now convert sense value */
788
	switch(type & IRQ_TYPE_SENSE_MASK) {
789
	case IRQ_TYPE_EDGE_RISING:
790 791
		return MPIC_INFO(VECPRI_SENSE_EDGE) |
		       MPIC_INFO(VECPRI_POLARITY_POSITIVE);
792
	case IRQ_TYPE_EDGE_FALLING:
793
	case IRQ_TYPE_EDGE_BOTH:
794 795
		return MPIC_INFO(VECPRI_SENSE_EDGE) |
		       MPIC_INFO(VECPRI_POLARITY_NEGATIVE);
796
	case IRQ_TYPE_LEVEL_HIGH:
797 798
		return MPIC_INFO(VECPRI_SENSE_LEVEL) |
		       MPIC_INFO(VECPRI_POLARITY_POSITIVE);
799 800
	case IRQ_TYPE_LEVEL_LOW:
	default:
801 802
		return MPIC_INFO(VECPRI_SENSE_LEVEL) |
		       MPIC_INFO(VECPRI_POLARITY_NEGATIVE);
803
	}
804 805
}

806
int mpic_set_irq_type(unsigned int virq, unsigned int flow_type)
807 808 809 810 811 812
{
	struct mpic *mpic = mpic_from_irq(virq);
	unsigned int src = mpic_irq_to_hw(virq);
	struct irq_desc *desc = get_irq_desc(virq);
	unsigned int vecpri, vold, vnew;

813 814
	DBG("mpic: set_irq_type(mpic:@%p,virq:%d,src:0x%x,type:0x%x)\n",
	    mpic, virq, src, flow_type);
815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833

	if (src >= mpic->irq_count)
		return -EINVAL;

	if (flow_type == IRQ_TYPE_NONE)
		if (mpic->senses && src < mpic->senses_count)
			flow_type = mpic->senses[src];
	if (flow_type == IRQ_TYPE_NONE)
		flow_type = IRQ_TYPE_LEVEL_LOW;

	desc->status &= ~(IRQ_TYPE_SENSE_MASK | IRQ_LEVEL);
	desc->status |= flow_type & IRQ_TYPE_SENSE_MASK;
	if (flow_type & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW))
		desc->status |= IRQ_LEVEL;

	if (mpic_is_ht_interrupt(mpic, src))
		vecpri = MPIC_VECPRI_POLARITY_POSITIVE |
			MPIC_VECPRI_SENSE_EDGE;
	else
834
		vecpri = mpic_type_to_vecpri(mpic, flow_type);
835

836 837 838
	vold = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI));
	vnew = vold & ~(MPIC_INFO(VECPRI_POLARITY_MASK) |
			MPIC_INFO(VECPRI_SENSE_MASK));
839 840
	vnew |= vecpri;
	if (vold != vnew)
841
		mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI), vnew);
842 843

	return 0;
844 845
}

846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863
void mpic_set_vector(unsigned int virq, unsigned int vector)
{
	struct mpic *mpic = mpic_from_irq(virq);
	unsigned int src = mpic_irq_to_hw(virq);
	unsigned int vecpri;

	DBG("mpic: set_vector(mpic:@%p,virq:%d,src:%d,vector:0x%x)\n",
	    mpic, virq, src, vector);

	if (src >= mpic->irq_count)
		return;

	vecpri = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI));
	vecpri = vecpri & ~MPIC_INFO(VECPRI_VECTOR_MASK);
	vecpri |= vector;
	mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI), vecpri);
}

864
static struct irq_chip mpic_irq_chip = {
865 866 867 868
	.mask		= mpic_mask_irq,
	.unmask		= mpic_unmask_irq,
	.eoi		= mpic_end_irq,
	.set_type	= mpic_set_irq_type,
869 870 871 872
};

#ifdef CONFIG_SMP
static struct irq_chip mpic_ipi_chip = {
873 874 875
	.mask		= mpic_mask_ipi,
	.unmask		= mpic_unmask_ipi,
	.eoi		= mpic_end_ipi,
876 877 878
};
#endif /* CONFIG_SMP */

879
#ifdef CONFIG_MPIC_U3_HT_IRQS
880 881 882 883 884 885
static struct irq_chip mpic_irq_ht_chip = {
	.startup	= mpic_startup_ht_irq,
	.shutdown	= mpic_shutdown_ht_irq,
	.mask		= mpic_mask_irq,
	.unmask		= mpic_unmask_ht_irq,
	.eoi		= mpic_end_ht_irq,
886
	.set_type	= mpic_set_irq_type,
887
};
888
#endif /* CONFIG_MPIC_U3_HT_IRQS */
889

890

891 892 893
static int mpic_host_match(struct irq_host *h, struct device_node *node)
{
	/* Exact match, unless mpic node is NULL */
894
	return h->of_node == NULL || h->of_node == node;
895 896 897
}

static int mpic_host_map(struct irq_host *h, unsigned int virq,
898
			 irq_hw_number_t hw)
899 900
{
	struct mpic *mpic = h->host_data;
901
	struct irq_chip *chip;
902

903
	DBG("mpic: map virq %d, hwirq 0x%lx\n", virq, hw);
904

905
	if (hw == mpic->spurious_vec)
906
		return -EINVAL;
907 908
	if (mpic->protected && test_bit(hw, mpic->protected))
		return -EINVAL;
909

910
#ifdef CONFIG_SMP
911
	else if (hw >= mpic->ipi_vecs[0]) {
912 913
		WARN_ON(!(mpic->flags & MPIC_PRIMARY));

914
		DBG("mpic: mapping as IPI\n");
915 916 917 918 919 920 921 922 923 924
		set_irq_chip_data(virq, mpic);
		set_irq_chip_and_handler(virq, &mpic->hc_ipi,
					 handle_percpu_irq);
		return 0;
	}
#endif /* CONFIG_SMP */

	if (hw >= mpic->irq_count)
		return -EINVAL;

M
Michael Ellerman 已提交
925 926
	mpic_msi_reserve_hwirq(mpic, hw);

927
	/* Default chip */
928 929
	chip = &mpic->hc_irq;

930
#ifdef CONFIG_MPIC_U3_HT_IRQS
931
	/* Check for HT interrupts, override vecpri */
932
	if (mpic_is_ht_interrupt(mpic, hw))
933
		chip = &mpic->hc_ht_irq;
934
#endif /* CONFIG_MPIC_U3_HT_IRQS */
935

936
	DBG("mpic: mapping to irq chip @%p\n", chip);
937 938 939

	set_irq_chip_data(virq, mpic);
	set_irq_chip_and_handler(virq, chip, handle_fasteoi_irq);
940 941 942 943

	/* Set default irq type */
	set_irq_type(virq, IRQ_TYPE_NONE);

944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959
	return 0;
}

static int mpic_host_xlate(struct irq_host *h, struct device_node *ct,
			   u32 *intspec, unsigned int intsize,
			   irq_hw_number_t *out_hwirq, unsigned int *out_flags)

{
	static unsigned char map_mpic_senses[4] = {
		IRQ_TYPE_EDGE_RISING,
		IRQ_TYPE_LEVEL_LOW,
		IRQ_TYPE_LEVEL_HIGH,
		IRQ_TYPE_EDGE_FALLING,
	};

	*out_hwirq = intspec[0];
960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976
	if (intsize > 1) {
		u32 mask = 0x3;

		/* Apple invented a new race of encoding on machines with
		 * an HT APIC. They encode, among others, the index within
		 * the HT APIC. We don't care about it here since thankfully,
		 * it appears that they have the APIC already properly
		 * configured, and thus our current fixup code that reads the
		 * APIC config works fine. However, we still need to mask out
		 * bits in the specifier to make sure we only get bit 0 which
		 * is the level/edge bit (the only sense bit exposed by Apple),
		 * as their bit 1 means something else.
		 */
		if (machine_is(powermac))
			mask = 0x1;
		*out_flags = map_mpic_senses[intspec[1] & mask];
	} else
977 978
		*out_flags = IRQ_TYPE_NONE;

979 980 981
	DBG("mpic: xlate (%d cells: 0x%08x 0x%08x) to line 0x%lx sense 0x%x\n",
	    intsize, intspec[0], intspec[1], *out_hwirq, *out_flags);

982 983 984 985 986 987 988 989 990
	return 0;
}

static struct irq_host_ops mpic_host_ops = {
	.match = mpic_host_match,
	.map = mpic_host_map,
	.xlate = mpic_host_xlate,
};

991 992 993 994
/*
 * Exported functions
 */

995
struct mpic * __init mpic_alloc(struct device_node *node,
996
				phys_addr_t phys_addr,
997 998 999 1000 1001 1002 1003 1004 1005
				unsigned int flags,
				unsigned int isu_size,
				unsigned int irq_count,
				const char *name)
{
	struct mpic	*mpic;
	u32		reg;
	const char	*vers;
	int		i;
1006
	int		intvec_top;
1007
	u64		paddr = phys_addr;
1008 1009 1010 1011 1012 1013 1014 1015

	mpic = alloc_bootmem(sizeof(struct mpic));
	if (mpic == NULL)
		return NULL;
	
	memset(mpic, 0, sizeof(struct mpic));
	mpic->name = name;

1016 1017
	mpic->irqhost = irq_alloc_host(of_node_get(node), IRQ_HOST_MAP_LINEAR,
				       isu_size, &mpic_host_ops,
1018
				       flags & MPIC_LARGE_VECTORS ? 2048 : 256);
1019 1020 1021 1022 1023 1024
	if (mpic->irqhost == NULL) {
		of_node_put(node);
		return NULL;
	}

	mpic->irqhost->host_data = mpic;
1025
	mpic->hc_irq = mpic_irq_chip;
1026 1027 1028
	mpic->hc_irq.typename = name;
	if (flags & MPIC_PRIMARY)
		mpic->hc_irq.set_affinity = mpic_set_affinity;
1029
#ifdef CONFIG_MPIC_U3_HT_IRQS
1030 1031 1032 1033
	mpic->hc_ht_irq = mpic_irq_ht_chip;
	mpic->hc_ht_irq.typename = name;
	if (flags & MPIC_PRIMARY)
		mpic->hc_ht_irq.set_affinity = mpic_set_affinity;
1034
#endif /* CONFIG_MPIC_U3_HT_IRQS */
1035

1036
#ifdef CONFIG_SMP
1037
	mpic->hc_ipi = mpic_ipi_chip;
1038
	mpic->hc_ipi.typename = name;
1039 1040 1041 1042 1043 1044 1045
#endif /* CONFIG_SMP */

	mpic->flags = flags;
	mpic->isu_size = isu_size;
	mpic->irq_count = irq_count;
	mpic->num_sources = 0; /* so far */

1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060
	if (flags & MPIC_LARGE_VECTORS)
		intvec_top = 2047;
	else
		intvec_top = 255;

	mpic->timer_vecs[0] = intvec_top - 8;
	mpic->timer_vecs[1] = intvec_top - 7;
	mpic->timer_vecs[2] = intvec_top - 6;
	mpic->timer_vecs[3] = intvec_top - 5;
	mpic->ipi_vecs[0]   = intvec_top - 4;
	mpic->ipi_vecs[1]   = intvec_top - 3;
	mpic->ipi_vecs[2]   = intvec_top - 2;
	mpic->ipi_vecs[3]   = intvec_top - 1;
	mpic->spurious_vec  = intvec_top;

1061
	/* Check for "big-endian" in device-tree */
1062
	if (node && of_get_property(node, "big-endian", NULL) != NULL)
1063 1064
		mpic->flags |= MPIC_BIG_ENDIAN;

1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083
	/* Look for protected sources */
	if (node) {
		unsigned int psize, bits, mapsize;
		const u32 *psrc =
			of_get_property(node, "protected-sources", &psize);
		if (psrc) {
			psize /= 4;
			bits = intvec_top + 1;
			mapsize = BITS_TO_LONGS(bits) * sizeof(unsigned long);
			mpic->protected = alloc_bootmem(mapsize);
			BUG_ON(mpic->protected == NULL);
			memset(mpic->protected, 0, mapsize);
			for (i = 0; i < psize; i++) {
				if (psrc[i] > intvec_top)
					continue;
				__set_bit(psrc[i], mpic->protected);
			}
		}
	}
1084

1085 1086 1087 1088
#ifdef CONFIG_MPIC_WEIRD
	mpic->hw_set = mpic_infos[MPIC_GET_REGSET(flags)];
#endif

1089 1090 1091 1092
	/* default register type */
	mpic->reg_type = (flags & MPIC_BIG_ENDIAN) ?
		mpic_access_mmio_be : mpic_access_mmio_le;

1093 1094 1095 1096
	/* If no physical address is passed in, a device-node is mandatory */
	BUG_ON(paddr == 0 && node == NULL);

	/* If no physical address passed in, check if it's dcr based */
1097
	if (paddr == 0 && of_get_property(node, "dcr-reg", NULL) != NULL) {
1098
#ifdef CONFIG_PPC_DCR
1099
		mpic->flags |= MPIC_USES_DCR;
1100 1101
		mpic->reg_type = mpic_access_dcr;
#else
1102
		BUG();
1103
#endif /* CONFIG_PPC_DCR */
1104
	}
1105

1106 1107 1108 1109 1110
	/* If the MPIC is not DCR based, and no physical address was passed
	 * in, try to obtain one
	 */
	if (paddr == 0 && !(mpic->flags & MPIC_USES_DCR)) {
		const u32 *reg;
1111
		reg = of_get_property(node, "reg", NULL);
1112 1113 1114 1115 1116
		BUG_ON(reg == NULL);
		paddr = of_translate_address(node, reg);
		BUG_ON(paddr == OF_BAD_ADDR);
	}

1117
	/* Map the global registers */
1118 1119
	mpic_map(mpic, paddr, &mpic->gregs, MPIC_INFO(GREG_BASE), 0x1000);
	mpic_map(mpic, paddr, &mpic->tmregs, MPIC_INFO(TIMER_BASE), 0x1000);
1120 1121 1122

	/* Reset */
	if (flags & MPIC_WANTS_RESET) {
1123 1124
		mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
			   mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1125
			   | MPIC_GREG_GCONF_RESET);
1126
		while( mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1127 1128 1129 1130
		       & MPIC_GREG_GCONF_RESET)
			mb();
	}

1131 1132 1133 1134 1135
	if (flags & MPIC_ENABLE_MCK)
		mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
			   mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
			   | MPIC_GREG_GCONF_MCK);

1136 1137 1138 1139
	/* Read feature register, calculate num CPUs and, for non-ISU
	 * MPICs, num sources as well. On ISU MPICs, sources are counted
	 * as ISUs are added
	 */
1140
	reg = mpic_read(mpic->gregs, MPIC_INFO(GREG_FEATURE_0));
1141 1142 1143 1144 1145 1146 1147 1148
	mpic->num_cpus = ((reg & MPIC_GREG_FEATURE_LAST_CPU_MASK)
			  >> MPIC_GREG_FEATURE_LAST_CPU_SHIFT) + 1;
	if (isu_size == 0)
		mpic->num_sources = ((reg & MPIC_GREG_FEATURE_LAST_SRC_MASK)
				     >> MPIC_GREG_FEATURE_LAST_SRC_SHIFT) + 1;

	/* Map the per-CPU registers */
	for (i = 0; i < mpic->num_cpus; i++) {
1149
		mpic_map(mpic, paddr, &mpic->cpuregs[i],
1150 1151
			 MPIC_INFO(CPU_BASE) + i * MPIC_INFO(CPU_STRIDE),
			 0x1000);
1152 1153 1154 1155 1156
	}

	/* Initialize main ISU if none provided */
	if (mpic->isu_size == 0) {
		mpic->isu_size = mpic->num_sources;
1157
		mpic_map(mpic, paddr, &mpic->isus[0],
1158
			 MPIC_INFO(IRQ_BASE), MPIC_INFO(IRQ_STRIDE) * mpic->isu_size);
1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177
	}
	mpic->isu_shift = 1 + __ilog2(mpic->isu_size - 1);
	mpic->isu_mask = (1 << mpic->isu_shift) - 1;

	/* Display version */
	switch (reg & MPIC_GREG_FEATURE_VERSION_MASK) {
	case 1:
		vers = "1.0";
		break;
	case 2:
		vers = "1.2";
		break;
	case 3:
		vers = "1.3";
		break;
	default:
		vers = "<unknown>";
		break;
	}
1178 1179 1180 1181 1182
	printk(KERN_INFO "mpic: Setting up MPIC \"%s\" version %s at %llx,"
	       " max %d CPUs\n",
	       name, vers, (unsigned long long)paddr, mpic->num_cpus);
	printk(KERN_INFO "mpic: ISU size: %d, shift: %d, mask: %x\n",
	       mpic->isu_size, mpic->isu_shift, mpic->isu_mask);
1183 1184 1185 1186

	mpic->next = mpics;
	mpics = mpic;

1187
	if (flags & MPIC_PRIMARY) {
1188
		mpic_primary = mpic;
1189 1190
		irq_set_default_host(mpic->irqhost);
	}
1191 1192 1193 1194 1195

	return mpic;
}

void __init mpic_assign_isu(struct mpic *mpic, unsigned int isu_num,
1196
			    phys_addr_t paddr)
1197 1198 1199 1200 1201
{
	unsigned int isu_first = isu_num * mpic->isu_size;

	BUG_ON(isu_num >= MPIC_MAX_ISU);

1202
	mpic_map(mpic, paddr, &mpic->isus[isu_num], 0,
1203
		 MPIC_INFO(IRQ_STRIDE) * mpic->isu_size);
1204 1205 1206 1207
	if ((isu_first + mpic->isu_size) > mpic->num_sources)
		mpic->num_sources = isu_first + mpic->isu_size;
}

1208 1209 1210 1211 1212 1213
void __init mpic_set_default_senses(struct mpic *mpic, u8 *senses, int count)
{
	mpic->senses = senses;
	mpic->senses_count = count;
}

1214 1215 1216 1217 1218 1219 1220 1221 1222
void __init mpic_init(struct mpic *mpic)
{
	int i;

	BUG_ON(mpic->num_sources == 0);

	printk(KERN_INFO "mpic: Initializing for %d sources\n", mpic->num_sources);

	/* Set current processor priority to max */
1223
	mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0xf);
1224 1225 1226 1227

	/* Initialize timers: just disable them all */
	for (i = 0; i < 4; i++) {
		mpic_write(mpic->tmregs,
1228 1229
			   i * MPIC_INFO(TIMER_STRIDE) +
			   MPIC_INFO(TIMER_DESTINATION), 0);
1230
		mpic_write(mpic->tmregs,
1231 1232
			   i * MPIC_INFO(TIMER_STRIDE) +
			   MPIC_INFO(TIMER_VECTOR_PRI),
1233
			   MPIC_VECPRI_MASK |
1234
			   (mpic->timer_vecs[0] + i));
1235 1236 1237 1238 1239 1240 1241 1242
	}

	/* Initialize IPIs to our reserved vectors and mark them disabled for now */
	mpic_test_broken_ipi(mpic);
	for (i = 0; i < 4; i++) {
		mpic_ipi_write(i,
			       MPIC_VECPRI_MASK |
			       (10 << MPIC_VECPRI_PRIORITY_SHIFT) |
1243
			       (mpic->ipi_vecs[0] + i));
1244 1245 1246 1247 1248 1249
	}

	/* Initialize interrupt sources */
	if (mpic->irq_count == 0)
		mpic->irq_count = mpic->num_sources;

1250
	/* Do the HT PIC fixups on U3 broken mpic */
1251
	DBG("MPIC flags: %x\n", mpic->flags);
1252
	if ((mpic->flags & MPIC_U3_HT_IRQS) && (mpic->flags & MPIC_PRIMARY)) {
1253
		mpic_scan_ht_pics(mpic);
1254 1255
		mpic_u3msi_init(mpic);
	}
1256

1257 1258
	mpic_pasemi_msi_init(mpic);

1259 1260
	for (i = 0; i < mpic->num_sources; i++) {
		/* start with vector = source number, and masked */
1261 1262
		u32 vecpri = MPIC_VECPRI_MASK | i |
			(8 << MPIC_VECPRI_PRIORITY_SHIFT);
1263
		
1264 1265 1266
		/* check if protected */
		if (mpic->protected && test_bit(i, mpic->protected))
			continue;
1267
		/* init hw */
1268 1269
		mpic_irq_write(i, MPIC_INFO(IRQ_VECTOR_PRI), vecpri);
		mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
1270 1271 1272
			       1 << hard_smp_processor_id());
	}
	
1273 1274
	/* Init spurious vector */
	mpic_write(mpic->gregs, MPIC_INFO(GREG_SPURIOUS), mpic->spurious_vec);
1275

1276 1277 1278 1279 1280
	/* Disable 8259 passthrough, if supported */
	if (!(mpic->flags & MPIC_NO_PTHROU_DIS))
		mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
			   mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
			   | MPIC_GREG_GCONF_8259_PTHROU_DIS);
1281

1282 1283 1284 1285 1286
	if (mpic->flags & MPIC_NO_BIAS)
		mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
			mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
			| MPIC_GREG_GCONF_NO_BIAS);

1287
	/* Set current processor priority to 0 */
1288
	mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0);
1289 1290 1291 1292 1293 1294

#ifdef CONFIG_PM
	/* allocate memory to save mpic state */
	mpic->save_data = alloc_bootmem(mpic->num_sources * sizeof(struct mpic_irq_save));
	BUG_ON(mpic->save_data == NULL);
#endif
1295 1296
}

1297 1298 1299 1300 1301 1302 1303 1304 1305
void __init mpic_set_clk_ratio(struct mpic *mpic, u32 clock_ratio)
{
	u32 v;

	v = mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1);
	v &= ~MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO_MASK;
	v |= MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO(clock_ratio);
	mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1, v);
}
1306

1307 1308
void __init mpic_set_serial_int(struct mpic *mpic, int enable)
{
1309
	unsigned long flags;
1310 1311
	u32 v;

1312
	spin_lock_irqsave(&mpic_lock, flags);
1313 1314 1315 1316 1317 1318
	v = mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1);
	if (enable)
		v |= MPIC_GREG_GLOBAL_CONF_1_SIE;
	else
		v &= ~MPIC_GREG_GLOBAL_CONF_1_SIE;
	mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1, v);
1319
	spin_unlock_irqrestore(&mpic_lock, flags);
1320
}
1321 1322 1323 1324 1325

void mpic_irq_set_priority(unsigned int irq, unsigned int pri)
{
	int is_ipi;
	struct mpic *mpic = mpic_find(irq, &is_ipi);
1326
	unsigned int src = mpic_irq_to_hw(irq);
1327 1328 1329 1330 1331
	unsigned long flags;
	u32 reg;

	spin_lock_irqsave(&mpic_lock, flags);
	if (is_ipi) {
1332
		reg = mpic_ipi_read(src - mpic->ipi_vecs[0]) &
1333
			~MPIC_VECPRI_PRIORITY_MASK;
1334
		mpic_ipi_write(src - mpic->ipi_vecs[0],
1335 1336
			       reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
	} else {
1337
		reg = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI))
1338
			& ~MPIC_VECPRI_PRIORITY_MASK;
1339
		mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
1340 1341 1342 1343 1344 1345 1346 1347 1348
			       reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
	}
	spin_unlock_irqrestore(&mpic_lock, flags);
}

unsigned int mpic_irq_get_priority(unsigned int irq)
{
	int is_ipi;
	struct mpic *mpic = mpic_find(irq, &is_ipi);
1349
	unsigned int src = mpic_irq_to_hw(irq);
1350 1351 1352 1353 1354
	unsigned long flags;
	u32 reg;

	spin_lock_irqsave(&mpic_lock, flags);
	if (is_ipi)
1355
		reg = mpic_ipi_read(src = mpic->ipi_vecs[0]);
1356
	else
1357
		reg = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI));
1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378
	spin_unlock_irqrestore(&mpic_lock, flags);
	return (reg & MPIC_VECPRI_PRIORITY_MASK) >> MPIC_VECPRI_PRIORITY_SHIFT;
}

void mpic_setup_this_cpu(void)
{
#ifdef CONFIG_SMP
	struct mpic *mpic = mpic_primary;
	unsigned long flags;
	u32 msk = 1 << hard_smp_processor_id();
	unsigned int i;

	BUG_ON(mpic == NULL);

	DBG("%s: setup_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());

	spin_lock_irqsave(&mpic_lock, flags);

 	/* let the mpic know we want intrs. default affinity is 0xffffffff
	 * until changed via /proc. That's how it's done on x86. If we want
	 * it differently, then we should make sure we also change the default
1379
	 * values of irq_desc[].affinity in irq.c.
1380 1381 1382
 	 */
	if (distribute_irqs) {
	 	for (i = 0; i < mpic->num_sources ; i++)
1383 1384
			mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
				mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION)) | msk);
1385 1386 1387
	}

	/* Set current processor priority to 0 */
1388
	mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0);
1389 1390 1391 1392 1393 1394 1395 1396 1397

	spin_unlock_irqrestore(&mpic_lock, flags);
#endif /* CONFIG_SMP */
}

int mpic_cpu_get_priority(void)
{
	struct mpic *mpic = mpic_primary;

1398
	return mpic_cpu_read(MPIC_INFO(CPU_CURRENT_TASK_PRI));
1399 1400 1401 1402 1403 1404 1405
}

void mpic_cpu_set_priority(int prio)
{
	struct mpic *mpic = mpic_primary;

	prio &= MPIC_CPU_TASKPRI_MASK;
1406
	mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), prio);
1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427
}

/*
 * XXX: someone who knows mpic should check this.
 * do we need to eoi the ipi including for kexec cpu here (see xics comments)?
 * or can we reset the mpic in the new kernel?
 */
void mpic_teardown_this_cpu(int secondary)
{
	struct mpic *mpic = mpic_primary;
	unsigned long flags;
	u32 msk = 1 << hard_smp_processor_id();
	unsigned int i;

	BUG_ON(mpic == NULL);

	DBG("%s: teardown_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
	spin_lock_irqsave(&mpic_lock, flags);

	/* let the mpic know we don't want intrs.  */
	for (i = 0; i < mpic->num_sources ; i++)
1428 1429
		mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
			mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION)) & ~msk);
1430 1431

	/* Set current processor priority to max */
1432
	mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0xf);
1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443

	spin_unlock_irqrestore(&mpic_lock, flags);
}


void mpic_send_ipi(unsigned int ipi_no, unsigned int cpu_mask)
{
	struct mpic *mpic = mpic_primary;

	BUG_ON(mpic == NULL);

1444
#ifdef DEBUG_IPI
1445
	DBG("%s: send_ipi(ipi_no: %d)\n", mpic->name, ipi_no);
1446
#endif
1447

1448 1449
	mpic_cpu_write(MPIC_INFO(CPU_IPI_DISPATCH_0) +
		       ipi_no * MPIC_INFO(CPU_IPI_DISPATCH_STRIDE),
1450 1451 1452
		       mpic_physmask(cpu_mask & cpus_addr(cpu_online_map)[0]));
}

1453
static unsigned int _mpic_get_one_irq(struct mpic *mpic, int reg)
1454
{
1455
	u32 src;
1456

1457
	src = mpic_cpu_read(reg) & MPIC_INFO(VECPRI_VECTOR_MASK);
1458
#ifdef DEBUG_LOW
1459
	DBG("%s: get_one_irq(reg 0x%x): %d\n", mpic->name, reg, src);
1460
#endif
1461 1462 1463
	if (unlikely(src == mpic->spurious_vec)) {
		if (mpic->flags & MPIC_SPV_EOI)
			mpic_eoi(mpic);
1464
		return NO_IRQ;
1465
	}
1466 1467 1468 1469 1470 1471 1472 1473
	if (unlikely(mpic->protected && test_bit(src, mpic->protected))) {
		if (printk_ratelimit())
			printk(KERN_WARNING "%s: Got protected source %d !\n",
			       mpic->name, (int)src);
		mpic_eoi(mpic);
		return NO_IRQ;
	}

1474
	return irq_linear_revmap(mpic->irqhost, src);
1475 1476
}

1477 1478 1479 1480 1481
unsigned int mpic_get_one_irq(struct mpic *mpic)
{
	return _mpic_get_one_irq(mpic, MPIC_INFO(CPU_INTACK));
}

O
Olaf Hering 已提交
1482
unsigned int mpic_get_irq(void)
1483 1484 1485 1486 1487
{
	struct mpic *mpic = mpic_primary;

	BUG_ON(mpic == NULL);

O
Olaf Hering 已提交
1488
	return mpic_get_one_irq(mpic);
1489 1490
}

1491 1492 1493 1494 1495 1496 1497 1498
unsigned int mpic_get_mcirq(void)
{
	struct mpic *mpic = mpic_primary;

	BUG_ON(mpic == NULL);

	return _mpic_get_one_irq(mpic, MPIC_INFO(CPU_MCACK));
}
1499 1500 1501 1502 1503

#ifdef CONFIG_SMP
void mpic_request_ipis(void)
{
	struct mpic *mpic = mpic_primary;
1504
	long i, err;
1505 1506 1507 1508 1509 1510
	static char *ipi_names[] = {
		"IPI0 (call function)",
		"IPI1 (reschedule)",
		"IPI2 (unused)",
		"IPI3 (debugger break)",
	};
1511 1512
	BUG_ON(mpic == NULL);

1513 1514 1515 1516
	printk(KERN_INFO "mpic: requesting IPIs ... \n");

	for (i = 0; i < 4; i++) {
		unsigned int vipi = irq_create_mapping(mpic->irqhost,
1517
						       mpic->ipi_vecs[0] + i);
1518
		if (vipi == NO_IRQ) {
1519
			printk(KERN_ERR "Failed to map IPI %ld\n", i);
1520 1521
			break;
		}
1522 1523
		err = request_irq(vipi, mpic_ipi_action,
				  IRQF_DISABLED|IRQF_PERCPU,
1524
				  ipi_names[i], (void *)i);
1525
		if (err) {
1526
			printk(KERN_ERR "Request of irq %d for IPI %ld failed\n",
1527 1528 1529
			       vipi, i);
			break;
		}
1530
	}
1531
}
1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552

void smp_mpic_message_pass(int target, int msg)
{
	/* make sure we're sending something that translates to an IPI */
	if ((unsigned int)msg > 3) {
		printk("SMP %d: smp_message_pass: unknown msg %d\n",
		       smp_processor_id(), msg);
		return;
	}
	switch (target) {
	case MSG_ALL:
		mpic_send_ipi(msg, 0xffffffff);
		break;
	case MSG_ALL_BUT_SELF:
		mpic_send_ipi(msg, 0xffffffff & ~(1 << smp_processor_id()));
		break;
	default:
		mpic_send_ipi(msg, 1 << target);
		break;
	}
}
1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573

int __init smp_mpic_probe(void)
{
	int nr_cpus;

	DBG("smp_mpic_probe()...\n");

	nr_cpus = cpus_weight(cpu_possible_map);

	DBG("nr_cpus: %d\n", nr_cpus);

	if (nr_cpus > 1)
		mpic_request_ipis();

	return nr_cpus;
}

void __devinit smp_mpic_setup_cpu(int cpu)
{
	mpic_setup_this_cpu();
}
1574
#endif /* CONFIG_SMP */
1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630

#ifdef CONFIG_PM
static int mpic_suspend(struct sys_device *dev, pm_message_t state)
{
	struct mpic *mpic = container_of(dev, struct mpic, sysdev);
	int i;

	for (i = 0; i < mpic->num_sources; i++) {
		mpic->save_data[i].vecprio =
			mpic_irq_read(i, MPIC_INFO(IRQ_VECTOR_PRI));
		mpic->save_data[i].dest =
			mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION));
	}

	return 0;
}

static int mpic_resume(struct sys_device *dev)
{
	struct mpic *mpic = container_of(dev, struct mpic, sysdev);
	int i;

	for (i = 0; i < mpic->num_sources; i++) {
		mpic_irq_write(i, MPIC_INFO(IRQ_VECTOR_PRI),
			       mpic->save_data[i].vecprio);
		mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
			       mpic->save_data[i].dest);

#ifdef CONFIG_MPIC_U3_HT_IRQS
	{
		struct mpic_irq_fixup *fixup = &mpic->fixups[i];

		if (fixup->base) {
			/* we use the lowest bit in an inverted meaning */
			if ((mpic->save_data[i].fixup_data & 1) == 0)
				continue;

			/* Enable and configure */
			writeb(0x10 + 2 * fixup->index, fixup->base + 2);

			writel(mpic->save_data[i].fixup_data & ~1,
			       fixup->base + 4);
		}
	}
#endif
	} /* end for loop */

	return 0;
}
#endif

static struct sysdev_class mpic_sysclass = {
#ifdef CONFIG_PM
	.resume = mpic_resume,
	.suspend = mpic_suspend,
#endif
1631
	.name = "mpic",
1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650
};

static int mpic_init_sys(void)
{
	struct mpic *mpic = mpics;
	int error, id = 0;

	error = sysdev_class_register(&mpic_sysclass);

	while (mpic && !error) {
		mpic->sysdev.cls = &mpic_sysclass;
		mpic->sysdev.id = id++;
		error = sysdev_register(&mpic->sysdev);
		mpic = mpic->next;
	}
	return error;
}

device_initcall(mpic_init_sys);