intel_ringbuffer.c 24.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

#include "drmP.h"
#include "drm.h"
#include "i915_drv.h"
33
#include "i915_drm.h"
34
#include "i915_trace.h"
35
#include "intel_drv.h"
36

37 38 39 40 41 42 43 44 45 46 47 48 49 50
static u32 i915_gem_get_seqno(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 seqno;

	seqno = dev_priv->next_seqno;

	/* reserve 0 for non-seqno */
	if (++dev_priv->next_seqno == 0)
		dev_priv->next_seqno = 1;

	return seqno;
}

51 52
static void
render_ring_flush(struct drm_device *dev,
53 54 55
		  struct intel_ring_buffer *ring,
		  u32	invalidate_domains,
		  u32	flush_domains)
56
{
57 58 59
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 cmd;

60 61 62 63
#if WATCH_EXEC
	DRM_INFO("%s: invalidate %08x flush %08x\n", __func__,
		  invalidate_domains, flush_domains);
#endif
64 65

	trace_i915_gem_request_flush(dev, dev_priv->next_seqno,
66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100
				     invalidate_domains, flush_domains);

	if ((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) {
		/*
		 * read/write caches:
		 *
		 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
		 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
		 * also flushed at 2d versus 3d pipeline switches.
		 *
		 * read-only caches:
		 *
		 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
		 * MI_READ_FLUSH is set, and is always flushed on 965.
		 *
		 * I915_GEM_DOMAIN_COMMAND may not exist?
		 *
		 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
		 * invalidated when MI_EXE_FLUSH is set.
		 *
		 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
		 * invalidated with every MI_FLUSH.
		 *
		 * TLBs:
		 *
		 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
		 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
		 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
		 * are flushed at any MI_FLUSH.
		 */

		cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
		if ((invalidate_domains|flush_domains) &
		    I915_GEM_DOMAIN_RENDER)
			cmd &= ~MI_NO_WRITE_FLUSH;
101
		if (INTEL_INFO(dev)->gen < 4) {
102 103 104 105 106 107 108 109 110 111 112 113 114
			/*
			 * On the 965, the sampler cache always gets flushed
			 * and this bit is reserved.
			 */
			if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
				cmd |= MI_READ_FLUSH;
		}
		if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
			cmd |= MI_EXE_FLUSH;

#if WATCH_EXEC
		DRM_INFO("%s: queue flush %08x to ring\n", __func__, cmd);
#endif
115
		intel_ring_begin(dev, ring, 2);
116 117 118
		intel_ring_emit(dev, ring, cmd);
		intel_ring_emit(dev, ring, MI_NOOP);
		intel_ring_advance(dev, ring);
119
	}
120 121
}

122 123 124
static void ring_set_tail(struct drm_device *dev,
			  struct intel_ring_buffer *ring,
			  u32 value)
125 126
{
	drm_i915_private_t *dev_priv = dev->dev_private;
127
	I915_WRITE_TAIL(ring, ring->tail);
128 129
}

130
static unsigned int render_ring_get_active_head(struct drm_device *dev,
131
						struct intel_ring_buffer *ring)
132 133
{
	drm_i915_private_t *dev_priv = dev->dev_private;
D
Daniel Vetter 已提交
134 135
	u32 acthd_reg = INTEL_INFO(dev)->gen >= 4 ?
			RING_ACTHD(ring->mmio_base) : ACTHD;
136 137 138 139 140

	return I915_READ(acthd_reg);
}

static int init_ring_common(struct drm_device *dev,
141
			    struct intel_ring_buffer *ring)
142 143 144 145 146 147 148
{
	u32 head;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj_priv;
	obj_priv = to_intel_bo(ring->gem_object);

	/* Stop the ring if it's running. */
149
	I915_WRITE_CTL(ring, 0);
150
	I915_WRITE_HEAD(ring, 0);
151
	ring->set_tail(dev, ring, 0);
152 153

	/* Initialize the ring. */
154
	I915_WRITE_START(ring, obj_priv->gtt_offset);
155
	head = I915_READ_HEAD(ring) & HEAD_ADDR;
156 157 158 159 160 161

	/* G45 ring initialization fails to reset head to zero */
	if (head != 0) {
		DRM_ERROR("%s head not reset to zero "
				"ctl %08x head %08x tail %08x start %08x\n",
				ring->name,
162
				I915_READ_CTL(ring),
163
				I915_READ_HEAD(ring),
164
				I915_READ_TAIL(ring),
165
				I915_READ_START(ring));
166

167
		I915_WRITE_HEAD(ring, 0);
168 169 170 171

		DRM_ERROR("%s head forced to zero "
				"ctl %08x head %08x tail %08x start %08x\n",
				ring->name,
172
				I915_READ_CTL(ring),
173
				I915_READ_HEAD(ring),
174
				I915_READ_TAIL(ring),
175
				I915_READ_START(ring));
176 177
	}

178
	I915_WRITE_CTL(ring,
179 180 181
			((ring->gem_object->size - PAGE_SIZE) & RING_NR_PAGES)
			| RING_NO_REPORT | RING_VALID);

182
	head = I915_READ_HEAD(ring) & HEAD_ADDR;
183 184 185 186 187
	/* If the head is still not zero, the ring is dead */
	if (head != 0) {
		DRM_ERROR("%s initialization failed "
				"ctl %08x head %08x tail %08x start %08x\n",
				ring->name,
188
				I915_READ_CTL(ring),
189
				I915_READ_HEAD(ring),
190
				I915_READ_TAIL(ring),
191
				I915_READ_START(ring));
192 193 194 195 196 197
		return -EIO;
	}

	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		i915_kernel_lost_context(dev);
	else {
198
		ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
199
		ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
200 201 202 203 204 205 206 207
		ring->space = ring->head - (ring->tail + 8);
		if (ring->space < 0)
			ring->space += ring->size;
	}
	return 0;
}

static int init_render_ring(struct drm_device *dev,
208
			    struct intel_ring_buffer *ring)
209 210 211
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret = init_ring_common(dev, ring);
212 213
	int mode;

214
	if (INTEL_INFO(dev)->gen > 3) {
215 216 217 218
		mode = VS_TIMER_DISPATCH << 16 | VS_TIMER_DISPATCH;
		if (IS_GEN6(dev))
			mode |= MI_FLUSH_ENABLE << 16 | MI_FLUSH_ENABLE;
		I915_WRITE(MI_MODE, mode);
219 220 221 222
	}
	return ret;
}

223
#define PIPE_CONTROL_FLUSH(addr)					\
224
do {									\
225
	OUT_RING(GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |		\
226
		 PIPE_CONTROL_DEPTH_STALL | 2);				\
227 228 229
	OUT_RING(addr | PIPE_CONTROL_GLOBAL_GTT);			\
	OUT_RING(0);							\
	OUT_RING(0);							\
230
} while (0)
231 232 233 234 235 236 237 238 239

/**
 * Creates a new sequence number, emitting a write of it to the status page
 * plus an interrupt, which will trigger i915_user_interrupt_handler.
 *
 * Must be called with struct_lock held.
 *
 * Returned sequence numbers are nonzero on success.
 */
240 241
static u32
render_ring_add_request(struct drm_device *dev,
242 243
			struct intel_ring_buffer *ring,
			u32 flush_domains)
244 245
{
	drm_i915_private_t *dev_priv = dev->dev_private;
246 247 248
	u32 seqno;

	seqno = i915_gem_get_seqno(dev);
249 250 251 252 253 254 255 256 257 258 259 260 261

	if (IS_GEN6(dev)) {
		BEGIN_LP_RING(6);
		OUT_RING(GFX_OP_PIPE_CONTROL | 3);
		OUT_RING(PIPE_CONTROL_QW_WRITE |
			 PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_IS_FLUSH |
			 PIPE_CONTROL_NOTIFY);
		OUT_RING(dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
		OUT_RING(seqno);
		OUT_RING(0);
		OUT_RING(0);
		ADVANCE_LP_RING();
	} else if (HAS_PIPE_CONTROL(dev)) {
262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304
		u32 scratch_addr = dev_priv->seqno_gfx_addr + 128;

		/*
		 * Workaround qword write incoherence by flushing the
		 * PIPE_NOTIFY buffers out to memory before requesting
		 * an interrupt.
		 */
		BEGIN_LP_RING(32);
		OUT_RING(GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
			 PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH);
		OUT_RING(dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
		OUT_RING(seqno);
		OUT_RING(0);
		PIPE_CONTROL_FLUSH(scratch_addr);
		scratch_addr += 128; /* write to separate cachelines */
		PIPE_CONTROL_FLUSH(scratch_addr);
		scratch_addr += 128;
		PIPE_CONTROL_FLUSH(scratch_addr);
		scratch_addr += 128;
		PIPE_CONTROL_FLUSH(scratch_addr);
		scratch_addr += 128;
		PIPE_CONTROL_FLUSH(scratch_addr);
		scratch_addr += 128;
		PIPE_CONTROL_FLUSH(scratch_addr);
		OUT_RING(GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
			 PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH |
			 PIPE_CONTROL_NOTIFY);
		OUT_RING(dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
		OUT_RING(seqno);
		OUT_RING(0);
		ADVANCE_LP_RING();
	} else {
		BEGIN_LP_RING(4);
		OUT_RING(MI_STORE_DWORD_INDEX);
		OUT_RING(I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
		OUT_RING(seqno);

		OUT_RING(MI_USER_INTERRUPT);
		ADVANCE_LP_RING();
	}
	return seqno;
}

305
static u32
306 307
render_ring_get_seqno(struct drm_device *dev,
		      struct intel_ring_buffer *ring)
308 309 310 311 312 313 314 315 316 317
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	if (HAS_PIPE_CONTROL(dev))
		return ((volatile u32 *)(dev_priv->seqno_page))[0];
	else
		return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

static void
render_ring_get_user_irq(struct drm_device *dev,
318
			 struct intel_ring_buffer *ring)
319 320 321 322 323
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
324
	if (dev->irq_enabled && (++ring->user_irq_refcount == 1)) {
325 326 327 328 329 330 331 332
		if (HAS_PCH_SPLIT(dev))
			ironlake_enable_graphics_irq(dev_priv, GT_PIPE_NOTIFY);
		else
			i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
	}
	spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
}

333 334
static void
render_ring_put_user_irq(struct drm_device *dev,
335
			 struct intel_ring_buffer *ring)
336 337 338 339 340
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
341 342
	BUG_ON(dev->irq_enabled && ring->user_irq_refcount <= 0);
	if (dev->irq_enabled && (--ring->user_irq_refcount == 0)) {
343 344 345 346 347 348 349 350
		if (HAS_PCH_SPLIT(dev))
			ironlake_disable_graphics_irq(dev_priv, GT_PIPE_NOTIFY);
		else
			i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
	}
	spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
}

351
static void render_setup_status_page(struct drm_device *dev,
352
				     struct	intel_ring_buffer *ring)
353 354 355
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	if (IS_GEN6(dev)) {
D
Daniel Vetter 已提交
356 357 358
		I915_WRITE(RING_HWS_PGA_GEN6(ring->mmio_base),
			   ring->status_page.gfx_addr);
		I915_READ(RING_HWS_PGA_GEN6(ring->mmio_base)); /* posting read */
359
	} else {
D
Daniel Vetter 已提交
360 361 362
		I915_WRITE(RING_HWS_PGA(ring->mmio_base),
			   ring->status_page.gfx_addr);
		I915_READ(RING_HWS_PGA(ring->mmio_base)); /* posting read */
363 364 365 366
	}

}

367
static void
368 369 370 371 372
bsd_ring_flush(struct drm_device *dev,
		struct intel_ring_buffer *ring,
		u32     invalidate_domains,
		u32     flush_domains)
{
373
	intel_ring_begin(dev, ring, 2);
374 375 376 377 378
	intel_ring_emit(dev, ring, MI_FLUSH);
	intel_ring_emit(dev, ring, MI_NOOP);
	intel_ring_advance(dev, ring);
}

379 380
static unsigned int bsd_ring_get_active_head(struct drm_device *dev,
					     struct intel_ring_buffer *ring)
381 382
{
	drm_i915_private_t *dev_priv = dev->dev_private;
D
Daniel Vetter 已提交
383
	return I915_READ(RING_ACTHD(ring->mmio_base));
384 385 386
}

static int init_bsd_ring(struct drm_device *dev,
387
			 struct intel_ring_buffer *ring)
388 389 390 391 392 393
{
	return init_ring_common(dev, ring);
}

static u32
bsd_ring_add_request(struct drm_device *dev,
394 395
		     struct intel_ring_buffer *ring,
		     u32 flush_domains)
396 397
{
	u32 seqno;
398 399 400

	seqno = i915_gem_get_seqno(dev);

401 402 403 404 405 406 407 408 409 410 411 412 413 414
	intel_ring_begin(dev, ring, 4);
	intel_ring_emit(dev, ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(dev, ring,
			I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
	intel_ring_emit(dev, ring, seqno);
	intel_ring_emit(dev, ring, MI_USER_INTERRUPT);
	intel_ring_advance(dev, ring);

	DRM_DEBUG_DRIVER("%s %d\n", ring->name, seqno);

	return seqno;
}

static void bsd_setup_status_page(struct drm_device *dev,
415
				  struct  intel_ring_buffer *ring)
416 417
{
	drm_i915_private_t *dev_priv = dev->dev_private;
D
Daniel Vetter 已提交
418 419
	I915_WRITE(RING_HWS_PGA(ring->mmio_base), ring->status_page.gfx_addr);
	I915_READ(RING_HWS_PGA(ring->mmio_base));
420 421 422 423
}

static void
bsd_ring_get_user_irq(struct drm_device *dev,
424
		      struct intel_ring_buffer *ring)
425 426 427 428 429
{
	/* do nothing */
}
static void
bsd_ring_put_user_irq(struct drm_device *dev,
430
		      struct intel_ring_buffer *ring)
431 432 433 434 435
{
	/* do nothing */
}

static u32
436 437
bsd_ring_get_seqno(struct drm_device *dev,
		   struct intel_ring_buffer *ring)
438 439 440 441 442 443
{
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

static int
bsd_ring_dispatch_gem_execbuffer(struct drm_device *dev,
444 445 446 447
				 struct intel_ring_buffer *ring,
				 struct drm_i915_gem_execbuffer2 *exec,
				 struct drm_clip_rect *cliprects,
				 uint64_t exec_offset)
448 449 450 451 452 453 454 455 456 457 458 459
{
	uint32_t exec_start;
	exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
	intel_ring_begin(dev, ring, 2);
	intel_ring_emit(dev, ring, MI_BATCH_BUFFER_START |
			(2 << 6) | MI_BATCH_NON_SECURE_I965);
	intel_ring_emit(dev, ring, exec_start);
	intel_ring_advance(dev, ring);
	return 0;
}


460 461
static int
render_ring_dispatch_gem_execbuffer(struct drm_device *dev,
462 463 464 465
				    struct intel_ring_buffer *ring,
				    struct drm_i915_gem_execbuffer2 *exec,
				    struct drm_clip_rect *cliprects,
				    uint64_t exec_offset)
466 467 468 469 470 471 472 473
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int nbox = exec->num_cliprects;
	int i = 0, count;
	uint32_t exec_start, exec_len;
	exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
	exec_len = (uint32_t) exec->batch_len;

474
	trace_i915_gem_request_submit(dev, dev_priv->next_seqno + 1);
475 476 477 478 479 480 481 482 483 484 485 486

	count = nbox ? nbox : 1;

	for (i = 0; i < count; i++) {
		if (i < nbox) {
			int ret = i915_emit_box(dev, cliprects, i,
						exec->DR1, exec->DR4);
			if (ret)
				return ret;
		}

		if (IS_I830(dev) || IS_845G(dev)) {
487 488 489 490 491 492
			intel_ring_begin(dev, ring, 4);
			intel_ring_emit(dev, ring, MI_BATCH_BUFFER);
			intel_ring_emit(dev, ring,
					exec_start | MI_BATCH_NON_SECURE);
			intel_ring_emit(dev, ring, exec_start + exec_len - 4);
			intel_ring_emit(dev, ring, 0);
493
		} else {
494
			intel_ring_begin(dev, ring, 4);
495
			if (INTEL_INFO(dev)->gen >= 4) {
496 497 498 499
				intel_ring_emit(dev, ring,
						MI_BATCH_BUFFER_START | (2 << 6)
						| MI_BATCH_NON_SECURE_I965);
				intel_ring_emit(dev, ring, exec_start);
500
			} else {
501 502 503 504
				intel_ring_emit(dev, ring, MI_BATCH_BUFFER_START
						| (2 << 6));
				intel_ring_emit(dev, ring, exec_start |
						MI_BATCH_NON_SECURE);
505 506
			}
		}
507
		intel_ring_advance(dev, ring);
508 509
	}

510 511 512 513 514 515 516 517
	if (IS_G4X(dev) || IS_IRONLAKE(dev)) {
		intel_ring_begin(dev, ring, 2);
		intel_ring_emit(dev, ring, MI_FLUSH |
				MI_NO_WRITE_FLUSH |
				MI_INVALIDATE_ISP );
		intel_ring_emit(dev, ring, MI_NOOP);
		intel_ring_advance(dev, ring);
	}
518
	/* XXX breadcrumb */
519

520 521 522
	return 0;
}

523
static void cleanup_status_page(struct drm_device *dev,
524
				struct intel_ring_buffer *ring)
525 526 527 528 529
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_gem_object *obj;
	struct drm_i915_gem_object *obj_priv;

530 531
	obj = ring->status_page.obj;
	if (obj == NULL)
532 533 534 535 536 537
		return;
	obj_priv = to_intel_bo(obj);

	kunmap(obj_priv->pages[0]);
	i915_gem_object_unpin(obj);
	drm_gem_object_unreference(obj);
538
	ring->status_page.obj = NULL;
539 540 541 542

	memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
}

543
static int init_status_page(struct drm_device *dev,
544
			    struct intel_ring_buffer *ring)
545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_gem_object *obj;
	struct drm_i915_gem_object *obj_priv;
	int ret;

	obj = i915_gem_alloc_object(dev, 4096);
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate status page\n");
		ret = -ENOMEM;
		goto err;
	}
	obj_priv = to_intel_bo(obj);
	obj_priv->agp_type = AGP_USER_CACHED_MEMORY;

	ret = i915_gem_object_pin(obj, 4096);
	if (ret != 0) {
		goto err_unref;
	}

565 566 567
	ring->status_page.gfx_addr = obj_priv->gtt_offset;
	ring->status_page.page_addr = kmap(obj_priv->pages[0]);
	if (ring->status_page.page_addr == NULL) {
568 569 570
		memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
		goto err_unpin;
	}
571 572
	ring->status_page.obj = obj;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);
573

574 575 576
	ring->setup_status_page(dev, ring);
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
			ring->name, ring->status_page.gfx_addr);
577 578 579 580 581 582 583 584

	return 0;

err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
	drm_gem_object_unreference(obj);
err:
585
	return ret;
586 587
}

588
int intel_init_ring_buffer(struct drm_device *dev,
589
			   struct intel_ring_buffer *ring)
590
{
591
	struct drm_i915_private *dev_priv = dev->dev_private;
592 593
	struct drm_i915_gem_object *obj_priv;
	struct drm_gem_object *obj;
594 595
	int ret;

596
	ring->dev = dev;
597

598 599 600 601 602
	if (I915_NEED_GFX_HWS(dev)) {
		ret = init_status_page(dev, ring);
		if (ret)
			return ret;
	}
603

604
	obj = i915_gem_alloc_object(dev, ring->size);
605 606
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate ringbuffer\n");
607
		ret = -ENOMEM;
608
		goto err_hws;
609 610
	}

611 612
	ring->gem_object = obj;

613
	ret = i915_gem_object_pin(obj, PAGE_SIZE);
614 615
	if (ret)
		goto err_unref;
616

617 618
	obj_priv = to_intel_bo(obj);
	ring->map.size = ring->size;
619 620 621 622 623 624 625 626
	ring->map.offset = dev->agp->base + obj_priv->gtt_offset;
	ring->map.type = 0;
	ring->map.flags = 0;
	ring->map.mtrr = 0;

	drm_core_ioremap_wc(&ring->map, dev);
	if (ring->map.handle == NULL) {
		DRM_ERROR("Failed to map ringbuffer.\n");
627
		ret = -EINVAL;
628
		goto err_unpin;
629 630
	}

631 632
	ring->virtual_start = ring->map.handle;
	ret = ring->init(dev, ring);
633 634
	if (ret)
		goto err_unmap;
635 636 637 638

	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		i915_kernel_lost_context(dev);
	else {
639
		ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
640
		ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
641 642
		ring->space = ring->head - (ring->tail + 8);
		if (ring->space < 0)
643
			ring->space += ring->size;
644
	}
645 646 647
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
	return ret;
648 649 650 651 652 653 654 655 656

err_unmap:
	drm_core_ioremapfree(&ring->map, dev);
err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
	drm_gem_object_unreference(obj);
	ring->gem_object = NULL;
err_hws:
657 658
	cleanup_status_page(dev, ring);
	return ret;
659 660
}

661
void intel_cleanup_ring_buffer(struct drm_device *dev,
662
			       struct intel_ring_buffer *ring)
663
{
664
	if (ring->gem_object == NULL)
665 666
		return;

667
	drm_core_ioremapfree(&ring->map, dev);
668

669 670 671 672
	i915_gem_object_unpin(ring->gem_object);
	drm_gem_object_unreference(ring->gem_object);
	ring->gem_object = NULL;
	cleanup_status_page(dev, ring);
673 674
}

675 676
static int intel_wrap_ring_buffer(struct drm_device *dev,
				  struct intel_ring_buffer *ring)
677
{
678
	unsigned int *virt;
679
	int rem;
680
	rem = ring->size - ring->tail;
681

682 683
	if (ring->space < rem) {
		int ret = intel_wait_ring_buffer(dev, ring, rem);
684 685 686 687
		if (ret)
			return ret;
	}

688
	virt = (unsigned int *)(ring->virtual_start + ring->tail);
689 690
	rem /= 8;
	while (rem--) {
691
		*virt++ = MI_NOOP;
692 693
		*virt++ = MI_NOOP;
	}
694

695
	ring->tail = 0;
696
	ring->space = ring->head - 8;
697 698 699 700

	return 0;
}

701
int intel_wait_ring_buffer(struct drm_device *dev,
702
			   struct intel_ring_buffer *ring, int n)
703
{
704
	unsigned long end;
705
	drm_i915_private_t *dev_priv = dev->dev_private;
706 707

	trace_i915_ring_wait_begin (dev);
708 709
	end = jiffies + 3 * HZ;
	do {
710
		ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
711 712
		ring->space = ring->head - (ring->tail + 8);
		if (ring->space < 0)
713
			ring->space += ring->size;
714 715 716 717 718 719 720 721 722 723
		if (ring->space >= n) {
			trace_i915_ring_wait_end (dev);
			return 0;
		}

		if (dev->primary->master) {
			struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
			if (master_priv->sarea_priv)
				master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
		}
724

725 726 727 728 729
		yield();
	} while (!time_after(jiffies, end));
	trace_i915_ring_wait_end (dev);
	return -EBUSY;
}
730

731
void intel_ring_begin(struct drm_device *dev,
732 733
		      struct intel_ring_buffer *ring,
		      int num_dwords)
734
{
735
	int n = 4*num_dwords;
736 737 738 739
	if (unlikely(ring->tail + n > ring->size))
		intel_wrap_ring_buffer(dev, ring);
	if (unlikely(ring->space < n))
		intel_wait_ring_buffer(dev, ring, n);
740 741

	ring->space -= n;
742
}
743

744
void intel_ring_advance(struct drm_device *dev,
745
			struct intel_ring_buffer *ring)
746
{
747
	ring->tail &= ring->size - 1;
748
	ring->set_tail(dev, ring, ring->tail);
749
}
750

751
void intel_fill_struct(struct drm_device *dev,
752 753 754
		       struct intel_ring_buffer *ring,
		       void *data,
		       unsigned int len)
755 756 757
{
	unsigned int *virt = ring->virtual_start + ring->tail;
	BUG_ON((len&~(4-1)) != 0);
758
	intel_ring_begin(dev, ring, len/4);
759 760 761 762 763 764
	memcpy(virt, data, len);
	ring->tail += len;
	ring->tail &= ring->size - 1;
	ring->space -= len;
	intel_ring_advance(dev, ring);
}
765

766
static const struct intel_ring_buffer render_ring = {
767
	.name			= "render ring",
768
	.id			= RING_RENDER,
769
	.mmio_base		= RENDER_RING_BASE,
770 771 772
	.size			= 32 * PAGE_SIZE,
	.setup_status_page	= render_setup_status_page,
	.init			= init_render_ring,
773
	.set_tail		= ring_set_tail,
774 775 776
	.get_active_head	= render_ring_get_active_head,
	.flush			= render_ring_flush,
	.add_request		= render_ring_add_request,
777
	.get_seqno		= render_ring_get_seqno,
778 779 780 781
	.user_irq_get		= render_ring_get_user_irq,
	.user_irq_put		= render_ring_put_user_irq,
	.dispatch_gem_execbuffer = render_ring_dispatch_gem_execbuffer,
};
782 783 784

/* ring buffer for bit-stream decoder */

785
static const struct intel_ring_buffer bsd_ring = {
786
	.name                   = "bsd ring",
787
	.id			= RING_BSD,
788
	.mmio_base		= BSD_RING_BASE,
789 790 791
	.size			= 32 * PAGE_SIZE,
	.setup_status_page	= bsd_setup_status_page,
	.init			= init_bsd_ring,
792
	.set_tail		= ring_set_tail,
793 794 795
	.get_active_head	= bsd_ring_get_active_head,
	.flush			= bsd_ring_flush,
	.add_request		= bsd_ring_add_request,
796
	.get_seqno		= bsd_ring_get_seqno,
797 798 799 800
	.user_irq_get		= bsd_ring_get_user_irq,
	.user_irq_put		= bsd_ring_put_user_irq,
	.dispatch_gem_execbuffer = bsd_ring_dispatch_gem_execbuffer,
};
801

802 803

static void gen6_bsd_setup_status_page(struct drm_device *dev,
804
				       struct  intel_ring_buffer *ring)
805 806
{
       drm_i915_private_t *dev_priv = dev->dev_private;
D
Daniel Vetter 已提交
807 808
       I915_WRITE(RING_HWS_PGA_GEN6(ring->mmio_base), ring->status_page.gfx_addr);
       I915_READ(RING_HWS_PGA_GEN6(ring->mmio_base));
809 810
}

811 812 813
static void gen6_bsd_ring_set_tail(struct drm_device *dev,
				   struct intel_ring_buffer *ring,
				   u32 value)
814 815 816 817 818 819 820 821 822 823 824 825 826 827
{
       drm_i915_private_t *dev_priv = dev->dev_private;

       /* Every tail move must follow the sequence below */
       I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
	       GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
	       GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE);
       I915_WRITE(GEN6_BSD_RNCID, 0x0);

       if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
                               GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR) == 0,
                       50))
               DRM_ERROR("timed out waiting for IDLE Indicator\n");

828
       I915_WRITE_TAIL(ring, value);
829 830 831 832 833
       I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
	       GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
	       GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE);
}

834 835
static unsigned int gen6_bsd_ring_get_active_head(struct drm_device *dev,
						  struct intel_ring_buffer *ring)
836 837
{
       drm_i915_private_t *dev_priv = dev->dev_private;
D
Daniel Vetter 已提交
838
       return I915_READ(RING_ACTHD(ring->mmio_base));
839 840 841
}

static void gen6_bsd_ring_flush(struct drm_device *dev,
842 843 844
				struct intel_ring_buffer *ring,
				u32 invalidate_domains,
				u32 flush_domains)
845 846 847 848 849 850 851 852 853 854 855
{
       intel_ring_begin(dev, ring, 4);
       intel_ring_emit(dev, ring, MI_FLUSH_DW);
       intel_ring_emit(dev, ring, 0);
       intel_ring_emit(dev, ring, 0);
       intel_ring_emit(dev, ring, 0);
       intel_ring_advance(dev, ring);
}

static int
gen6_bsd_ring_dispatch_gem_execbuffer(struct drm_device *dev,
856 857 858 859
				      struct intel_ring_buffer *ring,
				      struct drm_i915_gem_execbuffer2 *exec,
				      struct drm_clip_rect *cliprects,
				      uint64_t exec_offset)
860 861
{
       uint32_t exec_start;
862

863
       exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
864

865
       intel_ring_begin(dev, ring, 2);
866 867 868
       intel_ring_emit(dev, ring,
		       MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
       /* bit0-7 is the length on GEN6+ */
869 870
       intel_ring_emit(dev, ring, exec_start);
       intel_ring_advance(dev, ring);
871

872 873 874 875
       return 0;
}

/* ring buffer for Video Codec for Gen6+ */
876
static const struct intel_ring_buffer gen6_bsd_ring = {
877 878
       .name			= "gen6 bsd ring",
       .id			= RING_BSD,
879
       .mmio_base		= GEN6_BSD_RING_BASE,
880 881 882 883 884 885 886
       .size			= 32 * PAGE_SIZE,
       .setup_status_page	= gen6_bsd_setup_status_page,
       .init			= init_bsd_ring,
       .set_tail		= gen6_bsd_ring_set_tail,
       .get_active_head		= gen6_bsd_ring_get_active_head,
       .flush			= gen6_bsd_ring_flush,
       .add_request		= bsd_ring_add_request,
887
       .get_seqno		= bsd_ring_get_seqno,
888 889 890 891 892
       .user_irq_get		= bsd_ring_get_user_irq,
       .user_irq_put		= bsd_ring_put_user_irq,
       .dispatch_gem_execbuffer	= gen6_bsd_ring_dispatch_gem_execbuffer,
};

893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912
int intel_init_render_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;

	dev_priv->render_ring = render_ring;

	if (!I915_NEED_GFX_HWS(dev)) {
		dev_priv->render_ring.status_page.page_addr
			= dev_priv->status_page_dmah->vaddr;
		memset(dev_priv->render_ring.status_page.page_addr,
				0, PAGE_SIZE);
	}

	return intel_init_ring_buffer(dev, &dev_priv->render_ring);
}

int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;

913 914 915 916
	if (IS_GEN6(dev))
		dev_priv->bsd_ring = gen6_bsd_ring;
	else
		dev_priv->bsd_ring = bsd_ring;
917 918 919

	return intel_init_ring_buffer(dev, &dev_priv->bsd_ring);
}