ixgbe.h 17.8 KB
Newer Older
1 2 3
/*******************************************************************************

  Intel 10 Gigabit PCI Express Linux driver
S
Shannon Nelson 已提交
4
  Copyright(c) 1999 - 2010 Intel Corporation.
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  You should have received a copy of the GNU General Public License along with
  this program; if not, write to the Free Software Foundation, Inc.,
  51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Contact Information:
  e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497

*******************************************************************************/

#ifndef _IXGBE_H_
#define _IXGBE_H_

31
#include <linux/bitops.h>
32 33 34
#include <linux/types.h>
#include <linux/pci.h>
#include <linux/netdevice.h>
35
#include <linux/cpumask.h>
36
#include <linux/aer.h>
37
#include <linux/if_vlan.h>
38 39 40

#include "ixgbe_type.h"
#include "ixgbe_common.h"
41
#include "ixgbe_dcb.h"
42 43 44 45
#if defined(CONFIG_FCOE) || defined(CONFIG_FCOE_MODULE)
#define IXGBE_FCOE
#include "ixgbe_fcoe.h"
#endif /* CONFIG_FCOE or CONFIG_FCOE_MODULE */
46
#ifdef CONFIG_IXGBE_DCA
47 48
#include <linux/dca.h>
#endif
49

50 51 52
/* common prefix used by pr_<> macros */
#undef pr_fmt
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
53 54

/* TX/RX descriptor defines */
J
Jesse Brandeburg 已提交
55
#define IXGBE_DEFAULT_TXD		    512
56 57 58
#define IXGBE_MAX_TXD			   4096
#define IXGBE_MIN_TXD			     64

J
Jesse Brandeburg 已提交
59
#define IXGBE_DEFAULT_RXD		    512
60 61 62 63 64
#define IXGBE_MAX_RXD			   4096
#define IXGBE_MIN_RXD			     64

/* flow control */
#define IXGBE_DEFAULT_FCRTL		0x10000
65
#define IXGBE_MIN_FCRTL			   0x40
66 67
#define IXGBE_MAX_FCRTL			0x7FF80
#define IXGBE_DEFAULT_FCRTH		0x20000
68
#define IXGBE_MIN_FCRTH			  0x600
69
#define IXGBE_MAX_FCRTH			0x7FFF0
70
#define IXGBE_DEFAULT_FCPAUSE		 0xFFFF
71 72 73 74
#define IXGBE_MIN_FCPAUSE		      0
#define IXGBE_MAX_FCPAUSE		 0xFFFF

/* Supported Rx Buffer Sizes */
75
#define IXGBE_RXBUFFER_512   512    /* Used for packet split */
76
#define IXGBE_RXBUFFER_2048  2048
77 78
#define IXGBE_RXBUFFER_4096  4096
#define IXGBE_RXBUFFER_8192  8192
79
#define IXGBE_MAX_RXBUFFER   16384  /* largest size for a single descriptor */
80

81 82 83 84 85 86 87 88
/*
 * NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN mans we
 * reserve 2 more, and skb_shared_info adds an additional 384 bytes more,
 * this adds up to 512 bytes of extra data meaning the smallest allocation
 * we could have is 1K.
 * i.e. RXBUFFER_512 --> size-1024 slab
 */
#define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_512
89 90 91 92 93 94 95 96 97 98

#define MAXIMUM_ETHERNET_VLAN_SIZE (ETH_FRAME_LEN + ETH_FCS_LEN + VLAN_HLEN)

/* How many Rx Buffers do we bundle into one write to the hardware ? */
#define IXGBE_RX_BUFFER_WRITE	16	/* Must be power of 2 */

#define IXGBE_TX_FLAGS_CSUM		(u32)(1)
#define IXGBE_TX_FLAGS_VLAN		(u32)(1 << 1)
#define IXGBE_TX_FLAGS_TSO		(u32)(1 << 2)
#define IXGBE_TX_FLAGS_IPV4		(u32)(1 << 3)
99 100
#define IXGBE_TX_FLAGS_FCOE		(u32)(1 << 4)
#define IXGBE_TX_FLAGS_FSO		(u32)(1 << 5)
101
#define IXGBE_TX_FLAGS_VLAN_MASK	0xffff0000
102
#define IXGBE_TX_FLAGS_VLAN_PRIO_MASK   0x0000e000
103 104
#define IXGBE_TX_FLAGS_VLAN_SHIFT	16

105 106
#define IXGBE_MAX_RSC_INT_RATE          162760

107 108 109 110 111 112 113 114 115 116 117 118 119
#define IXGBE_MAX_VF_MC_ENTRIES         30
#define IXGBE_MAX_VF_FUNCTIONS          64
#define IXGBE_MAX_VFTA_ENTRIES          128
#define MAX_EMULATION_MAC_ADDRS         16
#define VMDQ_P(p)   ((p) + adapter->num_vfs)

struct vf_data_storage {
	unsigned char vf_mac_addresses[ETH_ALEN];
	u16 vf_mc_hashes[IXGBE_MAX_VF_MC_ENTRIES];
	u16 num_vf_mc_hashes;
	u16 default_vf_vlan_id;
	u16 vlans_enabled;
	bool clear_to_send;
120 121 122
	bool pf_set_mac;
	u16 pf_vlan; /* When set, guest VLAN config not allowed. */
	u16 pf_qos;
123 124
};

125 126 127 128 129 130 131 132
/* wrapper around a pointer to a socket buffer,
 * so a DMA handle can be stored along with the buffer */
struct ixgbe_tx_buffer {
	struct sk_buff *skb;
	dma_addr_t dma;
	unsigned long time_stamp;
	u16 length;
	u16 next_to_watch;
133
	u16 mapped_as_page;
134 135 136 137 138 139 140
};

struct ixgbe_rx_buffer {
	struct sk_buff *skb;
	dma_addr_t dma;
	struct page *page;
	dma_addr_t page_dma;
141
	unsigned int page_offset;
142 143 144 145 146 147 148 149 150 151 152 153 154
};

struct ixgbe_queue_stats {
	u64 packets;
	u64 bytes;
};

struct ixgbe_ring {
	void *desc;			/* descriptor ring memory */
	union {
		struct ixgbe_tx_buffer *tx_buffer_info;
		struct ixgbe_rx_buffer *rx_buffer_info;
	};
155 156 157 158 159 160 161 162
	u8 atr_sample_rate;
	u8 atr_count;
	u16 count;			/* amount of descriptors */
	u16 rx_buf_len;
	u16 next_to_use;
	u16 next_to_clean;

	u8 queue_index; /* needed for multiqueue queue management */
163

164 165
#define IXGBE_RING_RX_PS_ENABLED                (u8)(1)
	u8 flags;			/* per ring feature flags */
166 167 168
	u16 head;
	u16 tail;

169 170
	unsigned int total_bytes;
	unsigned int total_packets;
171

172
#ifdef CONFIG_IXGBE_DCA
173 174 175
	/* cpu for tx queue */
	int cpu;
#endif
176 177 178 179 180 181 182 183

	u16 work_limit;			/* max work per interrupt */
	u16 reg_idx;			/* holds the special value that gets
					 * the hardware register offset
					 * associated with this ring, which is
					 * different for DCB and RSS modes
					 */

184
	struct ixgbe_queue_stats stats;
185
	unsigned long reinit_state;
186
	int numa_node;
187
	u64 rsc_count;			/* stat for coalesced packets */
188
	u64 rsc_flush;			/* stats for flushed packets */
J
Jesse Brandeburg 已提交
189 190
	u32 restart_queue;		/* track tx queue restarts */
	u32 non_eop_descs;		/* track hardware descriptor chaining */
191

192 193
	unsigned int size;		/* length in bytes */
	dma_addr_t dma;			/* phys. address of descriptor ring */
J
Jesse Brandeburg 已提交
194
} ____cacheline_internodealigned_in_smp;
195

196 197 198
enum ixgbe_ring_f_enum {
	RING_F_NONE = 0,
	RING_F_DCB,
199
	RING_F_VMDQ,  /* SR-IOV uses the same ring feature */
200
	RING_F_RSS,
201
	RING_F_FDIR,
202 203 204
#ifdef IXGBE_FCOE
	RING_F_FCOE,
#endif /* IXGBE_FCOE */
205 206 207 208

	RING_F_ARRAY_SIZE      /* must be last in enum set */
};

209
#define IXGBE_MAX_DCB_INDICES   8
210
#define IXGBE_MAX_RSS_INDICES  16
211
#define IXGBE_MAX_VMDQ_INDICES 64
212
#define IXGBE_MAX_FDIR_INDICES 64
213 214
#ifdef IXGBE_FCOE
#define IXGBE_MAX_FCOE_INDICES  8
215 216 217 218 219
#define MAX_RX_QUEUES (IXGBE_MAX_FDIR_INDICES + IXGBE_MAX_FCOE_INDICES)
#define MAX_TX_QUEUES (IXGBE_MAX_FDIR_INDICES + IXGBE_MAX_FCOE_INDICES)
#else
#define MAX_RX_QUEUES IXGBE_MAX_FDIR_INDICES
#define MAX_TX_QUEUES IXGBE_MAX_FDIR_INDICES
220
#endif /* IXGBE_FCOE */
221 222 223
struct ixgbe_ring_feature {
	int indices;
	int mask;
J
Jesse Brandeburg 已提交
224
} ____cacheline_internodealigned_in_smp;
225 226


227 228 229 230
#define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \
                              ? 8 : 1)
#define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS

231 232 233 234 235
/* MAX_MSIX_Q_VECTORS of these are allocated,
 * but we only use one per queue-specific vector.
 */
struct ixgbe_q_vector {
	struct ixgbe_adapter *adapter;
236 237 238
	unsigned int v_idx; /* index of q_vector within array, also used for
	                     * finding the bit in EICR and friends that
	                     * represents the vector for this ring */
239 240 241 242 243
	struct napi_struct napi;
	DECLARE_BITMAP(rxr_idx, MAX_RX_QUEUES); /* Rx ring indices */
	DECLARE_BITMAP(txr_idx, MAX_TX_QUEUES); /* Tx ring indices */
	u8 rxr_count;     /* Rx ring count assigned to this vector */
	u8 txr_count;     /* Tx ring count assigned to this vector */
244 245
	u8 tx_itr;
	u8 rx_itr;
246
	u32 eitr;
247
	cpumask_var_t affinity_mask;
248 249
};

250
/* Helper macros to switch between ints/sec and what the register uses.
251 252
 * And yes, it's the same math going both ways.  The lowest value
 * supported by all of the ixgbe hardware is 8.
253 254
 */
#define EITR_INTS_PER_SEC_TO_REG(_eitr) \
255
	((_eitr) ? (1000000000 / ((_eitr) * 256)) : 8)
256 257 258 259 260 261 262
#define EITR_REG_TO_INTS_PER_SEC EITR_INTS_PER_SEC_TO_REG

#define IXGBE_DESC_UNUSED(R) \
	((((R)->next_to_clean > (R)->next_to_use) ? 0 : (R)->count) + \
	(R)->next_to_clean - (R)->next_to_use - 1)

#define IXGBE_RX_DESC_ADV(R, i)	    \
263
	(&(((union ixgbe_adv_rx_desc *)((R)->desc))[i]))
264
#define IXGBE_TX_DESC_ADV(R, i)	    \
265
	(&(((union ixgbe_adv_tx_desc *)((R)->desc))[i]))
266
#define IXGBE_TX_CTXTDESC_ADV(R, i)	    \
267
	(&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i]))
268 269

#define IXGBE_MAX_JUMBO_FRAME_SIZE        16128
270 271 272 273
#ifdef IXGBE_FCOE
/* Use 3K as the baby jumbo frame size for FCoE */
#define IXGBE_FCOE_JUMBO_FRAME_SIZE       3072
#endif /* IXGBE_FCOE */
274

275 276 277
#define OTHER_VECTOR 1
#define NON_Q_VECTORS (OTHER_VECTOR)

278 279
#define MAX_MSIX_VECTORS_82599 64
#define MAX_MSIX_Q_VECTORS_82599 64
280 281 282
#define MAX_MSIX_VECTORS_82598 18
#define MAX_MSIX_Q_VECTORS_82598 16

283 284
#define MAX_MSIX_Q_VECTORS MAX_MSIX_Q_VECTORS_82599
#define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599
285

286 287 288
#define MIN_MSIX_Q_VECTORS 2
#define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS)

289 290 291
/* board specific private data structure */
struct ixgbe_adapter {
	struct timer_list watchdog_timer;
292
	unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
293 294
	u16 bd_number;
	struct work_struct reset_task;
295
	struct ixgbe_q_vector *q_vector[MAX_MSIX_Q_VECTORS];
296
	char name[MAX_MSIX_COUNT][IFNAMSIZ + 9];
297 298 299
	struct ixgbe_dcb_config dcb_cfg;
	struct ixgbe_dcb_config temp_dcb_cfg;
	u8 dcb_set_bitmap;
300
	enum ixgbe_fc_mode last_lfc_mode;
301

302
	/* Interrupt Throttle Rate */
303 304
	u32 rx_itr_setting;
	u32 tx_itr_setting;
305 306 307
	u16 eitr_low;
	u16 eitr_high;

308
	/* TX */
309
	struct ixgbe_ring *tx_ring[MAX_TX_QUEUES] ____cacheline_aligned_in_smp;
310
	int num_tx_queues;
311 312 313
	u32 tx_timeout_count;
	bool detect_tx_hung;

J
Jesse Brandeburg 已提交
314 315 316
	u64 restart_queue;
	u64 lsc_int;

317
	/* RX */
318
	struct ixgbe_ring *rx_ring[MAX_RX_QUEUES] ____cacheline_aligned_in_smp;
319
	int num_rx_queues;
320 321
	int num_rx_pools;		/* == num_rx_queues in 82598 */
	int num_rx_queues_per_pool;	/* 1 if 82598, can be many if 82599 */
322
	u64 hw_csum_rx_error;
323
	u64 hw_rx_no_dma_resources;
324
	u64 non_eop_descs;
325
	int num_msix_vectors;
326
	int max_msix_q_vectors;         /* true count of q_vectors for device */
327
	struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE];
328 329 330 331 332
	struct msix_entry *msix_entries;

	u32 alloc_rx_page_failed;
	u32 alloc_rx_buff_failed;

333 334 335
	/* Some features need tri-state capability,
	 * thus the additional *_CAPABLE flags.
	 */
336
	u32 flags;
337 338 339 340 341 342 343 344 345 346 347 348 349
#define IXGBE_FLAG_RX_CSUM_ENABLED              (u32)(1)
#define IXGBE_FLAG_MSI_CAPABLE                  (u32)(1 << 1)
#define IXGBE_FLAG_MSI_ENABLED                  (u32)(1 << 2)
#define IXGBE_FLAG_MSIX_CAPABLE                 (u32)(1 << 3)
#define IXGBE_FLAG_MSIX_ENABLED                 (u32)(1 << 4)
#define IXGBE_FLAG_RX_1BUF_CAPABLE              (u32)(1 << 6)
#define IXGBE_FLAG_RX_PS_CAPABLE                (u32)(1 << 7)
#define IXGBE_FLAG_RX_PS_ENABLED                (u32)(1 << 8)
#define IXGBE_FLAG_IN_NETPOLL                   (u32)(1 << 9)
#define IXGBE_FLAG_DCA_ENABLED                  (u32)(1 << 10)
#define IXGBE_FLAG_DCA_CAPABLE                  (u32)(1 << 11)
#define IXGBE_FLAG_IMIR_ENABLED                 (u32)(1 << 12)
#define IXGBE_FLAG_MQ_CAPABLE                   (u32)(1 << 13)
350
#define IXGBE_FLAG_DCB_ENABLED                  (u32)(1 << 14)
351 352 353 354
#define IXGBE_FLAG_RSS_ENABLED                  (u32)(1 << 16)
#define IXGBE_FLAG_RSS_CAPABLE                  (u32)(1 << 17)
#define IXGBE_FLAG_VMDQ_CAPABLE                 (u32)(1 << 18)
#define IXGBE_FLAG_VMDQ_ENABLED                 (u32)(1 << 19)
355
#define IXGBE_FLAG_FAN_FAIL_CAPABLE             (u32)(1 << 20)
356
#define IXGBE_FLAG_NEED_LINK_UPDATE             (u32)(1 << 22)
357 358 359 360 361 362 363 364
#define IXGBE_FLAG_IN_SFP_LINK_TASK             (u32)(1 << 23)
#define IXGBE_FLAG_IN_SFP_MOD_TASK              (u32)(1 << 24)
#define IXGBE_FLAG_FDIR_HASH_CAPABLE            (u32)(1 << 25)
#define IXGBE_FLAG_FDIR_PERFECT_CAPABLE         (u32)(1 << 26)
#define IXGBE_FLAG_FCOE_CAPABLE                 (u32)(1 << 27)
#define IXGBE_FLAG_FCOE_ENABLED                 (u32)(1 << 28)
#define IXGBE_FLAG_SRIOV_CAPABLE                (u32)(1 << 29)
#define IXGBE_FLAG_SRIOV_ENABLED                (u32)(1 << 30)
365

366 367 368
	u32 flags2;
#define IXGBE_FLAG2_RSC_CAPABLE                 (u32)(1)
#define IXGBE_FLAG2_RSC_ENABLED                 (u32)(1 << 1)
369
#define IXGBE_FLAG2_TEMP_SENSOR_CAPABLE         (u32)(1 << 2)
370 371
/* default to trying for four seconds */
#define IXGBE_TRY_LINK_TIMEOUT (4 * HZ)
372 373 374 375 376

	/* OS defined structs */
	struct net_device *netdev;
	struct pci_dev *pdev;

377 378 379 380
	u32 test_icr;
	struct ixgbe_ring test_tx_ring;
	struct ixgbe_ring test_rx_ring;

381 382 383 384
	/* structs defined in ixgbe_hw.h */
	struct ixgbe_hw hw;
	u16 msg_enable;
	struct ixgbe_hw_stats stats;
385 386

	/* Interrupt Throttle Rate */
387 388
	u32 rx_eitr_param;
	u32 tx_eitr_param;
389 390 391

	unsigned long state;
	u64 tx_busy;
392 393
	unsigned int tx_ring_count;
	unsigned int rx_ring_count;
394 395 396 397 398 399

	u32 link_speed;
	bool link_up;
	unsigned long link_check_timeout;

	struct work_struct watchdog_task;
D
Donald Skidmore 已提交
400 401
	struct work_struct sfp_task;
	struct timer_list sfp_timer;
402 403
	struct work_struct multispeed_fiber_task;
	struct work_struct sfp_config_module_task;
404 405 406 407
	u32 fdir_pballoc;
	u32 atr_sample_rate;
	spinlock_t fdir_perfect_lock;
	struct work_struct fdir_reinit_task;
408 409 410
#ifdef IXGBE_FCOE
	struct ixgbe_fcoe fcoe;
#endif /* IXGBE_FCOE */
411 412
	u64 rsc_total_count;
	u64 rsc_total_flush;
413
	u32 wol;
414
	u16 eeprom_version;
415

416
	int node;
417 418
	struct work_struct check_overtemp_task;
	u32 interrupt_event;
419

420 421 422 423
	/* SR-IOV */
	DECLARE_BITMAP(active_vfs, IXGBE_MAX_VF_FUNCTIONS);
	unsigned int num_vfs;
	struct vf_data_storage *vfinfo;
424 425 426 427 428
};

enum ixbge_state_t {
	__IXGBE_TESTING,
	__IXGBE_RESETTING,
D
Donald Skidmore 已提交
429
	__IXGBE_DOWN,
430
	__IXGBE_FDIR_INIT_DONE,
D
Donald Skidmore 已提交
431
	__IXGBE_SFP_MODULE_NOT_FOUND
432 433 434
};

enum ixgbe_boards {
435
	board_82598,
436
	board_82599,
437 438
};

439
extern struct ixgbe_info ixgbe_82598_info;
440
extern struct ixgbe_info ixgbe_82599_info;
J
Jeff Kirsher 已提交
441
#ifdef CONFIG_IXGBE_DCB
442
extern const struct dcbnl_rtnl_ops dcbnl_ops;
443 444 445 446
extern int ixgbe_copy_dcb_cfg(struct ixgbe_dcb_config *src_dcb_cfg,
                              struct ixgbe_dcb_config *dst_dcb_cfg,
                              int tc_max);
#endif
447 448

extern char ixgbe_driver_name[];
S
Stephen Hemminger 已提交
449
extern const char ixgbe_driver_version[];
450 451 452

extern int ixgbe_up(struct ixgbe_adapter *adapter);
extern void ixgbe_down(struct ixgbe_adapter *adapter);
453
extern void ixgbe_reinit_locked(struct ixgbe_adapter *adapter);
454 455
extern void ixgbe_reset(struct ixgbe_adapter *adapter);
extern void ixgbe_set_ethtool_ops(struct net_device *netdev);
456 457 458 459
extern int ixgbe_setup_rx_resources(struct ixgbe_adapter *, struct ixgbe_ring *);
extern int ixgbe_setup_tx_resources(struct ixgbe_adapter *, struct ixgbe_ring *);
extern void ixgbe_free_rx_resources(struct ixgbe_adapter *, struct ixgbe_ring *);
extern void ixgbe_free_tx_resources(struct ixgbe_adapter *, struct ixgbe_ring *);
460 461
extern void ixgbe_configure_rx_ring(struct ixgbe_adapter *,struct ixgbe_ring *);
extern void ixgbe_configure_tx_ring(struct ixgbe_adapter *,struct ixgbe_ring *);
462
extern void ixgbe_update_stats(struct ixgbe_adapter *adapter);
463
extern int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter);
464
extern void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter);
465 466 467 468 469 470 471 472 473
extern netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *,
					 struct net_device *,
					 struct ixgbe_adapter *,
					 struct ixgbe_ring *);
extern void ixgbe_unmap_and_free_tx_resource(struct ixgbe_adapter *,
                                             struct ixgbe_tx_buffer *);
extern void ixgbe_alloc_rx_buffers(struct ixgbe_adapter *adapter,
                                   struct ixgbe_ring *rx_ring,
                                   int cleaned_count);
474 475
extern void ixgbe_write_eitr(struct ixgbe_q_vector *);
extern int ethtool_ioctl(struct ifreq *ifr);
476 477 478 479 480 481
extern s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw);
extern s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 pballoc);
extern s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 pballoc);
extern s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
                                                 struct ixgbe_atr_input *input,
                                                 u8 queue);
482 483 484 485
extern s32 ixgbe_fdir_add_perfect_filter_82599(struct ixgbe_hw *hw,
                                      struct ixgbe_atr_input *input,
                                      struct ixgbe_atr_input_masks *input_masks,
                                      u16 soft_id, u8 queue);
486 487 488 489 490 491 492 493 494 495 496 497 498 499
extern s32 ixgbe_atr_set_vlan_id_82599(struct ixgbe_atr_input *input,
                                       u16 vlan_id);
extern s32 ixgbe_atr_set_src_ipv4_82599(struct ixgbe_atr_input *input,
                                        u32 src_addr);
extern s32 ixgbe_atr_set_dst_ipv4_82599(struct ixgbe_atr_input *input,
                                        u32 dst_addr);
extern s32 ixgbe_atr_set_src_port_82599(struct ixgbe_atr_input *input,
                                        u16 src_port);
extern s32 ixgbe_atr_set_dst_port_82599(struct ixgbe_atr_input *input,
                                        u16 dst_port);
extern s32 ixgbe_atr_set_flex_byte_82599(struct ixgbe_atr_input *input,
                                         u16 flex_byte);
extern s32 ixgbe_atr_set_l4type_82599(struct ixgbe_atr_input *input,
                                      u8 l4type);
500
extern void ixgbe_set_rx_mode(struct net_device *netdev);
501 502 503 504 505
#ifdef IXGBE_FCOE
extern void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter);
extern int ixgbe_fso(struct ixgbe_adapter *adapter,
                     struct ixgbe_ring *tx_ring, struct sk_buff *skb,
                     u32 tx_flags, u8 *hdr_len);
506 507 508 509 510 511 512
extern void ixgbe_cleanup_fcoe(struct ixgbe_adapter *adapter);
extern int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter,
                          union ixgbe_adv_rx_desc *rx_desc,
                          struct sk_buff *skb);
extern int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid,
                              struct scatterlist *sgl, unsigned int sgc);
extern int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid);
513 514
extern int ixgbe_fcoe_enable(struct net_device *netdev);
extern int ixgbe_fcoe_disable(struct net_device *netdev);
515 516 517 518
#ifdef CONFIG_IXGBE_DCB
extern u8 ixgbe_fcoe_getapp(struct ixgbe_adapter *adapter);
extern u8 ixgbe_fcoe_setapp(struct ixgbe_adapter *adapter, u8 up);
#endif /* CONFIG_IXGBE_DCB */
519
extern int ixgbe_fcoe_get_wwn(struct net_device *netdev, u64 *wwn, int type);
520
#endif /* IXGBE_FCOE */
521 522

#endif /* _IXGBE_H_ */