setup-bus.c 32.3 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 *	drivers/pci/setup-bus.c
 *
 * Extruded from code written by
 *      Dave Rusling (david.rusling@reo.mts.dec.com)
 *      David Mosberger (davidm@cs.arizona.edu)
 *	David Miller (davem@redhat.com)
 *
 * Support routines for initializing a PCI subsystem.
 */

/*
 * Nov 2000, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
 *	     PCI-PCI bridges cleanup, sorted resource allocation.
 * Feb 2002, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
 *	     Converted to allocation in 3 passes, which gives
 *	     tighter packing. Prefetchable range support.
 */

#include <linux/init.h>
#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/errno.h>
#include <linux/ioport.h>
#include <linux/cache.h>
#include <linux/slab.h>
28
#include "pci.h"
L
Linus Torvalds 已提交
29

30 31 32 33 34 35
struct resource_list_x {
	struct resource_list_x *next;
	struct resource *res;
	struct pci_dev *dev;
	resource_size_t start;
	resource_size_t end;
36
	resource_size_t add_size;
37
	resource_size_t min_align;
38 39 40
	unsigned long flags;
};

41 42 43 44 45 46 47 48 49 50
#define free_list(type, head) do {                      \
	struct type *list, *tmp;			\
	for (list = (head)->next; list;) {		\
		tmp = list;				\
		list = list->next;			\
		kfree(tmp);				\
	}						\
	(head)->next = NULL;				\
} while (0)

51 52 53 54 55 56 57
int pci_realloc_enable = 0;
#define pci_realloc_enabled() pci_realloc_enable
void pci_realloc(void)
{
	pci_realloc_enable = 1;
}

58 59 60 61 62 63 64 65 66 67 68
/**
 * add_to_list() - add a new resource tracker to the list
 * @head:	Head of the list
 * @dev:	device corresponding to which the resource
 *		belongs
 * @res:	The resource to be tracked
 * @add_size:	additional size to be optionally added
 *              to the resource
 */
static void add_to_list(struct resource_list_x *head,
		 struct pci_dev *dev, struct resource *res,
69
		 resource_size_t add_size, resource_size_t min_align)
70 71 72 73 74 75 76
{
	struct resource_list_x *list = head;
	struct resource_list_x *ln = list->next;
	struct resource_list_x *tmp;

	tmp = kmalloc(sizeof(*tmp), GFP_KERNEL);
	if (!tmp) {
77
		pr_warning("add_to_list: kmalloc() failed!\n");
78 79 80 81 82 83 84 85 86
		return;
	}

	tmp->next = ln;
	tmp->res = res;
	tmp->dev = dev;
	tmp->start = res->start;
	tmp->end = res->end;
	tmp->flags = res->flags;
87
	tmp->add_size = add_size;
88
	tmp->min_align = min_align;
89 90 91
	list->next = tmp;
}

92 93 94
static void add_to_failed_list(struct resource_list_x *head,
				struct pci_dev *dev, struct resource *res)
{
95 96 97
	add_to_list(head, dev, res,
			0 /* dont care */,
			0 /* dont care */);
98 99
}

100 101
static void __dev_sort_resources(struct pci_dev *dev,
				 struct resource_list *head)
L
Linus Torvalds 已提交
102
{
103
	u16 class = dev->class >> 8;
L
Linus Torvalds 已提交
104

105 106 107
	/* Don't touch classless devices or host bridges or ioapics.  */
	if (class == PCI_CLASS_NOT_DEFINED || class == PCI_CLASS_BRIDGE_HOST)
		return;
L
Linus Torvalds 已提交
108

109 110 111 112 113 114 115
	/* Don't touch ioapic devices already enabled by firmware */
	if (class == PCI_CLASS_SYSTEM_PIC) {
		u16 command;
		pci_read_config_word(dev, PCI_COMMAND, &command);
		if (command & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY))
			return;
	}
L
Linus Torvalds 已提交
116

117 118
	pdev_sort_resources(dev, head);
}
119

R
Ram Pai 已提交
120 121 122 123 124 125 126
static inline void reset_resource(struct resource *res)
{
	res->start = 0;
	res->end = 0;
	res->flags = 0;
}

127 128 129 130 131 132 133 134 135 136 137 138 139 140
/**
 * adjust_resources_sorted() - satisfy any additional resource requests
 *
 * @add_head : head of the list tracking requests requiring additional
 *             resources
 * @head     : head of the list tracking requests with allocated
 *             resources
 *
 * Walk through each element of the add_head and try to procure
 * additional resources for the element, provided the element
 * is in the head list.
 */
static void adjust_resources_sorted(struct resource_list_x *add_head,
		struct resource_list *head)
141 142
{
	struct resource *res;
143 144 145
	struct resource_list_x *list, *tmp, *prev;
	struct resource_list *hlist;
	resource_size_t add_size;
146
	int idx;
L
Linus Torvalds 已提交
147

148 149
	prev = add_head;
	for (list = add_head->next; list;) {
L
Linus Torvalds 已提交
150
		res = list->res;
151 152 153 154 155 156 157 158 159 160 161 162 163
		/* skip resource that has been reset */
		if (!res->flags)
			goto out;

		/* skip this resource if not found in head list */
		for (hlist = head->next; hlist && hlist->res != res;
				hlist = hlist->next);
		if (!hlist) { /* just skip */
			prev = list;
			list = list->next;
			continue;
		}

L
Linus Torvalds 已提交
164
		idx = res - &list->dev->resource[0];
165
		add_size=list->add_size;
166 167 168
		if (!resource_size(res)) {
			res->end = res->start + add_size - 1;
			if(pci_assign_resource(list->dev, idx))
169
				reset_resource(res);
170 171 172 173 174 175
		} else {
			resource_size_t align = list->min_align;
			res->flags |= list->flags & (IORESOURCE_STARTALIGN|IORESOURCE_SIZEALIGN);
			if (pci_reassign_resource(list->dev, idx, add_size, align))
				dev_printk(KERN_DEBUG, &list->dev->dev, "failed to add optional resources res=%pR\n",
							res);
176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199
		}
out:
		tmp = list;
		prev->next = list = list->next;
		kfree(tmp);
	}
}

/**
 * assign_requested_resources_sorted() - satisfy resource requests
 *
 * @head : head of the list tracking requests for resources
 * @failed_list : head of the list tracking requests that could
 *		not be allocated
 *
 * Satisfy resource requests of each element in the list. Add
 * requests that could not satisfied to the failed_list.
 */
static void assign_requested_resources_sorted(struct resource_list *head,
				 struct resource_list_x *fail_head)
{
	struct resource *res;
	struct resource_list *list;
	int idx;
200

201 202 203 204
	for (list = head->next; list; list = list->next) {
		res = list->res;
		idx = res - &list->dev->resource[0];
		if (resource_size(res) && pci_assign_resource(list->dev, idx)) {
205 206 207 208 209 210 211 212 213
			if (fail_head && !pci_is_root_bus(list->dev->bus)) {
				/*
				 * if the failed res is for ROM BAR, and it will
				 * be enabled later, don't add it to the list
				 */
				if (!((idx == PCI_ROM_RESOURCE) &&
				      (!(res->flags & IORESOURCE_ROM_ENABLE))))
					add_to_failed_list(fail_head, list->dev, res);
			}
R
Ram Pai 已提交
214
			reset_resource(res);
215
		}
L
Linus Torvalds 已提交
216 217 218
	}
}

219 220 221 222 223 224 225 226 227 228 229 230 231 232
static void __assign_resources_sorted(struct resource_list *head,
				 struct resource_list_x *add_head,
				 struct resource_list_x *fail_head)
{
	/* Satisfy the must-have resource requests */
	assign_requested_resources_sorted(head, fail_head);

	/* Try to satisfy any additional nice-to-have resource
		requests */
	if (add_head)
		adjust_resources_sorted(add_head, head);
	free_list(resource_list, head);
}

233 234 235 236 237 238 239
static void pdev_assign_resources_sorted(struct pci_dev *dev,
				 struct resource_list_x *fail_head)
{
	struct resource_list head;

	head.next = NULL;
	__dev_sort_resources(dev, &head);
240
	__assign_resources_sorted(&head, NULL, fail_head);
241 242 243 244

}

static void pbus_assign_resources_sorted(const struct pci_bus *bus,
245
					 struct resource_list_x *add_head,
246 247 248 249 250 251 252 253 254
					 struct resource_list_x *fail_head)
{
	struct pci_dev *dev;
	struct resource_list head;

	head.next = NULL;
	list_for_each_entry(dev, &bus->devices, bus_list)
		__dev_sort_resources(dev, &head);

255
	__assign_resources_sorted(&head, add_head, fail_head);
256 257
}

258
void pci_setup_cardbus(struct pci_bus *bus)
L
Linus Torvalds 已提交
259 260
{
	struct pci_dev *bridge = bus->self;
261
	struct resource *res;
L
Linus Torvalds 已提交
262 263
	struct pci_bus_region region;

264 265
	dev_info(&bridge->dev, "CardBus bridge to [bus %02x-%02x]\n",
		 bus->secondary, bus->subordinate);
L
Linus Torvalds 已提交
266

267 268 269
	res = bus->resource[0];
	pcibios_resource_to_bus(bridge, &region, res);
	if (res->flags & IORESOURCE_IO) {
L
Linus Torvalds 已提交
270 271 272 273
		/*
		 * The IO resource is allocated a range twice as large as it
		 * would normally need.  This allows us to set both IO regs.
		 */
274
		dev_info(&bridge->dev, "  bridge window %pR\n", res);
L
Linus Torvalds 已提交
275 276 277 278 279 280
		pci_write_config_dword(bridge, PCI_CB_IO_BASE_0,
					region.start);
		pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_0,
					region.end);
	}

281 282 283 284
	res = bus->resource[1];
	pcibios_resource_to_bus(bridge, &region, res);
	if (res->flags & IORESOURCE_IO) {
		dev_info(&bridge->dev, "  bridge window %pR\n", res);
L
Linus Torvalds 已提交
285 286 287 288 289 290
		pci_write_config_dword(bridge, PCI_CB_IO_BASE_1,
					region.start);
		pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_1,
					region.end);
	}

291 292 293 294
	res = bus->resource[2];
	pcibios_resource_to_bus(bridge, &region, res);
	if (res->flags & IORESOURCE_MEM) {
		dev_info(&bridge->dev, "  bridge window %pR\n", res);
L
Linus Torvalds 已提交
295 296 297 298 299 300
		pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_0,
					region.start);
		pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_0,
					region.end);
	}

301 302 303 304
	res = bus->resource[3];
	pcibios_resource_to_bus(bridge, &region, res);
	if (res->flags & IORESOURCE_MEM) {
		dev_info(&bridge->dev, "  bridge window %pR\n", res);
L
Linus Torvalds 已提交
305 306 307 308 309 310
		pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_1,
					region.start);
		pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_1,
					region.end);
	}
}
311
EXPORT_SYMBOL(pci_setup_cardbus);
L
Linus Torvalds 已提交
312 313 314 315 316 317 318 319 320 321 322 323

/* Initialize bridges with base/limit values we have collected.
   PCI-to-PCI Bridge Architecture Specification rev. 1.1 (1998)
   requires that if there is no I/O ports or memory behind the
   bridge, corresponding range must be turned off by writing base
   value greater than limit to the bridge's base/limit registers.

   Note: care must be taken when updating I/O base/limit registers
   of bridges which support 32-bit I/O. This update requires two
   config space writes, so it's quite possible that an I/O window of
   the bridge will have some undesirable address (e.g. 0) after the
   first write. Ditto 64-bit prefetchable MMIO.  */
324
static void pci_setup_bridge_io(struct pci_bus *bus)
L
Linus Torvalds 已提交
325 326
{
	struct pci_dev *bridge = bus->self;
327
	struct resource *res;
L
Linus Torvalds 已提交
328
	struct pci_bus_region region;
329
	u32 l, io_upper16;
L
Linus Torvalds 已提交
330 331

	/* Set up the top and bottom of the PCI I/O segment for this bus. */
332 333 334
	res = bus->resource[0];
	pcibios_resource_to_bus(bridge, &region, res);
	if (res->flags & IORESOURCE_IO) {
L
Linus Torvalds 已提交
335 336 337 338 339 340
		pci_read_config_dword(bridge, PCI_IO_BASE, &l);
		l &= 0xffff0000;
		l |= (region.start >> 8) & 0x00f0;
		l |= region.end & 0xf000;
		/* Set up upper 16 bits of I/O base/limit. */
		io_upper16 = (region.end & 0xffff0000) | (region.start >> 16);
341
		dev_info(&bridge->dev, "  bridge window %pR\n", res);
342
	} else {
L
Linus Torvalds 已提交
343 344 345 346 347 348 349 350 351 352
		/* Clear upper 16 bits of I/O base/limit. */
		io_upper16 = 0;
		l = 0x00f0;
	}
	/* Temporarily disable the I/O range before updating PCI_IO_BASE. */
	pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, 0x0000ffff);
	/* Update lower 16 bits of I/O base/limit. */
	pci_write_config_dword(bridge, PCI_IO_BASE, l);
	/* Update upper 16 bits of I/O base/limit. */
	pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, io_upper16);
353 354 355 356 357 358 359 360
}

static void pci_setup_bridge_mmio(struct pci_bus *bus)
{
	struct pci_dev *bridge = bus->self;
	struct resource *res;
	struct pci_bus_region region;
	u32 l;
L
Linus Torvalds 已提交
361

362
	/* Set up the top and bottom of the PCI Memory segment for this bus. */
363 364 365
	res = bus->resource[1];
	pcibios_resource_to_bus(bridge, &region, res);
	if (res->flags & IORESOURCE_MEM) {
L
Linus Torvalds 已提交
366 367
		l = (region.start >> 16) & 0xfff0;
		l |= region.end & 0xfff00000;
368
		dev_info(&bridge->dev, "  bridge window %pR\n", res);
369
	} else {
L
Linus Torvalds 已提交
370 371 372
		l = 0x0000fff0;
	}
	pci_write_config_dword(bridge, PCI_MEMORY_BASE, l);
373 374 375 376 377 378 379 380
}

static void pci_setup_bridge_mmio_pref(struct pci_bus *bus)
{
	struct pci_dev *bridge = bus->self;
	struct resource *res;
	struct pci_bus_region region;
	u32 l, bu, lu;
L
Linus Torvalds 已提交
381 382 383 384 385 386 387

	/* Clear out the upper 32 bits of PREF limit.
	   If PCI_PREF_BASE_UPPER32 was non-zero, this temporarily
	   disables PREF range, which is ok. */
	pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, 0);

	/* Set up PREF base/limit. */
388
	bu = lu = 0;
389 390 391
	res = bus->resource[2];
	pcibios_resource_to_bus(bridge, &region, res);
	if (res->flags & IORESOURCE_PREFETCH) {
L
Linus Torvalds 已提交
392 393
		l = (region.start >> 16) & 0xfff0;
		l |= region.end & 0xfff00000;
394
		if (res->flags & IORESOURCE_MEM_64) {
395 396 397
			bu = upper_32_bits(region.start);
			lu = upper_32_bits(region.end);
		}
398
		dev_info(&bridge->dev, "  bridge window %pR\n", res);
399
	} else {
L
Linus Torvalds 已提交
400 401 402 403
		l = 0x0000fff0;
	}
	pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, l);

404 405 406
	/* Set the upper 32 bits of PREF base & limit. */
	pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, bu);
	pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, lu);
407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423
}

static void __pci_setup_bridge(struct pci_bus *bus, unsigned long type)
{
	struct pci_dev *bridge = bus->self;

	dev_info(&bridge->dev, "PCI bridge to [bus %02x-%02x]\n",
		 bus->secondary, bus->subordinate);

	if (type & IORESOURCE_IO)
		pci_setup_bridge_io(bus);

	if (type & IORESOURCE_MEM)
		pci_setup_bridge_mmio(bus);

	if (type & IORESOURCE_PREFETCH)
		pci_setup_bridge_mmio_pref(bus);
L
Linus Torvalds 已提交
424 425 426 427

	pci_write_config_word(bridge, PCI_BRIDGE_CONTROL, bus->bridge_ctl);
}

428 429 430 431 432 433 434 435
static void pci_setup_bridge(struct pci_bus *bus)
{
	unsigned long type = IORESOURCE_IO | IORESOURCE_MEM |
				  IORESOURCE_PREFETCH;

	__pci_setup_bridge(bus, type);
}

L
Linus Torvalds 已提交
436 437 438
/* Check whether the bridge supports optional I/O and
   prefetchable memory ranges. If not, the respective
   base/limit registers must be read-only and read as 0. */
439
static void pci_bridge_check_ranges(struct pci_bus *bus)
L
Linus Torvalds 已提交
440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468
{
	u16 io;
	u32 pmem;
	struct pci_dev *bridge = bus->self;
	struct resource *b_res;

	b_res = &bridge->resource[PCI_BRIDGE_RESOURCES];
	b_res[1].flags |= IORESOURCE_MEM;

	pci_read_config_word(bridge, PCI_IO_BASE, &io);
	if (!io) {
		pci_write_config_word(bridge, PCI_IO_BASE, 0xf0f0);
		pci_read_config_word(bridge, PCI_IO_BASE, &io);
 		pci_write_config_word(bridge, PCI_IO_BASE, 0x0);
 	}
 	if (io)
		b_res[0].flags |= IORESOURCE_IO;
	/*  DECchip 21050 pass 2 errata: the bridge may miss an address
	    disconnect boundary by one PCI data phase.
	    Workaround: do not use prefetching on this device. */
	if (bridge->vendor == PCI_VENDOR_ID_DEC && bridge->device == 0x0001)
		return;
	pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
	if (!pmem) {
		pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE,
					       0xfff0fff0);
		pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
		pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, 0x0);
	}
469
	if (pmem) {
L
Linus Torvalds 已提交
470
		b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
471 472
		if ((pmem & PCI_PREF_RANGE_TYPE_MASK) ==
		    PCI_PREF_RANGE_TYPE_64) {
473
			b_res[2].flags |= IORESOURCE_MEM_64;
474 475
			b_res[2].flags |= PCI_PREF_RANGE_TYPE_64;
		}
476 477 478 479 480 481 482 483 484 485 486 487 488 489 490
	}

	/* double check if bridge does support 64 bit pref */
	if (b_res[2].flags & IORESOURCE_MEM_64) {
		u32 mem_base_hi, tmp;
		pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32,
					 &mem_base_hi);
		pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32,
					       0xffffffff);
		pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, &tmp);
		if (!tmp)
			b_res[2].flags &= ~IORESOURCE_MEM_64;
		pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32,
				       mem_base_hi);
	}
L
Linus Torvalds 已提交
491 492 493 494 495 496
}

/* Helper function for sizing routines: find first available
   bus resource of a given type. Note: we intentionally skip
   the bus resources which have already been assigned (that is,
   have non-NULL parent resource). */
497
static struct resource *find_free_bus_resource(struct pci_bus *bus, unsigned long type)
L
Linus Torvalds 已提交
498 499 500 501 502 503
{
	int i;
	struct resource *r;
	unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM |
				  IORESOURCE_PREFETCH;

504
	pci_bus_for_each_resource(bus, r, i) {
505 506
		if (r == &ioport_resource || r == &iomem_resource)
			continue;
507 508
		if (r && (r->flags & type_mask) == type && !r->parent)
			return r;
L
Linus Torvalds 已提交
509 510 511 512
	}
	return NULL;
}

R
Ram Pai 已提交
513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549
static resource_size_t calculate_iosize(resource_size_t size,
		resource_size_t min_size,
		resource_size_t size1,
		resource_size_t old_size,
		resource_size_t align)
{
	if (size < min_size)
		size = min_size;
	if (old_size == 1 )
		old_size = 0;
	/* To be fixed in 2.5: we should have sort of HAVE_ISA
	   flag in the struct pci_bus. */
#if defined(CONFIG_ISA) || defined(CONFIG_EISA)
	size = (size & 0xff) + ((size & ~0xffUL) << 2);
#endif
	size = ALIGN(size + size1, align);
	if (size < old_size)
		size = old_size;
	return size;
}

static resource_size_t calculate_memsize(resource_size_t size,
		resource_size_t min_size,
		resource_size_t size1,
		resource_size_t old_size,
		resource_size_t align)
{
	if (size < min_size)
		size = min_size;
	if (old_size == 1 )
		old_size = 0;
	if (size < old_size)
		size = old_size;
	size = ALIGN(size + size1, align);
	return size;
}

550 551 552 553 554 555 556 557 558 559 560 561 562 563
static resource_size_t get_res_add_size(struct resource_list_x *add_head,
					struct resource *res)
{
	struct resource_list_x *list;

	/* check if it is in add_head list */
	for (list = add_head->next; list && list->res != res;
			list = list->next);
	if (list)
		return list->add_size;

	return 0;
}

564 565 566 567 568 569 570 571 572 573 574 575 576 577 578
/**
 * pbus_size_io() - size the io window of a given bus
 *
 * @bus : the bus
 * @min_size : the minimum io window that must to be allocated
 * @add_size : additional optional io window
 * @add_head : track the additional io window on this list
 *
 * Sizing the IO windows of the PCI-PCI bridge is trivial,
 * since these windows have 4K granularity and the IO ranges
 * of non-bridge PCI devices are limited to 256 bytes.
 * We must be careful with the ISA aliasing though.
 */
static void pbus_size_io(struct pci_bus *bus, resource_size_t min_size,
		resource_size_t add_size, struct resource_list_x *add_head)
L
Linus Torvalds 已提交
579 580 581
{
	struct pci_dev *dev;
	struct resource *b_res = find_free_bus_resource(bus, IORESOURCE_IO);
582
	unsigned long size = 0, size0 = 0, size1 = 0;
583
	resource_size_t children_add_size = 0;
L
Linus Torvalds 已提交
584 585 586 587 588 589 590 591 592 593 594 595 596

	if (!b_res)
 		return;

	list_for_each_entry(dev, &bus->devices, bus_list) {
		int i;

		for (i = 0; i < PCI_NUM_RESOURCES; i++) {
			struct resource *r = &dev->resource[i];
			unsigned long r_size;

			if (r->parent || !(r->flags & IORESOURCE_IO))
				continue;
Z
Zhao, Yu 已提交
597
			r_size = resource_size(r);
L
Linus Torvalds 已提交
598 599 600 601 602 603

			if (r_size < 0x400)
				/* Might be re-aligned for ISA */
				size += r_size;
			else
				size1 += r_size;
604 605 606

			if (add_head)
				children_add_size += get_res_add_size(add_head, r);
L
Linus Torvalds 已提交
607 608
		}
	}
609 610
	size0 = calculate_iosize(size, min_size, size1,
			resource_size(b_res), 4096);
611 612
	if (children_add_size > add_size)
		add_size = children_add_size;
613
	size1 = (!add_head || (add_head && !add_size)) ? size0 :
614
		calculate_iosize(size, min_size+add_size, size1,
R
Ram Pai 已提交
615
			resource_size(b_res), 4096);
616
	if (!size0 && !size1) {
617 618 619 620
		if (b_res->start || b_res->end)
			dev_info(&bus->self->dev, "disabling bridge window "
				 "%pR to [bus %02x-%02x] (unused)\n", b_res,
				 bus->secondary, bus->subordinate);
L
Linus Torvalds 已提交
621 622 623 624 625
		b_res->flags = 0;
		return;
	}
	/* Alignment of the IO window is always 4K */
	b_res->start = 4096;
626
	b_res->end = b_res->start + size0 - 1;
627
	b_res->flags |= IORESOURCE_STARTALIGN;
628
	if (size1 > size0 && add_head)
629
		add_to_list(add_head, bus->self, b_res, size1-size0, 4096);
L
Linus Torvalds 已提交
630 631
}

632 633 634 635 636 637 638 639 640 641 642
/**
 * pbus_size_mem() - size the memory window of a given bus
 *
 * @bus : the bus
 * @min_size : the minimum memory window that must to be allocated
 * @add_size : additional optional memory window
 * @add_head : track the additional memory window on this list
 *
 * Calculate the size of the bus and minimal alignment which
 * guarantees that all child resources fit in this size.
 */
643
static int pbus_size_mem(struct pci_bus *bus, unsigned long mask,
644 645 646
			 unsigned long type, resource_size_t min_size,
			resource_size_t add_size,
			struct resource_list_x *add_head)
L
Linus Torvalds 已提交
647 648
{
	struct pci_dev *dev;
649
	resource_size_t min_align, align, size, size0, size1;
650
	resource_size_t aligns[12];	/* Alignments from 1Mb to 2Gb */
L
Linus Torvalds 已提交
651 652
	int order, max_order;
	struct resource *b_res = find_free_bus_resource(bus, type);
653
	unsigned int mem64_mask = 0;
654
	resource_size_t children_add_size = 0;
L
Linus Torvalds 已提交
655 656 657 658 659 660 661 662

	if (!b_res)
		return 0;

	memset(aligns, 0, sizeof(aligns));
	max_order = 0;
	size = 0;

663 664 665
	mem64_mask = b_res->flags & IORESOURCE_MEM_64;
	b_res->flags &= ~IORESOURCE_MEM_64;

L
Linus Torvalds 已提交
666 667
	list_for_each_entry(dev, &bus->devices, bus_list) {
		int i;
668

L
Linus Torvalds 已提交
669 670
		for (i = 0; i < PCI_NUM_RESOURCES; i++) {
			struct resource *r = &dev->resource[i];
671
			resource_size_t r_size;
L
Linus Torvalds 已提交
672 673 674

			if (r->parent || (r->flags & mask) != type)
				continue;
Z
Zhao, Yu 已提交
675
			r_size = resource_size(r);
L
Linus Torvalds 已提交
676
			/* For bridges size != alignment */
677
			align = pci_resource_alignment(dev, r);
L
Linus Torvalds 已提交
678 679
			order = __ffs(align) - 20;
			if (order > 11) {
680 681 682
				dev_warn(&dev->dev, "disabling BAR %d: %pR "
					 "(bad alignment %#llx)\n", i, r,
					 (unsigned long long) align);
L
Linus Torvalds 已提交
683 684 685 686 687 688 689 690 691 692 693 694
				r->flags = 0;
				continue;
			}
			size += r_size;
			if (order < 0)
				order = 0;
			/* Exclude ranges with size > align from
			   calculation of the alignment. */
			if (r_size == align)
				aligns[order] += align;
			if (order > max_order)
				max_order = order;
695
			mem64_mask &= r->flags & IORESOURCE_MEM_64;
696 697 698

			if (add_head)
				children_add_size += get_res_add_size(add_head, r);
L
Linus Torvalds 已提交
699 700 701 702 703
		}
	}
	align = 0;
	min_align = 0;
	for (order = 0; order <= max_order; order++) {
704 705 706 707
		resource_size_t align1 = 1;

		align1 <<= (order + 20);

L
Linus Torvalds 已提交
708 709
		if (!align)
			min_align = align1;
710
		else if (ALIGN(align + min_align, min_align) < align1)
L
Linus Torvalds 已提交
711 712 713
			min_align = align1 >> 1;
		align += aligns[order];
	}
714
	size0 = calculate_memsize(size, min_size, 0, resource_size(b_res), min_align);
715 716
	if (children_add_size > add_size)
		add_size = children_add_size;
717
	size1 = (!add_head || (add_head && !add_size)) ? size0 :
718
		calculate_memsize(size, min_size+add_size, 0,
719
				resource_size(b_res), min_align);
720
	if (!size0 && !size1) {
721 722 723 724
		if (b_res->start || b_res->end)
			dev_info(&bus->self->dev, "disabling bridge window "
				 "%pR to [bus %02x-%02x] (unused)\n", b_res,
				 bus->secondary, bus->subordinate);
L
Linus Torvalds 已提交
725 726 727 728
		b_res->flags = 0;
		return 1;
	}
	b_res->start = min_align;
729 730 731
	b_res->end = size0 + min_align - 1;
	b_res->flags |= IORESOURCE_STARTALIGN | mem64_mask;
	if (size1 > size0 && add_head)
732
		add_to_list(add_head, bus->self, b_res, size1-size0, min_align);
L
Linus Torvalds 已提交
733 734 735
	return 1;
}

736
static void pci_bus_size_cardbus(struct pci_bus *bus)
L
Linus Torvalds 已提交
737 738 739 740 741 742 743 744 745
{
	struct pci_dev *bridge = bus->self;
	struct resource *b_res = &bridge->resource[PCI_BRIDGE_RESOURCES];
	u16 ctrl;

	/*
	 * Reserve some resources for CardBus.  We reserve
	 * a fixed amount of bus space for CardBus bridges.
	 */
L
Linus Torvalds 已提交
746 747 748
	b_res[0].start = 0;
	b_res[0].end = pci_cardbus_io_size - 1;
	b_res[0].flags |= IORESOURCE_IO | IORESOURCE_SIZEALIGN;
L
Linus Torvalds 已提交
749

L
Linus Torvalds 已提交
750 751 752
	b_res[1].start = 0;
	b_res[1].end = pci_cardbus_io_size - 1;
	b_res[1].flags |= IORESOURCE_IO | IORESOURCE_SIZEALIGN;
L
Linus Torvalds 已提交
753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770

	/*
	 * Check whether prefetchable memory is supported
	 * by this bridge.
	 */
	pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
	if (!(ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0)) {
		ctrl |= PCI_CB_BRIDGE_CTL_PREFETCH_MEM0;
		pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl);
		pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
	}

	/*
	 * If we have prefetchable memory support, allocate
	 * two regions.  Otherwise, allocate one region of
	 * twice the size.
	 */
	if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0) {
L
Linus Torvalds 已提交
771 772 773
		b_res[2].start = 0;
		b_res[2].end = pci_cardbus_mem_size - 1;
		b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH | IORESOURCE_SIZEALIGN;
L
Linus Torvalds 已提交
774

L
Linus Torvalds 已提交
775 776 777
		b_res[3].start = 0;
		b_res[3].end = pci_cardbus_mem_size - 1;
		b_res[3].flags |= IORESOURCE_MEM | IORESOURCE_SIZEALIGN;
L
Linus Torvalds 已提交
778
	} else {
L
Linus Torvalds 已提交
779 780 781
		b_res[3].start = 0;
		b_res[3].end = pci_cardbus_mem_size * 2 - 1;
		b_res[3].flags |= IORESOURCE_MEM | IORESOURCE_SIZEALIGN;
L
Linus Torvalds 已提交
782 783 784
	}
}

785 786
void __ref __pci_bus_size_bridges(struct pci_bus *bus,
			struct resource_list_x *add_head)
L
Linus Torvalds 已提交
787 788 789
{
	struct pci_dev *dev;
	unsigned long mask, prefmask;
790
	resource_size_t additional_mem_size = 0, additional_io_size = 0;
L
Linus Torvalds 已提交
791 792 793 794 795 796 797 798 799 800 801 802 803

	list_for_each_entry(dev, &bus->devices, bus_list) {
		struct pci_bus *b = dev->subordinate;
		if (!b)
			continue;

		switch (dev->class >> 8) {
		case PCI_CLASS_BRIDGE_CARDBUS:
			pci_bus_size_cardbus(b);
			break;

		case PCI_CLASS_BRIDGE_PCI:
		default:
804
			__pci_bus_size_bridges(b, add_head);
L
Linus Torvalds 已提交
805 806 807 808 809 810 811 812 813 814 815 816 817 818 819
			break;
		}
	}

	/* The root bus? */
	if (!bus->self)
		return;

	switch (bus->self->class >> 8) {
	case PCI_CLASS_BRIDGE_CARDBUS:
		/* don't size cardbuses yet. */
		break;

	case PCI_CLASS_BRIDGE_PCI:
		pci_bridge_check_ranges(bus);
820
		if (bus->self->is_hotplug_bridge) {
821 822
			additional_io_size  = pci_hotplug_io_size;
			additional_mem_size = pci_hotplug_mem_size;
823
		}
824 825 826
		/*
		 * Follow thru
		 */
L
Linus Torvalds 已提交
827
	default:
828
		pbus_size_io(bus, 0, additional_io_size, add_head);
L
Linus Torvalds 已提交
829 830 831 832 833 834 835
		/* If the bridge supports prefetchable range, size it
		   separately. If it doesn't, or its prefetchable window
		   has already been allocated by arch code, try
		   non-prefetchable range for both types of PCI memory
		   resources. */
		mask = IORESOURCE_MEM;
		prefmask = IORESOURCE_MEM | IORESOURCE_PREFETCH;
836
		if (pbus_size_mem(bus, prefmask, prefmask, 0, additional_mem_size, add_head))
L
Linus Torvalds 已提交
837
			mask = prefmask; /* Success, size non-prefetch only. */
838
		else
839 840
			additional_mem_size += additional_mem_size;
		pbus_size_mem(bus, mask, IORESOURCE_MEM, 0, additional_mem_size, add_head);
L
Linus Torvalds 已提交
841 842 843
		break;
	}
}
844 845 846 847 848

void __ref pci_bus_size_bridges(struct pci_bus *bus)
{
	__pci_bus_size_bridges(bus, NULL);
}
L
Linus Torvalds 已提交
849 850
EXPORT_SYMBOL(pci_bus_size_bridges);

851
static void __ref __pci_bus_assign_resources(const struct pci_bus *bus,
852
					 struct resource_list_x *add_head,
853
					 struct resource_list_x *fail_head)
L
Linus Torvalds 已提交
854 855 856 857
{
	struct pci_bus *b;
	struct pci_dev *dev;

858
	pbus_assign_resources_sorted(bus, add_head, fail_head);
L
Linus Torvalds 已提交
859 860 861 862 863 864

	list_for_each_entry(dev, &bus->devices, bus_list) {
		b = dev->subordinate;
		if (!b)
			continue;

865
		__pci_bus_assign_resources(b, add_head, fail_head);
L
Linus Torvalds 已提交
866 867 868

		switch (dev->class >> 8) {
		case PCI_CLASS_BRIDGE_PCI:
869 870
			if (!pci_is_enabled(dev))
				pci_setup_bridge(b);
L
Linus Torvalds 已提交
871 872 873 874 875 876 877
			break;

		case PCI_CLASS_BRIDGE_CARDBUS:
			pci_setup_cardbus(b);
			break;

		default:
878 879
			dev_info(&dev->dev, "not setting up bridge for bus "
				 "%04x:%02x\n", pci_domain_nr(b), b->number);
L
Linus Torvalds 已提交
880 881 882 883
			break;
		}
	}
}
884 885 886

void __ref pci_bus_assign_resources(const struct pci_bus *bus)
{
887
	__pci_bus_assign_resources(bus, NULL, NULL);
888
}
L
Linus Torvalds 已提交
889 890
EXPORT_SYMBOL(pci_bus_assign_resources);

891 892 893 894 895 896 897 898 899 900 901
static void __ref __pci_bridge_assign_resources(const struct pci_dev *bridge,
					 struct resource_list_x *fail_head)
{
	struct pci_bus *b;

	pdev_assign_resources_sorted((struct pci_dev *)bridge, fail_head);

	b = bridge->subordinate;
	if (!b)
		return;

902
	__pci_bus_assign_resources(b, NULL, fail_head);
903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918

	switch (bridge->class >> 8) {
	case PCI_CLASS_BRIDGE_PCI:
		pci_setup_bridge(b);
		break;

	case PCI_CLASS_BRIDGE_CARDBUS:
		pci_setup_cardbus(b);
		break;

	default:
		dev_info(&bridge->dev, "not setting up bridge for bus "
			 "%04x:%02x\n", pci_domain_nr(b), b->number);
		break;
	}
}
919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000
static void pci_bridge_release_resources(struct pci_bus *bus,
					  unsigned long type)
{
	int idx;
	bool changed = false;
	struct pci_dev *dev;
	struct resource *r;
	unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM |
				  IORESOURCE_PREFETCH;

	dev = bus->self;
	for (idx = PCI_BRIDGE_RESOURCES; idx <= PCI_BRIDGE_RESOURCE_END;
	     idx++) {
		r = &dev->resource[idx];
		if ((r->flags & type_mask) != type)
			continue;
		if (!r->parent)
			continue;
		/*
		 * if there are children under that, we should release them
		 *  all
		 */
		release_child_resources(r);
		if (!release_resource(r)) {
			dev_printk(KERN_DEBUG, &dev->dev,
				 "resource %d %pR released\n", idx, r);
			/* keep the old size */
			r->end = resource_size(r) - 1;
			r->start = 0;
			r->flags = 0;
			changed = true;
		}
	}

	if (changed) {
		/* avoiding touch the one without PREF */
		if (type & IORESOURCE_PREFETCH)
			type = IORESOURCE_PREFETCH;
		__pci_setup_bridge(bus, type);
	}
}

enum release_type {
	leaf_only,
	whole_subtree,
};
/*
 * try to release pci bridge resources that is from leaf bridge,
 * so we can allocate big new one later
 */
static void __ref pci_bus_release_bridge_resources(struct pci_bus *bus,
						   unsigned long type,
						   enum release_type rel_type)
{
	struct pci_dev *dev;
	bool is_leaf_bridge = true;

	list_for_each_entry(dev, &bus->devices, bus_list) {
		struct pci_bus *b = dev->subordinate;
		if (!b)
			continue;

		is_leaf_bridge = false;

		if ((dev->class >> 8) != PCI_CLASS_BRIDGE_PCI)
			continue;

		if (rel_type == whole_subtree)
			pci_bus_release_bridge_resources(b, type,
						 whole_subtree);
	}

	if (pci_is_root_bus(bus))
		return;

	if ((bus->self->class >> 8) != PCI_CLASS_BRIDGE_PCI)
		return;

	if ((rel_type == whole_subtree) || is_leaf_bridge)
		pci_bridge_release_resources(bus, type);
}

Y
Yinghai Lu 已提交
1001 1002
static void pci_bus_dump_res(struct pci_bus *bus)
{
1003 1004
	struct resource *res;
	int i;
1005

1006
	pci_bus_for_each_resource(bus, res, i) {
1007
		if (!res || !res->end || !res->flags)
Y
Yinghai Lu 已提交
1008 1009
                        continue;

1010
		dev_printk(KERN_DEBUG, &bus->dev, "resource %d %pR\n", i, res);
Y
Yinghai Lu 已提交
1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030
        }
}

static void pci_bus_dump_resources(struct pci_bus *bus)
{
	struct pci_bus *b;
	struct pci_dev *dev;


	pci_bus_dump_res(bus);

	list_for_each_entry(dev, &bus->devices, bus_list) {
		b = dev->subordinate;
		if (!b)
			continue;

		pci_bus_dump_resources(b);
	}
}

1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064
static int __init pci_bus_get_depth(struct pci_bus *bus)
{
	int depth = 0;
	struct pci_dev *dev;

	list_for_each_entry(dev, &bus->devices, bus_list) {
		int ret;
		struct pci_bus *b = dev->subordinate;
		if (!b)
			continue;

		ret = pci_bus_get_depth(b);
		if (ret + 1 > depth)
			depth = ret + 1;
	}

	return depth;
}
static int __init pci_get_max_depth(void)
{
	int depth = 0;
	struct pci_bus *bus;

	list_for_each_entry(bus, &pci_root_buses, node) {
		int ret;

		ret = pci_bus_get_depth(bus);
		if (ret > depth)
			depth = ret;
	}

	return depth;
}

1065

1066 1067 1068 1069 1070
/*
 * first try will not touch pci bridge res
 * second  and later try will clear small leaf bridge res
 * will stop till to the max  deepth if can not find good one
 */
L
Linus Torvalds 已提交
1071 1072 1073 1074
void __init
pci_assign_unassigned_resources(void)
{
	struct pci_bus *bus;
1075 1076
	struct resource_list_x add_list; /* list of resources that
					want additional resources */
1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087
	int tried_times = 0;
	enum release_type rel_type = leaf_only;
	struct resource_list_x head, *list;
	unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM |
				  IORESOURCE_PREFETCH;
	unsigned long failed_type;
	int max_depth = pci_get_max_depth();
	int pci_try_num;


	head.next = NULL;
1088
	add_list.next = NULL;
1089 1090 1091 1092 1093 1094

	pci_try_num = max_depth + 1;
	printk(KERN_DEBUG "PCI: max bus depth: %d pci_try_num: %d\n",
		 max_depth, pci_try_num);

again:
L
Linus Torvalds 已提交
1095 1096
	/* Depth first, calculate sizes and alignments of all
	   subordinate buses. */
1097
	list_for_each_entry(bus, &pci_root_buses, node)
1098 1099
		__pci_bus_size_bridges(bus, &add_list);

L
Linus Torvalds 已提交
1100
	/* Depth last, allocate resources and update the hardware. */
1101 1102
	list_for_each_entry(bus, &pci_root_buses, node)
		__pci_bus_assign_resources(bus, &add_list, &head);
1103
	BUG_ON(add_list.next);
1104 1105 1106 1107 1108
	tried_times++;

	/* any device complain? */
	if (!head.next)
		goto enable_and_dump;
1109 1110 1111 1112 1113 1114 1115

	/* don't realloc if asked to do so */
	if (!pci_realloc_enabled()) {
		free_list(resource_list_x, &head);
		goto enable_and_dump;
	}

1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167
	failed_type = 0;
	for (list = head.next; list;) {
		failed_type |= list->flags;
		list = list->next;
	}
	/*
	 * io port are tight, don't try extra
	 * or if reach the limit, don't want to try more
	 */
	failed_type &= type_mask;
	if ((failed_type == IORESOURCE_IO) || (tried_times >= pci_try_num)) {
		free_list(resource_list_x, &head);
		goto enable_and_dump;
	}

	printk(KERN_DEBUG "PCI: No. %d try to assign unassigned res\n",
			 tried_times + 1);

	/* third times and later will not check if it is leaf */
	if ((tried_times + 1) > 2)
		rel_type = whole_subtree;

	/*
	 * Try to release leaf bridge's resources that doesn't fit resource of
	 * child device under that bridge
	 */
	for (list = head.next; list;) {
		bus = list->dev->bus;
		pci_bus_release_bridge_resources(bus, list->flags & type_mask,
						  rel_type);
		list = list->next;
	}
	/* restore size and flags */
	for (list = head.next; list;) {
		struct resource *res = list->res;

		res->start = list->start;
		res->end = list->end;
		res->flags = list->flags;
		if (list->dev->subordinate)
			res->flags = 0;

		list = list->next;
	}
	free_list(resource_list_x, &head);

	goto again;

enable_and_dump:
	/* Depth last, update the hardware. */
	list_for_each_entry(bus, &pci_root_buses, node)
		pci_enable_bridges(bus);
Y
Yinghai Lu 已提交
1168 1169

	/* dump the resource on buses */
1170
	list_for_each_entry(bus, &pci_root_buses, node)
Y
Yinghai Lu 已提交
1171
		pci_bus_dump_resources(bus);
L
Linus Torvalds 已提交
1172
}
1173 1174 1175 1176

void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge)
{
	struct pci_bus *parent = bridge->subordinate;
1177 1178
	int tried_times = 0;
	struct resource_list_x head, *list;
1179
	int retval;
1180 1181 1182 1183
	unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM |
				  IORESOURCE_PREFETCH;

	head.next = NULL;
1184

1185
again:
1186
	pci_bus_size_bridges(parent);
1187 1188 1189 1190 1191
	__pci_bridge_assign_resources(bridge, &head);

	tried_times++;

	if (!head.next)
1192
		goto enable_all;
1193 1194 1195

	if (tried_times >= 2) {
		/* still fail, don't need to try more */
1196
		free_list(resource_list_x, &head);
1197
		goto enable_all;
1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226
	}

	printk(KERN_DEBUG "PCI: No. %d try to assign unassigned res\n",
			 tried_times + 1);

	/*
	 * Try to release leaf bridge's resources that doesn't fit resource of
	 * child device under that bridge
	 */
	for (list = head.next; list;) {
		struct pci_bus *bus = list->dev->bus;
		unsigned long flags = list->flags;

		pci_bus_release_bridge_resources(bus, flags & type_mask,
						 whole_subtree);
		list = list->next;
	}
	/* restore size and flags */
	for (list = head.next; list;) {
		struct resource *res = list->res;

		res->start = list->start;
		res->end = list->end;
		res->flags = list->flags;
		if (list->dev->subordinate)
			res->flags = 0;

		list = list->next;
	}
1227
	free_list(resource_list_x, &head);
1228 1229

	goto again;
1230 1231 1232 1233 1234

enable_all:
	retval = pci_reenable_device(bridge);
	pci_set_master(bridge);
	pci_enable_bridges(parent);
1235 1236
}
EXPORT_SYMBOL_GPL(pci_assign_unassigned_bridge_resources);