ata_piix.c 32.0 KB
Newer Older
L
Linus Torvalds 已提交
1
/*
2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39
 *    ata_piix.c - Intel PATA/SATA controllers
 *
 *    Maintained by:  Jeff Garzik <jgarzik@pobox.com>
 *    		    Please ALWAYS copy linux-ide@vger.kernel.org
 *		    on emails.
 *
 *
 *	Copyright 2003-2005 Red Hat Inc
 *	Copyright 2003-2005 Jeff Garzik
 *
 *
 *	Copyright header from piix.c:
 *
 *  Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
 *  Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
 *  Copyright (C) 2003 Red Hat Inc <alan@redhat.com>
 *
 *
 *  This program is free software; you can redistribute it and/or modify
 *  it under the terms of the GNU General Public License as published by
 *  the Free Software Foundation; either version 2, or (at your option)
 *  any later version.
 *
 *  This program is distributed in the hope that it will be useful,
 *  but WITHOUT ANY WARRANTY; without even the implied warranty of
 *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 *  GNU General Public License for more details.
 *
 *  You should have received a copy of the GNU General Public License
 *  along with this program; see the file COPYING.  If not, write to
 *  the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
 *
 *
 *  libata documentation is available via 'make {ps|pdf}docs',
 *  as Documentation/DocBook/libata.*
 *
 *  Hardware documentation available at http://developer.intel.com/
 *
A
Alan Cox 已提交
40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82
 * Documentation
 *	Publically available from Intel web site. Errata documentation
 * is also publically available. As an aide to anyone hacking on this
 * driver the list of errata that are relevant is below.going back to
 * PIIX4. Older device documentation is now a bit tricky to find.
 *
 * The chipsets all follow very much the same design. The orginal Triton
 * series chipsets do _not_ support independant device timings, but this
 * is fixed in Triton II. With the odd mobile exception the chips then
 * change little except in gaining more modes until SATA arrives. This
 * driver supports only the chips with independant timing (that is those
 * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
 * for the early chip drivers.
 *
 * Errata of note:
 *
 * Unfixable
 *	PIIX4    errata #9	- Only on ultra obscure hw
 *	ICH3	 errata #13     - Not observed to affect real hw
 *				  by Intel
 *
 * Things we must deal with
 *	PIIX4	errata #10	- BM IDE hang with non UDMA
 *				  (must stop/start dma to recover)
 *	440MX   errata #15	- As PIIX4 errata #10
 *	PIIX4	errata #15	- Must not read control registers
 * 				  during a PIO transfer
 *	440MX   errata #13	- As PIIX4 errata #15
 *	ICH2	errata #21	- DMA mode 0 doesn't work right
 *	ICH0/1  errata #55	- As ICH2 errata #21
 *	ICH2	spec c #9	- Extra operations needed to handle
 *				  drive hotswap [NOT YET SUPPORTED]
 *	ICH2    spec c #20	- IDE PRD must not cross a 64K boundary
 *				  and must be dword aligned
 *	ICH2    spec c #24	- UDMA mode 4,5 t85/86 should be 6ns not 3.3
 *
 * Should have been BIOS fixed:
 *	450NX:	errata #19	- DMA hangs on old 450NX
 *	450NX:  errata #20	- DMA hangs on old 450NX
 *	450NX:  errata #25	- Corruption with DMA on old 450NX
 *	ICH3    errata #15      - IDE deadlock under high load
 *				  (BIOS must set dev 31 fn 0 bit 23)
 *	ICH3	errata #18	- Don't use native mode
L
Linus Torvalds 已提交
83 84 85 86 87 88 89 90
 */

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/init.h>
#include <linux/blkdev.h>
#include <linux/delay.h>
91
#include <linux/device.h>
L
Linus Torvalds 已提交
92 93 94 95
#include <scsi/scsi_host.h>
#include <linux/libata.h>

#define DRV_NAME	"ata_piix"
96
#define DRV_VERSION	"2.00ac7"
L
Linus Torvalds 已提交
97 98 99 100 101

enum {
	PIIX_IOCFG		= 0x54, /* IDE I/O configuration register */
	ICH5_PMR		= 0x90, /* port mapping register */
	ICH5_PCS		= 0x92,	/* port control and status */
102
	PIIX_SCC		= 0x0A, /* sub-class code register */
L
Linus Torvalds 已提交
103

104
	PIIX_FLAG_SCR		= (1 << 26), /* SCR available */
105 106
	PIIX_FLAG_AHCI		= (1 << 27), /* AHCI possible */
	PIIX_FLAG_CHECKINTR	= (1 << 28), /* make sure PCI INTx enabled */
L
Linus Torvalds 已提交
107

108 109 110
	PIIX_PATA_FLAGS		= ATA_FLAG_SLAVE_POSS | ATA_FLAG_DETECT_POLLING,
	PIIX_SATA_FLAGS		= ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR |
				  ATA_FLAG_DETECT_POLLING,
T
Tejun Heo 已提交
111

L
Linus Torvalds 已提交
112 113 114
	/* combined mode.  if set, PATA is channel 0.
	 * if clear, PATA is channel 1.
	 */
115 116
	PIIX_PORT_ENABLED	= (1 << 0),
	PIIX_PORT_PRESENT	= (1 << 4),
L
Linus Torvalds 已提交
117 118 119 120

	PIIX_80C_PRI		= (1 << 5) | (1 << 4),
	PIIX_80C_SEC		= (1 << 7) | (1 << 6),

121
	/* controller IDs */
122 123 124 125 126 127 128 129 130 131
	piix_pata_33		= 0,	/* PIIX3 or 4 at 33Mhz */
	ich_pata_33		= 1,	/* ICH up to UDMA 33 only */
	ich_pata_66		= 2,	/* ICH up to 66 Mhz */
	ich_pata_100		= 3,	/* ICH up to UDMA 100 */
	ich_pata_133		= 4,	/* ICH up to UDMA 133 */
	ich5_sata		= 5,
	esb_sata		= 6,
	ich6_sata		= 7,
	ich6_sata_ahci		= 8,
	ich6m_sata_ahci		= 9,
132
	ich8_sata_ahci		= 10,
133

134 135 136 137 138 139 140 141 142
	/* constants for mapping table */
	P0			= 0,  /* port 0 */
	P1			= 1,  /* port 1 */
	P2			= 2,  /* port 2 */
	P3			= 3,  /* port 3 */
	IDE			= -1, /* IDE */
	NA			= -2, /* not avaliable */
	RV			= -3, /* reserved */

143
	PIIX_AHCI_DEVICE	= 6,
L
Linus Torvalds 已提交
144 145
};

146 147
struct piix_map_db {
	const u32 mask;
148
	const u16 port_enable;
149
	const int present_shift;
150 151 152
	const int map[][4];
};

153 154
struct piix_host_priv {
	const int *map;
155
	const struct piix_map_db *map_db;
156 157
};

L
Linus Torvalds 已提交
158 159
static int piix_init_one (struct pci_dev *pdev,
				    const struct pci_device_id *ent);
J
Jeff Garzik 已提交
160
static void piix_host_stop(struct ata_host *host);
161
static void piix_pata_error_handler(struct ata_port *ap);
162
static void ich_pata_error_handler(struct ata_port *ap);
163
static void piix_sata_error_handler(struct ata_port *ap);
164 165 166
static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev);
static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev);
static void ich_set_dmamode (struct ata_port *ap, struct ata_device *adev);
L
Linus Torvalds 已提交
167 168 169

static unsigned int in_module_init = 1;

170
static const struct pci_device_id piix_pci_tbl[] = {
L
Linus Torvalds 已提交
171
#ifdef ATA_ENABLE_PATA
172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201
	/* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
	/* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
	{ 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
	{ 0x8086, 0x24db, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	{ 0x8086, 0x25a2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	/* Intel PIIX4 */
	{ 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
	/* Intel PIIX4 */
	{ 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
	/* Intel PIIX */
	{ 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
	/* Intel ICH (i810, i815, i840) UDMA 66*/
	{ 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
	/* Intel ICH0 : UDMA 33*/
	{ 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
	/* Intel ICH2M */
	{ 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	/* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
	{ 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	/*  Intel ICH3M */
	{ 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	/* Intel ICH3 (E7500/1) UDMA 100 */
	{ 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	/* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
	{ 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	{ 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	/* Intel ICH5 */
	{ 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_133 },
	/* C-ICH (i810E2) */
	{ 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
202
	/* ESB (855GME/875P + 6300ESB) UDMA 100  */
203 204 205 206 207 208
	{ 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	/* ICH6 (and 6) (i915) UDMA 100 */
	{ 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	/* ICH7/7-R (i945, i975) UDMA 100*/
	{ 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_133 },
	{ 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
L
Linus Torvalds 已提交
209 210 211 212 213 214
#endif

	/* NOTE: The following PCI ids must be kept in sync with the
	 * list in drivers/pci/quirks.c.
	 */

215
	/* 82801EB (ICH5) */
L
Linus Torvalds 已提交
216
	{ 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
217
	/* 82801EB (ICH5) */
L
Linus Torvalds 已提交
218
	{ 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
219 220 221 222 223
	/* 6300ESB (ICH5 variant with broken PCS present bits) */
	{ 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, esb_sata },
	/* 6300ESB pretending RAID */
	{ 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, esb_sata },
	/* 82801FB/FW (ICH6/ICH6W) */
L
Linus Torvalds 已提交
224
	{ 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
225
	/* 82801FR/FRW (ICH6R/ICH6RW) */
226
	{ 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
227 228 229
	/* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented) */
	{ 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
	/* 82801GB/GR/GH (ICH7, identical to ICH6) */
230
	{ 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
231
	/* 2801GBM/GHM (ICH7M, identical to ICH6M) */
232
	{ 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
233
	/* Enterprise Southbridge 2 (where's the datasheet?) */
234
	{ 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
235
	/* SATA Controller 1 IDE (ICH8, no datasheet yet) */
236
	{ 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
237
	/* SATA Controller 2 IDE (ICH8, ditto) */
238
	{ 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
239
	/* Mobile SATA Controller IDE (ICH8M, ditto) */
240
	{ 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
L
Linus Torvalds 已提交
241 242 243 244 245 246 247 248 249

	{ }	/* terminate list */
};

static struct pci_driver piix_pci_driver = {
	.name			= DRV_NAME,
	.id_table		= piix_pci_tbl,
	.probe			= piix_init_one,
	.remove			= ata_pci_remove_one,
J
Jens Axboe 已提交
250 251
	.suspend		= ata_pci_device_suspend,
	.resume			= ata_pci_device_resume,
L
Linus Torvalds 已提交
252 253
};

254
static struct scsi_host_template piix_sht = {
L
Linus Torvalds 已提交
255 256 257 258 259 260 261 262 263 264 265 266 267
	.module			= THIS_MODULE,
	.name			= DRV_NAME,
	.ioctl			= ata_scsi_ioctl,
	.queuecommand		= ata_scsi_queuecmd,
	.can_queue		= ATA_DEF_QUEUE,
	.this_id		= ATA_SHT_THIS_ID,
	.sg_tablesize		= LIBATA_MAX_PRD,
	.cmd_per_lun		= ATA_SHT_CMD_PER_LUN,
	.emulated		= ATA_SHT_EMULATED,
	.use_clustering		= ATA_SHT_USE_CLUSTERING,
	.proc_name		= DRV_NAME,
	.dma_boundary		= ATA_DMA_BOUNDARY,
	.slave_configure	= ata_scsi_slave_config,
T
Tejun Heo 已提交
268
	.slave_destroy		= ata_scsi_slave_destroy,
L
Linus Torvalds 已提交
269
	.bios_param		= ata_std_bios_param,
J
Jens Axboe 已提交
270 271
	.resume			= ata_scsi_device_resume,
	.suspend		= ata_scsi_device_suspend,
L
Linus Torvalds 已提交
272 273
};

J
Jeff Garzik 已提交
274
static const struct ata_port_operations piix_pata_ops = {
L
Linus Torvalds 已提交
275 276 277
	.port_disable		= ata_port_disable,
	.set_piomode		= piix_set_piomode,
	.set_dmamode		= piix_set_dmamode,
278
	.mode_filter		= ata_pci_default_filter,
L
Linus Torvalds 已提交
279 280 281 282 283 284 285 286 287 288 289 290 291

	.tf_load		= ata_tf_load,
	.tf_read		= ata_tf_read,
	.check_status		= ata_check_status,
	.exec_command		= ata_exec_command,
	.dev_select		= ata_std_dev_select,

	.bmdma_setup		= ata_bmdma_setup,
	.bmdma_start		= ata_bmdma_start,
	.bmdma_stop		= ata_bmdma_stop,
	.bmdma_status		= ata_bmdma_status,
	.qc_prep		= ata_qc_prep,
	.qc_issue		= ata_qc_issue_prot,
292
	.data_xfer		= ata_pio_data_xfer,
L
Linus Torvalds 已提交
293

T
Tejun Heo 已提交
294 295
	.freeze			= ata_bmdma_freeze,
	.thaw			= ata_bmdma_thaw,
296
	.error_handler		= piix_pata_error_handler,
T
Tejun Heo 已提交
297
	.post_internal_cmd	= ata_bmdma_post_internal_cmd,
L
Linus Torvalds 已提交
298 299 300 301 302 303

	.irq_handler		= ata_interrupt,
	.irq_clear		= ata_bmdma_irq_clear,

	.port_start		= ata_port_start,
	.port_stop		= ata_port_stop,
304
	.host_stop		= piix_host_stop,
L
Linus Torvalds 已提交
305 306
};

307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339
static const struct ata_port_operations ich_pata_ops = {
	.port_disable		= ata_port_disable,
	.set_piomode		= piix_set_piomode,
	.set_dmamode		= ich_set_dmamode,
	.mode_filter		= ata_pci_default_filter,

	.tf_load		= ata_tf_load,
	.tf_read		= ata_tf_read,
	.check_status		= ata_check_status,
	.exec_command		= ata_exec_command,
	.dev_select		= ata_std_dev_select,

	.bmdma_setup		= ata_bmdma_setup,
	.bmdma_start		= ata_bmdma_start,
	.bmdma_stop		= ata_bmdma_stop,
	.bmdma_status		= ata_bmdma_status,
	.qc_prep		= ata_qc_prep,
	.qc_issue		= ata_qc_issue_prot,
	.data_xfer		= ata_pio_data_xfer,

	.freeze			= ata_bmdma_freeze,
	.thaw			= ata_bmdma_thaw,
	.error_handler		= ich_pata_error_handler,
	.post_internal_cmd	= ata_bmdma_post_internal_cmd,

	.irq_handler		= ata_interrupt,
	.irq_clear		= ata_bmdma_irq_clear,

	.port_start		= ata_port_start,
	.port_stop		= ata_port_stop,
	.host_stop		= ata_host_stop,
};

J
Jeff Garzik 已提交
340
static const struct ata_port_operations piix_sata_ops = {
L
Linus Torvalds 已提交
341 342 343 344 345 346 347 348 349 350 351 352 353 354
	.port_disable		= ata_port_disable,

	.tf_load		= ata_tf_load,
	.tf_read		= ata_tf_read,
	.check_status		= ata_check_status,
	.exec_command		= ata_exec_command,
	.dev_select		= ata_std_dev_select,

	.bmdma_setup		= ata_bmdma_setup,
	.bmdma_start		= ata_bmdma_start,
	.bmdma_stop		= ata_bmdma_stop,
	.bmdma_status		= ata_bmdma_status,
	.qc_prep		= ata_qc_prep,
	.qc_issue		= ata_qc_issue_prot,
355
	.data_xfer		= ata_pio_data_xfer,
L
Linus Torvalds 已提交
356

T
Tejun Heo 已提交
357 358
	.freeze			= ata_bmdma_freeze,
	.thaw			= ata_bmdma_thaw,
359
	.error_handler		= piix_sata_error_handler,
T
Tejun Heo 已提交
360
	.post_internal_cmd	= ata_bmdma_post_internal_cmd,
L
Linus Torvalds 已提交
361 362 363 364 365 366

	.irq_handler		= ata_interrupt,
	.irq_clear		= ata_bmdma_irq_clear,

	.port_start		= ata_port_start,
	.port_stop		= ata_port_stop,
367
	.host_stop		= piix_host_stop,
L
Linus Torvalds 已提交
368 369
};

370
static const struct piix_map_db ich5_map_db = {
371
	.mask = 0x7,
372
	.port_enable = 0x3,
373
	.present_shift = 4,
374 375 376 377 378 379 380 381 382 383 384 385 386
	.map = {
		/* PM   PS   SM   SS       MAP  */
		{  P0,  NA,  P1,  NA }, /* 000b */
		{  P1,  NA,  P0,  NA }, /* 001b */
		{  RV,  RV,  RV,  RV },
		{  RV,  RV,  RV,  RV },
		{  P0,  P1, IDE, IDE }, /* 100b */
		{  P1,  P0, IDE, IDE }, /* 101b */
		{ IDE, IDE,  P0,  P1 }, /* 110b */
		{ IDE, IDE,  P1,  P0 }, /* 111b */
	},
};

387
static const struct piix_map_db ich6_map_db = {
388
	.mask = 0x3,
389
	.port_enable = 0xf,
390
	.present_shift = 4,
391 392
	.map = {
		/* PM   PS   SM   SS       MAP */
T
Tejun Heo 已提交
393
		{  P0,  P2,  P1,  P3 }, /* 00b */
394 395 396 397 398 399
		{ IDE, IDE,  P1,  P3 }, /* 01b */
		{  P0,  P2, IDE, IDE }, /* 10b */
		{  RV,  RV,  RV,  RV },
	},
};

400
static const struct piix_map_db ich6m_map_db = {
401
	.mask = 0x3,
402
	.port_enable = 0x5,
403
	.present_shift = 4,
404 405

	/* Map 01b isn't specified in the doc but some notebooks use
406 407
	 * it anyway.  MAP 01b have been spotted on both ICH6M and
	 * ICH7M.
408 409 410 411 412 413 414 415 416 417
	 */
	.map = {
		/* PM   PS   SM   SS       MAP */
		{  P0,  P2,  RV,  RV }, /* 00b */
		{ IDE, IDE,  P1,  P3 }, /* 01b */
		{  P0,  P2, IDE, IDE }, /* 10b */
		{  RV,  RV,  RV,  RV },
	},
};

418 419 420 421 422 423
static const struct piix_map_db ich8_map_db = {
	.mask = 0x3,
	.port_enable = 0x3,
	.present_shift = 8,
	.map = {
		/* PM   PS   SM   SS       MAP */
424
		{  P0,  P2,  P1,  P3 }, /* 00b (hardwired when in AHCI) */
425
		{  RV,  RV,  RV,  RV },
426
		{  IDE,  IDE,  NA,  NA }, /* 10b (IDE mode) */
427 428 429 430
		{  RV,  RV,  RV,  RV },
	},
};

431 432 433 434 435 436
static const struct piix_map_db *piix_map_db_table[] = {
	[ich5_sata]		= &ich5_map_db,
	[esb_sata]		= &ich5_map_db,
	[ich6_sata]		= &ich6_map_db,
	[ich6_sata_ahci]	= &ich6_map_db,
	[ich6m_sata_ahci]	= &ich6m_map_db,
437
	[ich8_sata_ahci]	= &ich8_map_db,
438 439
};

L
Linus Torvalds 已提交
440
static struct ata_port_info piix_port_info[] = {
441
	/* piix_pata_33: 0:  PIIX3 or 4 at 33MHz */
442 443
	{
		.sht		= &piix_sht,
T
Tejun Heo 已提交
444
		.flags		= PIIX_PATA_FLAGS,
445
		.pio_mask	= 0x1f,	/* pio0-4 */
446
		.mwdma_mask	= 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
447 448 449 450
		.udma_mask	= ATA_UDMA_MASK_40C,
		.port_ops	= &piix_pata_ops,
	},

451 452 453
	/* ich_pata_33: 1 	ICH0 - ICH at 33Mhz*/
	{
		.sht		= &piix_sht,
T
Tejun Heo 已提交
454
		.flags		= PIIX_PATA_FLAGS,
455 456 457 458 459 460
		.pio_mask 	= 0x1f,	/* pio 0-4 */
		.mwdma_mask	= 0x06, /* Check: maybe 0x07  */
		.udma_mask	= ATA_UDMA2, /* UDMA33 */
		.port_ops	= &ich_pata_ops,
	},
	/* ich_pata_66: 2 	ICH controllers up to 66MHz */
L
Linus Torvalds 已提交
461 462
	{
		.sht		= &piix_sht,
T
Tejun Heo 已提交
463
		.flags		= PIIX_PATA_FLAGS,
464 465 466 467 468
		.pio_mask 	= 0x1f,	/* pio 0-4 */
		.mwdma_mask	= 0x06, /* MWDMA0 is broken on chip */
		.udma_mask	= ATA_UDMA4,
		.port_ops	= &ich_pata_ops,
	},
469

470 471 472
	/* ich_pata_100: 3 */
	{
		.sht		= &piix_sht,
T
Tejun Heo 已提交
473
		.flags		= PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
L
Linus Torvalds 已提交
474 475
		.pio_mask	= 0x1f,	/* pio0-4 */
		.mwdma_mask	= 0x06, /* mwdma1-2 */
476 477
		.udma_mask	= ATA_UDMA5, /* udma0-5 */
		.port_ops	= &ich_pata_ops,
L
Linus Torvalds 已提交
478 479
	},

480 481 482
	/* ich_pata_133: 4 	ICH with full UDMA6 */
	{
		.sht		= &piix_sht,
T
Tejun Heo 已提交
483
		.flags		= PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
484 485 486 487 488 489 490
		.pio_mask 	= 0x1f,	/* pio 0-4 */
		.mwdma_mask	= 0x06, /* Check: maybe 0x07  */
		.udma_mask	= ATA_UDMA6, /* UDMA133 */
		.port_ops	= &ich_pata_ops,
	},

	/* ich5_sata: 5 */
L
Linus Torvalds 已提交
491 492
	{
		.sht		= &piix_sht,
493
		.flags		= PIIX_SATA_FLAGS,
L
Linus Torvalds 已提交
494 495 496 497 498 499
		.pio_mask	= 0x1f,	/* pio0-4 */
		.mwdma_mask	= 0x07, /* mwdma0-2 */
		.udma_mask	= 0x7f,	/* udma0-6 */
		.port_ops	= &piix_sata_ops,
	},

500
	/* i6300esb_sata: 6 */
L
Linus Torvalds 已提交
501 502
	{
		.sht		= &piix_sht,
503
		.flags		= PIIX_SATA_FLAGS,
L
Linus Torvalds 已提交
504
		.pio_mask	= 0x1f,	/* pio0-4 */
505 506 507
		.mwdma_mask	= 0x07, /* mwdma0-2 */
		.udma_mask	= 0x7f,	/* udma0-6 */
		.port_ops	= &piix_sata_ops,
L
Linus Torvalds 已提交
508 509
	},

510
	/* ich6_sata: 7 */
L
Linus Torvalds 已提交
511 512
	{
		.sht		= &piix_sht,
T
Tejun Heo 已提交
513
		.flags		= PIIX_SATA_FLAGS | PIIX_FLAG_SCR,
L
Linus Torvalds 已提交
514 515 516 517 518 519
		.pio_mask	= 0x1f,	/* pio0-4 */
		.mwdma_mask	= 0x07, /* mwdma0-2 */
		.udma_mask	= 0x7f,	/* udma0-6 */
		.port_ops	= &piix_sata_ops,
	},

520
	/* ich6_sata_ahci: 8 */
521 522
	{
		.sht		= &piix_sht,
T
Tejun Heo 已提交
523
		.flags		= PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
524
				  PIIX_FLAG_AHCI,
525 526 527 528 529
		.pio_mask	= 0x1f,	/* pio0-4 */
		.mwdma_mask	= 0x07, /* mwdma0-2 */
		.udma_mask	= 0x7f,	/* udma0-6 */
		.port_ops	= &piix_sata_ops,
	},
530

531
	/* ich6m_sata_ahci: 9 */
532 533
	{
		.sht		= &piix_sht,
T
Tejun Heo 已提交
534
		.flags		= PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
535
				  PIIX_FLAG_AHCI,
536 537 538 539 540
		.pio_mask	= 0x1f,	/* pio0-4 */
		.mwdma_mask	= 0x07, /* mwdma0-2 */
		.udma_mask	= 0x7f,	/* udma0-6 */
		.port_ops	= &piix_sata_ops,
	},
541

542
	/* ich8_sata_ahci: 10 */
543 544
	{
		.sht		= &piix_sht,
T
Tejun Heo 已提交
545
		.flags		= PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
546 547 548 549 550 551
				  PIIX_FLAG_AHCI,
		.pio_mask	= 0x1f,	/* pio0-4 */
		.mwdma_mask	= 0x07, /* mwdma0-2 */
		.udma_mask	= 0x7f,	/* udma0-6 */
		.port_ops	= &piix_sata_ops,
	},
552

L
Linus Torvalds 已提交
553 554 555 556 557 558 559 560 561 562 563 564 565
};

static struct pci_bits piix_enable_bits[] = {
	{ 0x41U, 1U, 0x80UL, 0x80UL },	/* port 0 */
	{ 0x43U, 1U, 0x80UL, 0x80UL },	/* port 1 */
};

MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
MODULE_LICENSE("GPL");
MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
MODULE_VERSION(DRV_VERSION);

566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582
struct ich_laptop {
	u16 device;
	u16 subvendor;
	u16 subdevice;
};

/*
 *	List of laptops that use short cables rather than 80 wire
 */

static const struct ich_laptop ich_laptop[] = {
	/* devid, subvendor, subdev */
	{ 0x27DF, 0x0005, 0x0280 },	/* ICH7 on Acer 5602WLMi */
	/* end marker */
	{ 0, }
};

L
Linus Torvalds 已提交
583 584 585 586 587 588 589 590 591 592
/**
 *	piix_pata_cbl_detect - Probe host controller cable detect info
 *	@ap: Port for which cable detect info is desired
 *
 *	Read 80c cable indicator from ATA PCI device's PCI config
 *	register.  This register is normally set by firmware (BIOS).
 *
 *	LOCKING:
 *	None (inherited from caller).
 */
593 594

static void ich_pata_cbl_detect(struct ata_port *ap)
L
Linus Torvalds 已提交
595
{
J
Jeff Garzik 已提交
596
	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
597
	const struct ich_laptop *lap = &ich_laptop[0];
L
Linus Torvalds 已提交
598 599 600 601 602 603
	u8 tmp, mask;

	/* no 80c support in host controller? */
	if ((ap->udma_mask & ~ATA_UDMA_MASK_40C) == 0)
		goto cbl40;

604 605 606 607 608 609 610 611 612 613 614
	/* Check for specials - Acer Aspire 5602WLMi */
	while (lap->device) {
		if (lap->device == pdev->device &&
		    lap->subvendor == pdev->subsystem_vendor &&
		    lap->subdevice == pdev->subsystem_device) {
			ap->cbl = ATA_CBL_PATA40_SHORT;
		    	return;
		}
		lap++;
	}

L
Linus Torvalds 已提交
615
	/* check BIOS cable detect results */
616
	mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
L
Linus Torvalds 已提交
617 618 619 620 621 622 623 624 625 626 627 628
	pci_read_config_byte(pdev, PIIX_IOCFG, &tmp);
	if ((tmp & mask) == 0)
		goto cbl40;

	ap->cbl = ATA_CBL_PATA80;
	return;

cbl40:
	ap->cbl = ATA_CBL_PATA40;
}

/**
629
 *	piix_pata_prereset - prereset for PATA host controller
630
 *	@ap: Target port
L
Linus Torvalds 已提交
631
 *
632 633 634 635
 *
 *	LOCKING:
 *	None (inherited from caller).
 */
636
static int piix_pata_prereset(struct ata_port *ap)
L
Linus Torvalds 已提交
637
{
J
Jeff Garzik 已提交
638
	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
L
Linus Torvalds 已提交
639

640 641 642
	if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
		return -ENOENT;
		
643
	ap->cbl = ATA_CBL_PATA40;
644 645 646 647 648 649 650
	return ata_std_prereset(ap);
}

static void piix_pata_error_handler(struct ata_port *ap)
{
	ata_bmdma_drive_eh(ap, piix_pata_prereset, ata_std_softreset, NULL,
			   ata_std_postreset);
L
Linus Torvalds 已提交
651 652
}

653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682

/**
 *	ich_pata_prereset - prereset for PATA host controller
 *	@ap: Target port
 *
 *
 *	LOCKING:
 *	None (inherited from caller).
 */
static int ich_pata_prereset(struct ata_port *ap)
{
	struct pci_dev *pdev = to_pci_dev(ap->host->dev);

	if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no])) {
		ata_port_printk(ap, KERN_INFO, "port disabled. ignoring.\n");
		ap->eh_context.i.action &= ~ATA_EH_RESET_MASK;
		return 0;
	}

	ich_pata_cbl_detect(ap);

	return ata_std_prereset(ap);
}

static void ich_pata_error_handler(struct ata_port *ap)
{
	ata_bmdma_drive_eh(ap, ich_pata_prereset, ata_std_softreset, NULL,
			   ata_std_postreset);
}

683 684
static void piix_sata_error_handler(struct ata_port *ap)
{
685
	ata_bmdma_drive_eh(ap, ata_std_prereset, ata_std_softreset, NULL,
686
			   ata_std_postreset);
L
Linus Torvalds 已提交
687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702
}

/**
 *	piix_set_piomode - Initialize host controller PATA PIO timings
 *	@ap: Port whose timings we are configuring
 *	@adev: um
 *
 *	Set PIO mode for device, in host controller PCI config space.
 *
 *	LOCKING:
 *	None (inherited from caller).
 */

static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev)
{
	unsigned int pio	= adev->pio_mode - XFER_PIO_0;
J
Jeff Garzik 已提交
703
	struct pci_dev *dev	= to_pci_dev(ap->host->dev);
L
Linus Torvalds 已提交
704
	unsigned int is_slave	= (adev->devno != 0);
705
	unsigned int master_port= ap->port_no ? 0x42 : 0x40;
L
Linus Torvalds 已提交
706 707 708
	unsigned int slave_port	= 0x44;
	u16 master_data;
	u8 slave_data;
709 710
	u8 udma_enable;
	int control = 0;
711

712 713 714 715
	/*
	 *	See Intel Document 298600-004 for the timing programing rules
	 *	for ICH controllers.
	 */
L
Linus Torvalds 已提交
716 717 718 719 720 721 722 723

	static const	 /* ISP  RTC */
	u8 timings[][2]	= { { 0, 0 },
			    { 0, 0 },
			    { 1, 0 },
			    { 2, 1 },
			    { 2, 3 }, };

724 725 726 727 728
	if (pio >= 2)
		control |= 1;	/* TIME1 enable */
	if (ata_pio_need_iordy(adev))
		control |= 2;	/* IE enable */

729
	/* Intel specifies that the PPE functionality is for disk only */
730 731 732
	if (adev->class == ATA_DEV_ATA)
		control |= 4;	/* PPE enable */

L
Linus Torvalds 已提交
733 734
	pci_read_config_word(dev, master_port, &master_data);
	if (is_slave) {
735
		/* Enable SITRE (seperate slave timing register) */
L
Linus Torvalds 已提交
736
		master_data |= 0x4000;
737 738
		/* enable PPE1, IE1 and TIME1 as needed */
		master_data |= (control << 4);
L
Linus Torvalds 已提交
739
		pci_read_config_byte(dev, slave_port, &slave_data);
740
		slave_data &= (ap->port_no ? 0x0f : 0xf0);
741 742
		/* Load the timing nibble for this slave */
		slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
L
Linus Torvalds 已提交
743
	} else {
744
		/* Master keeps the bits in a different format */
L
Linus Torvalds 已提交
745
		master_data &= 0xccf8;
746 747
		/* Enable PPE, IE and TIME as appropriate */
		master_data |= control;
L
Linus Torvalds 已提交
748 749 750 751 752 753 754
		master_data |=
			(timings[pio][0] << 12) |
			(timings[pio][1] << 8);
	}
	pci_write_config_word(dev, master_port, master_data);
	if (is_slave)
		pci_write_config_byte(dev, slave_port, slave_data);
755 756 757

	/* Ensure the UDMA bit is off - it will be turned back on if
	   UDMA is selected */
758

759 760 761 762 763
	if (ap->udma_mask) {
		pci_read_config_byte(dev, 0x48, &udma_enable);
		udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
		pci_write_config_byte(dev, 0x48, udma_enable);
	}
L
Linus Torvalds 已提交
764 765 766
}

/**
767
 *	do_pata_set_dmamode - Initialize host controller PATA PIO timings
L
Linus Torvalds 已提交
768
 *	@ap: Port whose timings we are configuring
769
 *	@adev: Drive in question
L
Linus Torvalds 已提交
770
 *	@udma: udma mode, 0 - 6
H
Henne 已提交
771
 *	@isich: set if the chip is an ICH device
L
Linus Torvalds 已提交
772 773 774 775 776 777 778
 *
 *	Set UDMA mode for device, in host controller PCI config space.
 *
 *	LOCKING:
 *	None (inherited from caller).
 */

779
static void do_pata_set_dmamode (struct ata_port *ap, struct ata_device *adev, int isich)
L
Linus Torvalds 已提交
780
{
J
Jeff Garzik 已提交
781
	struct pci_dev *dev	= to_pci_dev(ap->host->dev);
782 783 784 785 786
	u8 master_port		= ap->port_no ? 0x42 : 0x40;
	u16 master_data;
	u8 speed		= adev->dma_mode;
	int devid		= adev->devno + 2 * ap->port_no;
	u8 udma_enable;
787

788 789 790 791 792 793 794 795 796
	static const	 /* ISP  RTC */
	u8 timings[][2]	= { { 0, 0 },
			    { 0, 0 },
			    { 1, 0 },
			    { 2, 1 },
			    { 2, 3 }, };

	pci_read_config_word(dev, master_port, &master_data);
	pci_read_config_byte(dev, 0x48, &udma_enable);
L
Linus Torvalds 已提交
797 798

	if (speed >= XFER_UDMA_0) {
799 800 801 802
		unsigned int udma = adev->dma_mode - XFER_UDMA_0;
		u16 udma_timing;
		u16 ideconf;
		int u_clock, u_speed;
803

804 805
		/*
	 	 * UDMA is handled by a combination of clock switching and
806 807
		 * selection of dividers
		 *
808
		 * Handy rule: Odd modes are UDMATIMx 01, even are 02
809
		 *	       except UDMA0 which is 00
810 811 812 813 814 815 816 817
		 */
		u_speed = min(2 - (udma & 1), udma);
		if (udma == 5)
			u_clock = 0x1000;	/* 100Mhz */
		else if (udma > 2)
			u_clock = 1;		/* 66Mhz */
		else
			u_clock = 0;		/* 33Mhz */
818

819
		udma_enable |= (1 << devid);
820

821 822 823 824 825 826
		/* Load the CT/RP selection */
		pci_read_config_word(dev, 0x4A, &udma_timing);
		udma_timing &= ~(3 << (4 * devid));
		udma_timing |= u_speed << (4 * devid);
		pci_write_config_word(dev, 0x4A, udma_timing);

827
		if (isich) {
828 829 830 831 832 833 834
			/* Select a 33/66/100Mhz clock */
			pci_read_config_word(dev, 0x54, &ideconf);
			ideconf &= ~(0x1001 << devid);
			ideconf |= u_clock << devid;
			/* For ICH or later we should set bit 10 for better
			   performance (WR_PingPong_En) */
			pci_write_config_word(dev, 0x54, ideconf);
L
Linus Torvalds 已提交
835 836
		}
	} else {
837 838 839 840 841 842 843 844 845 846 847 848
		/*
		 * MWDMA is driven by the PIO timings. We must also enable
		 * IORDY unconditionally along with TIME1. PPE has already
		 * been set when the PIO timing was set.
		 */
		unsigned int mwdma	= adev->dma_mode - XFER_MW_DMA_0;
		unsigned int control;
		u8 slave_data;
		const unsigned int needed_pio[3] = {
			XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
		};
		int pio = needed_pio[mwdma] - XFER_PIO_0;
849

850
		control = 3;	/* IORDY|TIME1 */
851

852 853
		/* If the drive MWDMA is faster than it can do PIO then
		   we must force PIO into PIO0 */
854

855 856 857 858 859 860 861 862 863 864 865 866 867
		if (adev->pio_mode < needed_pio[mwdma])
			/* Enable DMA timing only */
			control |= 8;	/* PIO cycles in PIO0 */

		if (adev->devno) {	/* Slave */
			master_data &= 0xFF4F;  /* Mask out IORDY|TIME1|DMAONLY */
			master_data |= control << 4;
			pci_read_config_byte(dev, 0x44, &slave_data);
			slave_data &= (0x0F + 0xE1 * ap->port_no);
			/* Load the matching timing */
			slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
			pci_write_config_byte(dev, 0x44, slave_data);
		} else { 	/* Master */
868
			master_data &= 0xCCF4;	/* Mask out IORDY|TIME1|DMAONLY
869 870 871 872 873 874 875 876
						   and master timing bits */
			master_data |= control;
			master_data |=
				(timings[pio][0] << 12) |
				(timings[pio][1] << 8);
		}
		udma_enable &= ~(1 << devid);
		pci_write_config_word(dev, master_port, master_data);
L
Linus Torvalds 已提交
877
	}
878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912
	/* Don't scribble on 0x48 if the controller does not support UDMA */
	if (ap->udma_mask)
		pci_write_config_byte(dev, 0x48, udma_enable);
}

/**
 *	piix_set_dmamode - Initialize host controller PATA DMA timings
 *	@ap: Port whose timings we are configuring
 *	@adev: um
 *
 *	Set MW/UDMA mode for device, in host controller PCI config space.
 *
 *	LOCKING:
 *	None (inherited from caller).
 */

static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev)
{
	do_pata_set_dmamode(ap, adev, 0);
}

/**
 *	ich_set_dmamode - Initialize host controller PATA DMA timings
 *	@ap: Port whose timings we are configuring
 *	@adev: um
 *
 *	Set MW/UDMA mode for device, in host controller PCI config space.
 *
 *	LOCKING:
 *	None (inherited from caller).
 */

static void ich_set_dmamode (struct ata_port *ap, struct ata_device *adev)
{
	do_pata_set_dmamode(ap, adev, 1);
L
Linus Torvalds 已提交
913 914 915 916 917 918 919
}

#define AHCI_PCI_BAR 5
#define AHCI_GLOBAL_CTL 0x04
#define AHCI_ENABLE (1 << 31)
static int piix_disable_ahci(struct pci_dev *pdev)
{
920
	void __iomem *mmio;
L
Linus Torvalds 已提交
921 922 923 924 925 926 927
	u32 tmp;
	int rc = 0;

	/* BUG: pci_enable_device has not yet been called.  This
	 * works because this device is usually set up by BIOS.
	 */

928 929
	if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
	    !pci_resource_len(pdev, AHCI_PCI_BAR))
L
Linus Torvalds 已提交
930
		return 0;
931

932
	mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
L
Linus Torvalds 已提交
933 934
	if (!mmio)
		return -ENOMEM;
935

L
Linus Torvalds 已提交
936 937 938 939 940 941 942 943 944
	tmp = readl(mmio + AHCI_GLOBAL_CTL);
	if (tmp & AHCI_ENABLE) {
		tmp &= ~AHCI_ENABLE;
		writel(tmp, mmio + AHCI_GLOBAL_CTL);

		tmp = readl(mmio + AHCI_GLOBAL_CTL);
		if (tmp & AHCI_ENABLE)
			rc = -EIO;
	}
945

946
	pci_iounmap(pdev, mmio);
L
Linus Torvalds 已提交
947 948 949
	return rc;
}

A
Alan Cox 已提交
950 951
/**
 *	piix_check_450nx_errata	-	Check for problem 450NX setup
952
 *	@ata_dev: the PCI device to check
953
 *
A
Alan Cox 已提交
954 955 956 957 958 959 960 961 962 963
 *	Check for the present of 450NX errata #19 and errata #25. If
 *	they are found return an error code so we can turn off DMA
 */

static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
{
	struct pci_dev *pdev = NULL;
	u16 cfg;
	u8 rev;
	int no_piix_dma = 0;
964

A
Alan Cox 已提交
965 966 967 968 969 970 971
	while((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL)
	{
		/* Look for 450NX PXB. Check for problem configurations
		   A PCI quirk checks bit 6 already */
		pci_read_config_byte(pdev, PCI_REVISION_ID, &rev);
		pci_read_config_word(pdev, 0x41, &cfg);
		/* Only on the original revision: IDE DMA can hang */
A
Alan Cox 已提交
972
		if (rev == 0x00)
A
Alan Cox 已提交
973 974
			no_piix_dma = 1;
		/* On all revisions below 5 PXB bus lock must be disabled for IDE */
A
Alan Cox 已提交
975
		else if (cfg & (1<<14) && rev < 5)
A
Alan Cox 已提交
976 977
			no_piix_dma = 2;
	}
A
Alan Cox 已提交
978
	if (no_piix_dma)
A
Alan Cox 已提交
979
		dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
A
Alan Cox 已提交
980
	if (no_piix_dma == 2)
A
Alan Cox 已提交
981 982
		dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
	return no_piix_dma;
983
}
A
Alan Cox 已提交
984

985
static void __devinit piix_init_pcs(struct pci_dev *pdev,
986
				    struct ata_port_info *pinfo,
987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001
				    const struct piix_map_db *map_db)
{
	u16 pcs, new_pcs;

	pci_read_config_word(pdev, ICH5_PCS, &pcs);

	new_pcs = pcs | map_db->port_enable;

	if (new_pcs != pcs) {
		DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
		pci_write_config_word(pdev, ICH5_PCS, new_pcs);
		msleep(150);
	}
}

1002
static void __devinit piix_init_sata_map(struct pci_dev *pdev,
1003 1004
					 struct ata_port_info *pinfo,
					 const struct piix_map_db *map_db)
1005
{
1006
	struct piix_host_priv *hpriv = pinfo[0].private_data;
1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028
	const unsigned int *map;
	int i, invalid_map = 0;
	u8 map_value;

	pci_read_config_byte(pdev, ICH5_PMR, &map_value);

	map = map_db->map[map_value & map_db->mask];

	dev_printk(KERN_INFO, &pdev->dev, "MAP [");
	for (i = 0; i < 4; i++) {
		switch (map[i]) {
		case RV:
			invalid_map = 1;
			printk(" XX");
			break;

		case NA:
			printk(" --");
			break;

		case IDE:
			WARN_ON((i & 1) || map[i + 1] != IDE);
1029
			pinfo[i / 2] = piix_port_info[ich_pata_100];
1030
			pinfo[i / 2].private_data = hpriv;
1031 1032 1033 1034 1035 1036 1037
			i++;
			printk(" IDE IDE");
			break;

		default:
			printk(" P%d", map[i]);
			if (i & 1)
J
Jeff Garzik 已提交
1038
				pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
1039 1040 1041 1042 1043 1044 1045 1046 1047
			break;
		}
	}
	printk(" ]\n");

	if (invalid_map)
		dev_printk(KERN_ERR, &pdev->dev,
			   "invalid MAP value %u\n", map_value);

1048
	hpriv->map = map;
1049
	hpriv->map_db = map_db;
1050 1051
}

L
Linus Torvalds 已提交
1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069
/**
 *	piix_init_one - Register PIIX ATA PCI device with kernel services
 *	@pdev: PCI device to register
 *	@ent: Entry in piix_pci_tbl matching with @pdev
 *
 *	Called from kernel PCI layer.  We probe for combined mode (sigh),
 *	and then hand over control to libata, for it to do the rest.
 *
 *	LOCKING:
 *	Inherited from PCI layer (may sleep).
 *
 *	RETURNS:
 *	Zero on success, or -ERRNO value.
 */

static int piix_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
{
	static int printed_version;
1070 1071
	struct ata_port_info port_info[2];
	struct ata_port_info *ppinfo[2] = { &port_info[0], &port_info[1] };
1072
	struct piix_host_priv *hpriv;
J
Jeff Garzik 已提交
1073
	unsigned long port_flags;
L
Linus Torvalds 已提交
1074 1075

	if (!printed_version++)
1076 1077
		dev_printk(KERN_DEBUG, &pdev->dev,
			   "version " DRV_VERSION "\n");
L
Linus Torvalds 已提交
1078 1079 1080 1081 1082

	/* no hotplugging support (FIXME) */
	if (!in_module_init)
		return -ENODEV;

1083 1084 1085 1086
	hpriv = kzalloc(sizeof(*hpriv), GFP_KERNEL);
	if (!hpriv)
		return -ENOMEM;

1087 1088
	port_info[0] = piix_port_info[ent->driver_data];
	port_info[1] = piix_port_info[ent->driver_data];
1089 1090
	port_info[0].private_data = hpriv;
	port_info[1].private_data = hpriv;
L
Linus Torvalds 已提交
1091

J
Jeff Garzik 已提交
1092
	port_flags = port_info[0].flags;
1093

J
Jeff Garzik 已提交
1094
	if (port_flags & PIIX_FLAG_AHCI) {
J
Jeff Garzik 已提交
1095 1096 1097 1098 1099 1100 1101
		u8 tmp;
		pci_read_config_byte(pdev, PIIX_SCC, &tmp);
		if (tmp == PIIX_AHCI_DEVICE) {
			int rc = piix_disable_ahci(pdev);
			if (rc)
				return rc;
		}
L
Linus Torvalds 已提交
1102 1103
	}

1104
	/* Initialize SATA map */
J
Jeff Garzik 已提交
1105
	if (port_flags & ATA_FLAG_SATA) {
1106 1107
		piix_init_sata_map(pdev, port_info,
				   piix_map_db_table[ent->driver_data]);
1108 1109
		piix_init_pcs(pdev, port_info,
			      piix_map_db_table[ent->driver_data]);
1110
	}
L
Linus Torvalds 已提交
1111 1112 1113 1114 1115 1116 1117

	/* On ICH5, some BIOSen disable the interrupt using the
	 * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
	 * On ICH6, this bit has the same effect, but only when
	 * MSI is disabled (and it is disabled, as we don't use
	 * message-signalled interrupts currently).
	 */
J
Jeff Garzik 已提交
1118
	if (port_flags & PIIX_FLAG_CHECKINTR)
B
Brett M Russ 已提交
1119
		pci_intx(pdev, 1);
L
Linus Torvalds 已提交
1120

A
Alan Cox 已提交
1121 1122 1123 1124
	if (piix_check_450nx_errata(pdev)) {
		/* This writes into the master table but it does not
		   really matter for this errata as we will apply it to
		   all the PIIX devices on the board */
1125 1126 1127 1128
		port_info[0].mwdma_mask = 0;
		port_info[0].udma_mask = 0;
		port_info[1].mwdma_mask = 0;
		port_info[1].udma_mask = 0;
A
Alan Cox 已提交
1129
	}
1130
	return ata_pci_init_one(pdev, ppinfo, 2);
L
Linus Torvalds 已提交
1131 1132
}

J
Jeff Garzik 已提交
1133
static void piix_host_stop(struct ata_host *host)
1134
{
J
Jeff Garzik 已提交
1135
	struct piix_host_priv *hpriv = host->private_data;
1136

J
Jeff Garzik 已提交
1137
	ata_host_stop(host);
1138 1139

	kfree(hpriv);
1140 1141
}

L
Linus Torvalds 已提交
1142 1143 1144 1145
static int __init piix_init(void)
{
	int rc;

1146 1147
	DPRINTK("pci_register_driver\n");
	rc = pci_register_driver(&piix_pci_driver);
L
Linus Torvalds 已提交
1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163
	if (rc)
		return rc;

	in_module_init = 0;

	DPRINTK("done\n");
	return 0;
}

static void __exit piix_exit(void)
{
	pci_unregister_driver(&piix_pci_driver);
}

module_init(piix_init);
module_exit(piix_exit);