sky2.c 135.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12
/*
 * New driver for Marvell Yukon 2 chipset.
 * Based on earlier sk98lin, and skge driver.
 *
 * This driver intentionally does not support all the features
 * of the original driver such as link fail-over and link management because
 * those should be done at higher levels.
 *
 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
13
 * the Free Software Foundation; either version 2 of the License.
14 15 16
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
S
Stephen Hemminger 已提交
17
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 19 20 21 22 23 24
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
 */

25 26
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

S
Stephen Hemminger 已提交
27
#include <linux/crc32.h>
28 29 30
#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/netdevice.h>
A
Andrew Morton 已提交
31
#include <linux/dma-mapping.h>
32 33 34
#include <linux/etherdevice.h>
#include <linux/ethtool.h>
#include <linux/pci.h>
35
#include <linux/interrupt.h>
36
#include <linux/ip.h>
37
#include <linux/slab.h>
38
#include <net/ip.h>
39 40 41
#include <linux/tcp.h>
#include <linux/in.h>
#include <linux/delay.h>
42
#include <linux/workqueue.h>
43
#include <linux/if_vlan.h>
S
Stephen Hemminger 已提交
44
#include <linux/prefetch.h>
S
Stephen Hemminger 已提交
45
#include <linux/debugfs.h>
46
#include <linux/mii.h>
47 48 49 50 51 52

#include <asm/irq.h>

#include "sky2.h"

#define DRV_NAME		"sky2"
S
stephen hemminger 已提交
53
#define DRV_VERSION		"1.30"
54 55 56 57

/*
 * The Yukon II chipset takes 64 bit command blocks (called list elements)
 * that are organized into three (receive, transmit, status) different rings
58
 * similar to Tigon3.
59 60
 */

61
#define RX_LE_SIZE	    	1024
62
#define RX_LE_BYTES		(RX_LE_SIZE*sizeof(struct sky2_rx_le))
63
#define RX_MAX_PENDING		(RX_LE_SIZE/6 - 2)
64
#define RX_DEF_PENDING		RX_MAX_PENDING
S
Stephen Hemminger 已提交
65

66
/* This is the worst case number of transmit list elements for a single skb:
67 68
   VLAN:GSO + CKSUM + Data + skb_frags * DMA */
#define MAX_SKB_TX_LE	(2 + (sizeof(dma_addr_t)/sizeof(u32))*(MAX_SKB_FRAGS+1))
69
#define TX_MIN_PENDING		(MAX_SKB_TX_LE+1)
70
#define TX_MAX_PENDING		1024
71
#define TX_DEF_PENDING		63
72 73 74 75 76

#define TX_WATCHDOG		(5 * HZ)
#define NAPI_WEIGHT		64
#define PHY_RETRIES		1000

77 78
#define SKY2_EEPROM_MAGIC	0x9955aabb

M
Mike McCormack 已提交
79
#define RING_NEXT(x, s)	(((x)+1) & ((s)-1))
80

81
static const u32 default_msg =
S
Stephen Hemminger 已提交
82 83
    NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
    | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
84
    | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
85

S
Stephen Hemminger 已提交
86
static int debug = -1;		/* defaults above */
87 88 89
module_param(debug, int, 0);
MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");

90
static int copybreak __read_mostly = 128;
91 92 93
module_param(copybreak, int, 0);
MODULE_PARM_DESC(copybreak, "Receive copy threshold");

94 95 96 97
static int disable_msi = 0;
module_param(disable_msi, int, 0);
MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");

98 99 100 101
static int legacy_pme = 0;
module_param(legacy_pme, int, 0);
MODULE_PARM_DESC(legacy_pme, "Legacy power management");

102
static DEFINE_PCI_DEVICE_TABLE(sky2_id_table) = {
103 104
	{ PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
	{ PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
S
Stephen Hemminger 已提交
105
	{ PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E01) }, /* SK-9E21M */
106
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) },	/* DGE-560T */
107
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, 	/* DGE-550SX */
108
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) },	/* DGE-560SX */
S
Stephen Hemminger 已提交
109
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) },	/* DGE-550T */
110 111 112 113 114 115 116 117 118 119 120 121
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
S
Stephen Hemminger 已提交
122
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
S
Stephen Hemminger 已提交
123
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
124
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
S
Stephen Hemminger 已提交
125
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
S
Stephen Hemminger 已提交
126
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
127 128 129 130 131
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
S
Stephen Hemminger 已提交
132
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
133 134 135
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
S
Stephen Hemminger 已提交
136 137
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
138
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
S
Stephen Hemminger 已提交
139
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
140 141
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
S
Stephen Hemminger 已提交
142
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
S
Stephen Hemminger 已提交
143
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4381) }, /* 88E8059 */
144 145
	{ 0 }
};
S
Stephen Hemminger 已提交
146

147 148 149 150 151
MODULE_DEVICE_TABLE(pci, sky2_id_table);

/* Avoid conditionals by using array */
static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
S
Stephen Hemminger 已提交
152
static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
153

154
static void sky2_set_multicast(struct net_device *dev);
155
static irqreturn_t sky2_intr(int irq, void *dev_id);
156

S
Stephen Hemminger 已提交
157
/* Access to PHY via serial interconnect */
158
static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
159 160 161 162 163 164 165 166
{
	int i;

	gma_write16(hw, port, GM_SMI_DATA, val);
	gma_write16(hw, port, GM_SMI_CTRL,
		    GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));

	for (i = 0; i < PHY_RETRIES; i++) {
S
Stephen Hemminger 已提交
167 168 169 170 171
		u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
		if (ctrl == 0xffff)
			goto io_error;

		if (!(ctrl & GM_SMI_CT_BUSY))
172
			return 0;
S
Stephen Hemminger 已提交
173 174

		udelay(10);
175
	}
176

M
Mike McCormack 已提交
177
	dev_warn(&hw->pdev->dev, "%s: phy write timeout\n", hw->dev[port]->name);
178
	return -ETIMEDOUT;
S
Stephen Hemminger 已提交
179 180 181 182

io_error:
	dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
	return -EIO;
183 184
}

185
static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
186 187 188
{
	int i;

S
Stephen Hemminger 已提交
189
	gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
190 191 192
		    | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);

	for (i = 0; i < PHY_RETRIES; i++) {
S
Stephen Hemminger 已提交
193 194 195 196 197
		u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
		if (ctrl == 0xffff)
			goto io_error;

		if (ctrl & GM_SMI_CT_RD_VAL) {
198 199 200 201
			*val = gma_read16(hw, port, GM_SMI_DATA);
			return 0;
		}

S
Stephen Hemminger 已提交
202
		udelay(10);
203 204
	}

S
Stephen Hemminger 已提交
205
	dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
206
	return -ETIMEDOUT;
S
Stephen Hemminger 已提交
207 208 209
io_error:
	dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
	return -EIO;
210 211
}

S
Stephen Hemminger 已提交
212
static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
213 214
{
	u16 v;
S
Stephen Hemminger 已提交
215
	__gm_phy_read(hw, port, reg, &v);
216
	return v;
217 218
}

219

220 221 222 223 224
static void sky2_power_on(struct sky2_hw *hw)
{
	/* switch power to VCC (WA for VAUX problem) */
	sky2_write8(hw, B0_POWER_CTRL,
		    PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
225

226 227
	/* disable Core Clock Division, */
	sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
228

S
stephen hemminger 已提交
229
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
230 231 232 233 234 235 236
		/* enable bits are inverted */
		sky2_write8(hw, B2_Y2_CLK_GATE,
			    Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
			    Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
			    Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
	else
		sky2_write8(hw, B2_Y2_CLK_GATE, 0);
237

238
	if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
239
		u32 reg;
240

241
		sky2_pci_write32(hw, PCI_DEV_REG3, 0);
242

243
		reg = sky2_pci_read32(hw, PCI_DEV_REG4);
244 245
		/* set all bits to 0 except bits 15..12 and 8 */
		reg &= P_ASPM_CONTROL_MSK;
246
		sky2_pci_write32(hw, PCI_DEV_REG4, reg);
247

248
		reg = sky2_pci_read32(hw, PCI_DEV_REG5);
249 250
		/* set all bits to 0 except bits 28 & 27 */
		reg &= P_CTL_TIM_VMAIN_AV_MSK;
251
		sky2_pci_write32(hw, PCI_DEV_REG5, reg);
252

253
		sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
S
Stephen Hemminger 已提交
254

S
stephen hemminger 已提交
255 256
		sky2_write16(hw, B0_CTST, Y2_HW_WOL_ON);

S
Stephen Hemminger 已提交
257 258 259 260
		/* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
		reg = sky2_read32(hw, B2_GP_IO);
		reg |= GLB_GPIO_STAT_RACE_DIS;
		sky2_write32(hw, B2_GP_IO, reg);
261 262

		sky2_read32(hw, B2_GP_IO);
263
	}
264 265 266

	/* Turn on "driver loaded" LED */
	sky2_write16(hw, B0_CTST, Y2_LED_STAT_ON);
267
}
268

269 270
static void sky2_power_aux(struct sky2_hw *hw)
{
S
stephen hemminger 已提交
271
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
272 273 274 275 276 277 278 279
		sky2_write8(hw, B2_Y2_CLK_GATE, 0);
	else
		/* enable bits are inverted */
		sky2_write8(hw, B2_Y2_CLK_GATE,
			    Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
			    Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
			    Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);

280 281 282
	/* switch power to VAUX if supported and PME from D3cold */
	if ( (sky2_read32(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
	     pci_pme_capable(hw->pdev, PCI_D3cold))
283 284 285
		sky2_write8(hw, B0_POWER_CTRL,
			    (PC_VAUX_ENA | PC_VCC_ENA |
			     PC_VAUX_ON | PC_VCC_OFF));
286 287 288

	/* turn off "driver loaded LED" */
	sky2_write16(hw, B0_CTST, Y2_LED_STAT_OFF);
289 290
}

291
static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
292 293 294 295 296
{
	u16 reg;

	/* disable all GMAC IRQ's */
	sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
S
Stephen Hemminger 已提交
297

298 299 300 301 302 303 304 305 306 307
	gma_write16(hw, port, GM_MC_ADDR_H1, 0);	/* clear MC hash */
	gma_write16(hw, port, GM_MC_ADDR_H2, 0);
	gma_write16(hw, port, GM_MC_ADDR_H3, 0);
	gma_write16(hw, port, GM_MC_ADDR_H4, 0);

	reg = gma_read16(hw, port, GM_RX_CTRL);
	reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
	gma_write16(hw, port, GM_RX_CTRL, reg);
}

308 309 310 311 312 313 314 315 316 317
/* flow control to advertise bits */
static const u16 copper_fc_adv[] = {
	[FC_NONE]	= 0,
	[FC_TX]		= PHY_M_AN_ASP,
	[FC_RX]		= PHY_M_AN_PC,
	[FC_BOTH]	= PHY_M_AN_PC | PHY_M_AN_ASP,
};

/* flow control to advertise bits when using 1000BaseX */
static const u16 fiber_fc_adv[] = {
318
	[FC_NONE] = PHY_M_P_NO_PAUSE_X,
319 320
	[FC_TX]   = PHY_M_P_ASYM_MD_X,
	[FC_RX]	  = PHY_M_P_SYM_MD_X,
321
	[FC_BOTH] = PHY_M_P_BOTH_MD_X,
322 323 324 325 326 327 328 329 330 331 332
};

/* flow control to GMA disable bits */
static const u16 gm_fc_disable[] = {
	[FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
	[FC_TX]	  = GM_GPCR_FC_RX_DIS,
	[FC_RX]	  = GM_GPCR_FC_TX_DIS,
	[FC_BOTH] = 0,
};


333 334 335
static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
{
	struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
336
	u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
337

S
Stephen Hemminger 已提交
338
	if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
339
	    !(hw->flags & SKY2_HW_NEWER_PHY)) {
340 341 342
		u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);

		ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
S
Stephen Hemminger 已提交
343
			   PHY_M_EC_MAC_S_MSK);
344 345
		ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);

S
Stephen Hemminger 已提交
346
		/* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
347
		if (hw->chip_id == CHIP_ID_YUKON_EC)
S
Stephen Hemminger 已提交
348
			/* set downshift counter to 3x and enable downshift */
349 350
			ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
		else
S
Stephen Hemminger 已提交
351 352
			/* set master & slave downshift counter to 1x */
			ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
353 354 355 356 357

		gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
	}

	ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
S
Stephen Hemminger 已提交
358
	if (sky2_is_copper(hw)) {
S
Stephen Hemminger 已提交
359
		if (!(hw->flags & SKY2_HW_GIGABIT)) {
360 361
			/* enable automatic crossover */
			ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
S
Stephen Hemminger 已提交
362 363 364 365 366 367 368 369 370 371

			if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
			    hw->chip_rev == CHIP_REV_YU_FE2_A0) {
				u16 spec;

				/* Enable Class A driver for FE+ A0 */
				spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
				spec |= PHY_M_FESC_SEL_CL_A;
				gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
			}
372 373 374 375 376 377 378
		} else {
			/* disable energy detect */
			ctrl &= ~PHY_M_PC_EN_DET_MSK;

			/* enable automatic crossover */
			ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);

S
Stephen Hemminger 已提交
379
			/* downshift on PHY 88E1112 and 88E1149 is changed */
380 381
			if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
			     (hw->flags & SKY2_HW_NEWER_PHY)) {
S
Stephen Hemminger 已提交
382
				/* set downshift counter to 3x and enable downshift */
383 384 385 386 387 388 389 390 391
				ctrl &= ~PHY_M_PC_DSC_MSK;
				ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
			}
		}
	} else {
		/* workaround for deviation #4.88 (CRC errors) */
		/* disable Automatic Crossover */

		ctrl &= ~PHY_M_PC_MDIX_MSK;
S
Stephen Hemminger 已提交
392
	}
393

S
Stephen Hemminger 已提交
394 395 396
	gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);

	/* special setup for PHY 88E1112 Fiber */
397
	if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
S
Stephen Hemminger 已提交
398
		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
399

S
Stephen Hemminger 已提交
400 401 402 403 404 405 406 407
		/* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
		ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
		ctrl &= ~PHY_M_MAC_MD_MSK;
		ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);

		if (hw->pmd_type  == 'P') {
408 409
			/* select page 1 to access Fiber registers */
			gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
S
Stephen Hemminger 已提交
410 411 412 413

			/* for SFP-module set SIGDET polarity to low */
			ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
			ctrl |= PHY_M_FIB_SIGD_POL;
414
			gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
415
		}
S
Stephen Hemminger 已提交
416 417

		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
418 419
	}

S
Stephen Hemminger 已提交
420
	ctrl = PHY_CT_RESET;
421 422
	ct1000 = 0;
	adv = PHY_AN_CSMA;
423
	reg = 0;
424

S
Stephen Hemminger 已提交
425
	if (sky2->flags & SKY2_FLAG_AUTO_SPEED) {
S
Stephen Hemminger 已提交
426
		if (sky2_is_copper(hw)) {
427 428 429 430 431 432 433 434 435 436 437 438
			if (sky2->advertising & ADVERTISED_1000baseT_Full)
				ct1000 |= PHY_M_1000C_AFD;
			if (sky2->advertising & ADVERTISED_1000baseT_Half)
				ct1000 |= PHY_M_1000C_AHD;
			if (sky2->advertising & ADVERTISED_100baseT_Full)
				adv |= PHY_M_AN_100_FD;
			if (sky2->advertising & ADVERTISED_100baseT_Half)
				adv |= PHY_M_AN_100_HD;
			if (sky2->advertising & ADVERTISED_10baseT_Full)
				adv |= PHY_M_AN_10_FD;
			if (sky2->advertising & ADVERTISED_10baseT_Half)
				adv |= PHY_M_AN_10_HD;
S
Stephen Hemminger 已提交
439

S
Stephen Hemminger 已提交
440 441 442 443 444
		} else {	/* special defines for FIBER (88E1040S only) */
			if (sky2->advertising & ADVERTISED_1000baseT_Full)
				adv |= PHY_M_AN_1000X_AFD;
			if (sky2->advertising & ADVERTISED_1000baseT_Half)
				adv |= PHY_M_AN_1000X_AHD;
S
Stephen Hemminger 已提交
445
		}
446 447 448 449 450 451 452

		/* Restart Auto-negotiation */
		ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
	} else {
		/* forced speed/duplex settings */
		ct1000 = PHY_M_1000C_MSE;

S
Stephen Hemminger 已提交
453 454
		/* Disable auto update for duplex flow control and duplex */
		reg |= GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_SPD_DIS;
455 456 457 458

		switch (sky2->speed) {
		case SPEED_1000:
			ctrl |= PHY_CT_SP1000;
459
			reg |= GM_GPCR_SPEED_1000;
460 461 462
			break;
		case SPEED_100:
			ctrl |= PHY_CT_SP100;
463
			reg |= GM_GPCR_SPEED_100;
464 465 466
			break;
		}

467 468 469
		if (sky2->duplex == DUPLEX_FULL) {
			reg |= GM_GPCR_DUP_FULL;
			ctrl |= PHY_CT_DUP_MD;
470 471
		} else if (sky2->speed < SPEED_1000)
			sky2->flow_mode = FC_NONE;
S
Stephen Hemminger 已提交
472
	}
473

S
Stephen Hemminger 已提交
474 475 476 477 478 479 480
	if (sky2->flags & SKY2_FLAG_AUTO_PAUSE) {
		if (sky2_is_copper(hw))
			adv |= copper_fc_adv[sky2->flow_mode];
		else
			adv |= fiber_fc_adv[sky2->flow_mode];
	} else {
		reg |= GM_GPCR_AU_FCT_DIS;
481
 		reg |= gm_fc_disable[sky2->flow_mode];
482 483

		/* Forward pause packets to GMAC? */
484
		if (sky2->flow_mode & FC_RX)
485 486 487
			sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
		else
			sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
488 489
	}

490 491
	gma_write16(hw, port, GM_GP_CTRL, reg);

S
Stephen Hemminger 已提交
492
	if (hw->flags & SKY2_HW_GIGABIT)
493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515
		gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);

	gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
	gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);

	/* Setup Phy LED's */
	ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
	ledover = 0;

	switch (hw->chip_id) {
	case CHIP_ID_YUKON_FE:
		/* on 88E3082 these bits are at 11..9 (shifted left) */
		ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;

		ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);

		/* delete ACT LED control bits */
		ctrl &= ~PHY_M_FELP_LED1_MSK;
		/* change ACT LED control to blink mode */
		ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
		gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
		break;

S
Stephen Hemminger 已提交
516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532
	case CHIP_ID_YUKON_FE_P:
		/* Enable Link Partner Next Page */
		ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
		ctrl |= PHY_M_PC_ENA_LIP_NP;

		/* disable Energy Detect and enable scrambler */
		ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);

		/* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
		ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
			PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
			PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);

		gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
		break;

533
	case CHIP_ID_YUKON_XL:
S
Stephen Hemminger 已提交
534
		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
535 536 537 538 539

		/* select page 3 to access LED control register */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);

		/* set LED Function Control register */
540 541 542 543 544
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
			     (PHY_M_LEDC_LOS_CTRL(1) |	/* LINK/ACT */
			      PHY_M_LEDC_INIT_CTRL(7) |	/* 10 Mbps */
			      PHY_M_LEDC_STA1_CTRL(7) |	/* 100 Mbps */
			      PHY_M_LEDC_STA0_CTRL(7)));	/* 1000 Mbps */
545 546 547

		/* set Polarity Control register */
		gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
S
Stephen Hemminger 已提交
548 549 550 551 552 553
			     (PHY_M_POLC_LS1_P_MIX(4) |
			      PHY_M_POLC_IS0_P_MIX(4) |
			      PHY_M_POLC_LOS_CTRL(2) |
			      PHY_M_POLC_INIT_CTRL(2) |
			      PHY_M_POLC_STA1_CTRL(2) |
			      PHY_M_POLC_STA0_CTRL(2)));
554 555

		/* restore page register */
S
Stephen Hemminger 已提交
556
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
557
		break;
S
Stephen Hemminger 已提交
558

559
	case CHIP_ID_YUKON_EC_U:
S
Stephen Hemminger 已提交
560
	case CHIP_ID_YUKON_EX:
561
	case CHIP_ID_YUKON_SUPR:
562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579
		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);

		/* select page 3 to access LED control register */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);

		/* set LED Function Control register */
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
			     (PHY_M_LEDC_LOS_CTRL(1) |	/* LINK/ACT */
			      PHY_M_LEDC_INIT_CTRL(8) |	/* 10 Mbps */
			      PHY_M_LEDC_STA1_CTRL(7) |	/* 100 Mbps */
			      PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */

		/* set Blink Rate in LED Timer Control Register */
		gm_phy_write(hw, port, PHY_MARV_INT_MASK,
			     ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
		/* restore page register */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
		break;
580 581 582 583

	default:
		/* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
		ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
S
Stephen Hemminger 已提交
584

585
		/* turn off the Rx LED (LED_RX) */
S
Stephen Hemminger 已提交
586
		ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
587 588
	}

S
Stephen Hemminger 已提交
589
	if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
590
		/* apply fixes in PHY AFE */
591 592
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);

593
		/* increase differential signal amplitude in 10BASE-T */
594 595
		gm_phy_write(hw, port, 0x18, 0xaa99);
		gm_phy_write(hw, port, 0x17, 0x2011);
596

S
Stephen Hemminger 已提交
597 598 599 600 601
		if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
			/* fix for IEEE A/B Symmetry failure in 1000BASE-T */
			gm_phy_write(hw, port, 0x18, 0xa204);
			gm_phy_write(hw, port, 0x17, 0x2002);
		}
602 603

		/* set page register to 0 */
604
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
S
Stephen Hemminger 已提交
605 606 607 608 609
	} else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
		   hw->chip_rev == CHIP_REV_YU_FE2_A0) {
		/* apply workaround for integrated resistors calibration */
		gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
		gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
S
Stephen Hemminger 已提交
610 611 612 613 614 615 616 617 618 619
	} else if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
		/* apply fixes in PHY AFE */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);

		/* apply RDAC termination workaround */
		gm_phy_write(hw, port, 24, 0x2800);
		gm_phy_write(hw, port, 23, 0x2001);

		/* set page register back to 0 */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
S
Stephen Hemminger 已提交
620 621
	} else if (hw->chip_id != CHIP_ID_YUKON_EX &&
		   hw->chip_id < CHIP_ID_YUKON_SUPR) {
S
Stephen Hemminger 已提交
622
		/* no effect on Yukon-XL */
623
		gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
624

625 626
		if (!(sky2->flags & SKY2_FLAG_AUTO_SPEED) ||
		    sky2->speed == SPEED_100) {
627
			/* turn on 100 Mbps LED (LED_LINK100) */
S
Stephen Hemminger 已提交
628
			ledover |= PHY_M_LED_MO_100(MO_LED_ON);
629
		}
630

631 632 633
		if (ledover)
			gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);

634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690
	} else if (hw->chip_id == CHIP_ID_YUKON_PRM &&
		   (sky2_read8(hw, B2_MAC_CFG) & 0xf) == 0x7) {
		int i;
		/* This a phy register setup workaround copied from vendor driver. */
		static const struct {
			u16 reg, val;
		} eee_afe[] = {
			{ 0x156, 0x58ce },
			{ 0x153, 0x99eb },
			{ 0x141, 0x8064 },
			/* { 0x155, 0x130b },*/
			{ 0x000, 0x0000 },
			{ 0x151, 0x8433 },
			{ 0x14b, 0x8c44 },
			{ 0x14c, 0x0f90 },
			{ 0x14f, 0x39aa },
			/* { 0x154, 0x2f39 },*/
			{ 0x14d, 0xba33 },
			{ 0x144, 0x0048 },
			{ 0x152, 0x2010 },
			/* { 0x158, 0x1223 },*/
			{ 0x140, 0x4444 },
			{ 0x154, 0x2f3b },
			{ 0x158, 0xb203 },
			{ 0x157, 0x2029 },
		};

		/* Start Workaround for OptimaEEE Rev.Z0 */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00fb);

		gm_phy_write(hw, port,  1, 0x4099);
		gm_phy_write(hw, port,  3, 0x1120);
		gm_phy_write(hw, port, 11, 0x113c);
		gm_phy_write(hw, port, 14, 0x8100);
		gm_phy_write(hw, port, 15, 0x112a);
		gm_phy_write(hw, port, 17, 0x1008);

		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00fc);
		gm_phy_write(hw, port,  1, 0x20b0);

		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);

		for (i = 0; i < ARRAY_SIZE(eee_afe); i++) {
			/* apply AFE settings */
			gm_phy_write(hw, port, 17, eee_afe[i].val);
			gm_phy_write(hw, port, 16, eee_afe[i].reg | 1u<<13);
		}

		/* End Workaround for OptimaEEE */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);

		/* Enable 10Base-Te (EEE) */
		if (hw->chip_id >= CHIP_ID_YUKON_PRM) {
			reg = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
			gm_phy_write(hw, port, PHY_MARV_EXT_CTRL,
				     reg | PHY_M_10B_TE_ENABLE);
		}
691
	}
692

S
shemminger@osdl.org 已提交
693
	/* Enable phy interrupt on auto-negotiation complete (or link up) */
S
Stephen Hemminger 已提交
694
	if (sky2->flags & SKY2_FLAG_AUTO_SPEED)
695 696 697 698 699
		gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
	else
		gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
}

700 701 702 703
static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };

static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
704 705 706
{
	u32 reg1;

707
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
708
	reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
709
	reg1 &= ~phy_power[port];
710

S
stephen hemminger 已提交
711
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
712 713
		reg1 |= coma_mode[port];

714
	sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
715
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
716
	sky2_pci_read32(hw, PCI_DEV_REG1);
717 718 719 720 721

	if (hw->chip_id == CHIP_ID_YUKON_FE)
		gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
	else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
		sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
722
}
723

724 725 726
static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
{
	u32 reg1;
727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749
	u16 ctrl;

	/* release GPHY Control reset */
	sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);

	/* release GMAC reset */
	sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);

	if (hw->flags & SKY2_HW_NEWER_PHY) {
		/* select page 2 to access MAC control register */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);

		ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
		/* allow GMII Power Down */
		ctrl &= ~PHY_M_MAC_GMIF_PUP;
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);

		/* set page register back to 0 */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
	}

	/* setup General Purpose Control Register */
	gma_write16(hw, port, GM_GP_CTRL,
S
Stephen Hemminger 已提交
750 751 752
		    GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 |
		    GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS |
		    GM_GPCR_AU_SPD_DIS);
753 754 755

	if (hw->chip_id != CHIP_ID_YUKON_EC) {
		if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
756 757
			/* select page 2 to access MAC control register */
			gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
758

759
			ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
760 761 762
			/* enable Power Down */
			ctrl |= PHY_M_PC_POW_D_ENA;
			gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
763 764 765

			/* set page register back to 0 */
			gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
766 767 768 769 770
		}

		/* set IEEE compatible Power Down Mode (dev. #4.99) */
		gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
	}
771

772
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
773
	reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
774
	reg1 |= phy_power[port];		/* set PHY to PowerDown/COMA Mode */
775
	sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
776
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
777 778
}

779 780 781 782 783 784 785 786 787 788 789 790 791 792
/* configure IPG according to used link speed */
static void sky2_set_ipg(struct sky2_port *sky2)
{
	u16 reg;

	reg = gma_read16(sky2->hw, sky2->port, GM_SERIAL_MODE);
	reg &= ~GM_SMOD_IPG_MSK;
	if (sky2->speed > SPEED_100)
		reg |= IPG_DATA_VAL(IPG_DATA_DEF_1000);
	else
		reg |= IPG_DATA_VAL(IPG_DATA_DEF_10_100);
	gma_write16(sky2->hw, sky2->port, GM_SERIAL_MODE, reg);
}

793 794 795 796 797 798 799 800 801 802 803 804
/* Enable Rx/Tx */
static void sky2_enable_rx_tx(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	u16 reg;

	reg = gma_read16(hw, port, GM_GP_CTRL);
	reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
	gma_write16(hw, port, GM_GP_CTRL, reg);
}

805 806 807
/* Force a renegotiation */
static void sky2_phy_reinit(struct sky2_port *sky2)
{
808
	spin_lock_bh(&sky2->phy_lock);
809
	sky2_phy_init(sky2->hw, sky2->port);
810
	sky2_enable_rx_tx(sky2);
811
	spin_unlock_bh(&sky2->phy_lock);
812 813
}

814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836
/* Put device in state to listen for Wake On Lan */
static void sky2_wol_init(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	enum flow_control save_mode;
	u16 ctrl;

	/* Bring hardware out of reset */
	sky2_write16(hw, B0_CTST, CS_RST_CLR);
	sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);

	sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
	sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);

	/* Force to 10/100
	 * sky2_reset will re-enable on resume
	 */
	save_mode = sky2->flow_mode;
	ctrl = sky2->advertising;

	sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
	sky2->flow_mode = FC_NONE;
837 838 839 840 841

	spin_lock_bh(&sky2->phy_lock);
	sky2_phy_power_up(hw, port);
	sky2_phy_init(hw, port);
	spin_unlock_bh(&sky2->phy_lock);
842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865

	sky2->flow_mode = save_mode;
	sky2->advertising = ctrl;

	/* Set GMAC to no flow control and auto update for speed/duplex */
	gma_write16(hw, port, GM_GP_CTRL,
		    GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
		    GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);

	/* Set WOL address */
	memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
		    sky2->netdev->dev_addr, ETH_ALEN);

	/* Turn on appropriate WOL control bits */
	sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
	ctrl = 0;
	if (sky2->wol & WAKE_PHY)
		ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
	else
		ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;

	if (sky2->wol & WAKE_MAGIC)
		ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
	else
866
		ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;
867 868 869 870

	ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
	sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);

S
stephen hemminger 已提交
871 872 873
	/* Disable PiG firmware */
	sky2_write16(hw, B0_CTST, Y2_HW_WOL_OFF);

874 875 876 877 878 879 880
	/* Needed by some broken BIOSes, use PCI rather than PCI-e for WOL */
	if (legacy_pme) {
		u32 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
		reg1 |= PCI_Y2_PME_LEGACY;
		sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
	}

881 882
	/* block receiver */
	sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
S
stephen hemminger 已提交
883
	sky2_read32(hw, B0_CTST);
884 885
}

886 887
static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
{
S
Stephen Hemminger 已提交
888 889
	struct net_device *dev = hw->dev[port];

890 891
	if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
	      hw->chip_rev != CHIP_REV_YU_EX_A0) ||
892
	     hw->chip_id >= CHIP_ID_YUKON_FE_P) {
893
		/* Yukon-Extreme B0 and further Extreme devices */
S
stephen hemminger 已提交
894 895 896 897 898
		sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
	} else if (dev->mtu > ETH_DATA_LEN) {
		/* set Tx GMAC FIFO Almost Empty Threshold */
		sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
			     (ECU_JUMBO_WM << 16) | ECU_AE_THR);
S
Stephen Hemminger 已提交
899

S
stephen hemminger 已提交
900 901 902
		sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
	} else
		sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
903 904
}

905 906 907 908
static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
{
	struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
	u16 reg;
A
Al Viro 已提交
909
	u32 rx_reg;
910 911 912
	int i;
	const u8 *addr = hw->dev[port]->dev_addr;

913 914
	sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
	sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
915 916 917

	sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);

S
stephen hemminger 已提交
918 919 920
	if (hw->chip_id == CHIP_ID_YUKON_XL &&
	    hw->chip_rev == CHIP_REV_YU_XL_A0 &&
	    port == 1) {
921 922 923 924 925 926 927 928 929 930 931
		/* WA DEV_472 -- looks like crossed wires on port 2 */
		/* clear GMAC 1 Control reset */
		sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
		do {
			sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
			sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
		} while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
			 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
			 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
	}

S
Stephen Hemminger 已提交
932
	sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
933

934 935 936
	/* Enable Transmit FIFO Underrun */
	sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);

937
	spin_lock_bh(&sky2->phy_lock);
938
	sky2_phy_power_up(hw, port);
939
	sky2_phy_init(hw, port);
940
	spin_unlock_bh(&sky2->phy_lock);
941 942 943 944 945

	/* MIB clear */
	reg = gma_read16(hw, port, GM_PHY_ADDR);
	gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);

946 947
	for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
		gma_read16(hw, port, i);
948 949 950 951 952 953 954
	gma_write16(hw, port, GM_PHY_ADDR, reg);

	/* transmit control */
	gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));

	/* receive control reg: unicast + multicast + no FCS  */
	gma_write16(hw, port, GM_RX_CTRL,
S
Stephen Hemminger 已提交
955
		    GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
956 957 958 959 960 961 962 963 964 965 966 967 968

	/* transmit flow control */
	gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);

	/* transmit parameter */
	gma_write16(hw, port, GM_TX_PARAM,
		    TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
		    TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
		    TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
		    TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));

	/* serial mode register */
	reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
969
		GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF_1000);
970

971
	if (hw->dev[port]->mtu > ETH_DATA_LEN)
972 973
		reg |= GM_SMOD_JUMBO_ENA;

974 975 976 977
	if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
	    hw->chip_rev == CHIP_REV_YU_EC_U_B1)
		reg |= GM_NEW_FLOW_CTRL;

978 979 980 981 982
	gma_write16(hw, port, GM_SERIAL_MODE, reg);

	/* virtual address for data */
	gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);

S
Stephen Hemminger 已提交
983 984 985 986
	/* physical address: used for pause frames */
	gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);

	/* ignore counter overflows */
987 988 989 990 991 992
	gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
	gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
	gma_write16(hw, port, GM_TR_IRQ_MSK, 0);

	/* Configure Rx MAC FIFO */
	sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
A
Al Viro 已提交
993
	rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
S
Stephen Hemminger 已提交
994 995
	if (hw->chip_id == CHIP_ID_YUKON_EX ||
	    hw->chip_id == CHIP_ID_YUKON_FE_P)
A
Al Viro 已提交
996
		rx_reg |= GMF_RX_OVER_ON;
997

A
Al Viro 已提交
998
	sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
999

S
Stephen Hemminger 已提交
1000 1001 1002 1003 1004 1005 1006
	if (hw->chip_id == CHIP_ID_YUKON_XL) {
		/* Hardware errata - clear flush mask */
		sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
	} else {
		/* Flush Rx MAC FIFO on any flow control or error */
		sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
	}
1007

1008
	/* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug  */
S
Stephen Hemminger 已提交
1009 1010 1011 1012 1013 1014
	reg = RX_GMF_FL_THR_DEF + 1;
	/* Another magic mystery workaround from sk98lin */
	if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
	    hw->chip_rev == CHIP_REV_YU_FE2_A0)
		reg = 0x178;
	sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
1015 1016 1017 1018

	/* Configure Tx MAC FIFO */
	sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
	sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
1019

L
Lucas De Marchi 已提交
1020
	/* On chips without ram buffer, pause is controlled by MAC level */
1021
	if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
1022
		/* Pause threshold is scaled by 8 in bytes */
1023 1024
		if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
		    hw->chip_rev == CHIP_REV_YU_FE2_A0)
1025 1026 1027 1028 1029
			reg = 1568 / 8;
		else
			reg = 1024 / 8;
		sky2_write16(hw, SK_REG(port, RX_GMF_UP_THR), reg);
		sky2_write16(hw, SK_REG(port, RX_GMF_LP_THR), 768 / 8);
1030

1031
		sky2_set_tx_stfwd(hw, port);
1032 1033
	}

1034 1035 1036 1037 1038 1039 1040
	if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
	    hw->chip_rev == CHIP_REV_YU_FE2_A0) {
		/* disable dynamic watermark */
		reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
		reg &= ~TX_DYN_WM_ENA;
		sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
	}
1041 1042
}

1043 1044
/* Assign Ram Buffer allocation to queue */
static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
1045
{
1046 1047 1048 1049 1050 1051
	u32 end;

	/* convert from K bytes to qwords used for hw register */
	start *= 1024/8;
	space *= 1024/8;
	end = start + space - 1;
S
Stephen Hemminger 已提交
1052

1053 1054 1055 1056 1057 1058 1059
	sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
	sky2_write32(hw, RB_ADDR(q, RB_START), start);
	sky2_write32(hw, RB_ADDR(q, RB_END), end);
	sky2_write32(hw, RB_ADDR(q, RB_WP), start);
	sky2_write32(hw, RB_ADDR(q, RB_RP), start);

	if (q == Q_R1 || q == Q_R2) {
1060
		u32 tp = space - space/4;
S
Stephen Hemminger 已提交
1061

1062 1063 1064 1065 1066 1067
		/* On receive queue's set the thresholds
		 * give receiver priority when > 3/4 full
		 * send pause when down to 2K
		 */
		sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
		sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
S
Stephen Hemminger 已提交
1068

1069 1070 1071
		tp = space - 2048/8;
		sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
		sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
1072 1073 1074 1075 1076 1077 1078 1079
	} else {
		/* Enable store & forward on Tx queue's because
		 * Tx FIFO is only 1K on Yukon
		 */
		sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
	}

	sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
S
Stephen Hemminger 已提交
1080
	sky2_read8(hw, RB_ADDR(q, RB_CTRL));
1081 1082 1083
}

/* Setup Bus Memory Interface */
1084
static void sky2_qset(struct sky2_hw *hw, u16 q)
1085 1086 1087 1088
{
	sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
	sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
	sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
1089
	sky2_write32(hw, Q_ADDR(q, Q_WM),  BMU_WM_DEFAULT);
1090 1091 1092 1093 1094
}

/* Setup prefetch unit registers. This is the interface between
 * hardware and driver list elements
 */
1095
static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
1096
			       dma_addr_t addr, u32 last)
1097 1098 1099
{
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
1100 1101
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), upper_32_bits(addr));
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), lower_32_bits(addr));
1102 1103
	sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
S
Stephen Hemminger 已提交
1104 1105

	sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
1106 1107
}

1108
static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2, u16 *slot)
S
Stephen Hemminger 已提交
1109
{
1110
	struct sky2_tx_le *le = sky2->tx_le + *slot;
S
Stephen Hemminger 已提交
1111

1112
	*slot = RING_NEXT(*slot, sky2->tx_ring_size);
1113
	le->ctrl = 0;
S
Stephen Hemminger 已提交
1114 1115
	return le;
}
1116

1117 1118 1119 1120 1121 1122 1123
static void tx_init(struct sky2_port *sky2)
{
	struct sky2_tx_le *le;

	sky2->tx_prod = sky2->tx_cons = 0;
	sky2->tx_tcpsum = 0;
	sky2->tx_last_mss = 0;
S
stephen hemminger 已提交
1124
	netdev_reset_queue(sky2->netdev);
1125

1126
	le = get_tx_le(sky2, &sky2->tx_prod);
1127 1128
	le->addr = 0;
	le->opcode = OP_ADDR64 | HW_OWNER;
1129
	sky2->tx_last_upper = 0;
1130 1131
}

1132 1133
/* Update chip's next pointer */
static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
1134
{
S
Stephen Hemminger 已提交
1135
	/* Make sure write' to descriptors are complete before we tell hardware */
1136
	wmb();
S
Stephen Hemminger 已提交
1137 1138 1139 1140
	sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);

	/* Synchronize I/O on since next processor may write to tail */
	mmiowb();
1141 1142
}

S
Stephen Hemminger 已提交
1143

1144 1145 1146
static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
{
	struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
1147
	sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
1148
	le->ctrl = 0;
1149 1150 1151
	return le;
}

M
Mike McCormack 已提交
1152
static unsigned sky2_get_rx_threshold(struct sky2_port *sky2)
1153 1154 1155 1156 1157 1158 1159 1160 1161 1162
{
	unsigned size;

	/* Space needed for frame data + headers rounded up */
	size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);

	/* Stopping point for hardware truncation */
	return (size - 8) / sizeof(u32);
}

M
Mike McCormack 已提交
1163
static unsigned sky2_get_rx_data_size(struct sky2_port *sky2)
1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185
{
	struct rx_ring_info *re;
	unsigned size;

	/* Space needed for frame data + headers rounded up */
	size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);

	sky2->rx_nfrags = size >> PAGE_SHIFT;
	BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));

	/* Compute residue after pages */
	size -= sky2->rx_nfrags << PAGE_SHIFT;

	/* Optimize to handle small packets and headers */
	if (size < copybreak)
		size = copybreak;
	if (size < ETH_HLEN)
		size = ETH_HLEN;

	return size;
}

1186
/* Build description to hardware for one receive segment */
M
Mike McCormack 已提交
1187
static void sky2_rx_add(struct sky2_port *sky2, u8 op,
1188
			dma_addr_t map, unsigned len)
1189 1190 1191
{
	struct sky2_rx_le *le;

1192
	if (sizeof(dma_addr_t) > sizeof(u32)) {
1193
		le = sky2_next_rx(sky2);
1194
		le->addr = cpu_to_le32(upper_32_bits(map));
1195 1196
		le->opcode = OP_ADDR64 | HW_OWNER;
	}
S
Stephen Hemminger 已提交
1197

1198
	le = sky2_next_rx(sky2);
1199
	le->addr = cpu_to_le32(lower_32_bits(map));
1200
	le->length = cpu_to_le16(len);
1201
	le->opcode = op | HW_OWNER;
1202 1203
}

1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216
/* Build description to hardware for one possibly fragmented skb */
static void sky2_rx_submit(struct sky2_port *sky2,
			   const struct rx_ring_info *re)
{
	int i;

	sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);

	for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
		sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
}


1217
static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
1218 1219 1220 1221 1222 1223
			    unsigned size)
{
	struct sk_buff *skb = re->skb;
	int i;

	re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
1224 1225
	if (pci_dma_mapping_error(pdev, re->data_addr))
		goto mapping_error;
1226

1227
	dma_unmap_len_set(re, data_size, size);
1228

1229
	for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
E
Eric Dumazet 已提交
1230
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1231

1232
		re->frag_addr[i] = skb_frag_dma_map(&pdev->dev, frag, 0,
E
Eric Dumazet 已提交
1233
						    skb_frag_size(frag),
1234
						    DMA_FROM_DEVICE);
1235

1236
		if (dma_mapping_error(&pdev->dev, re->frag_addr[i]))
1237 1238
			goto map_page_error;
	}
1239
	return 0;
1240 1241 1242 1243

map_page_error:
	while (--i >= 0) {
		pci_unmap_page(pdev, re->frag_addr[i],
E
Eric Dumazet 已提交
1244
			       skb_frag_size(&skb_shinfo(skb)->frags[i]),
1245 1246 1247
			       PCI_DMA_FROMDEVICE);
	}

1248
	pci_unmap_single(pdev, re->data_addr, dma_unmap_len(re, data_size),
1249 1250 1251 1252 1253 1254 1255
			 PCI_DMA_FROMDEVICE);

mapping_error:
	if (net_ratelimit())
		dev_warn(&pdev->dev, "%s: rx mapping error\n",
			 skb->dev->name);
	return -EIO;
1256 1257 1258 1259 1260 1261 1262
}

static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
{
	struct sk_buff *skb = re->skb;
	int i;

1263
	pci_unmap_single(pdev, re->data_addr, dma_unmap_len(re, data_size),
1264 1265 1266 1267
			 PCI_DMA_FROMDEVICE);

	for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
		pci_unmap_page(pdev, re->frag_addr[i],
E
Eric Dumazet 已提交
1268
			       skb_frag_size(&skb_shinfo(skb)->frags[i]),
1269 1270
			       PCI_DMA_FROMDEVICE);
}
S
Stephen Hemminger 已提交
1271

1272 1273 1274 1275
/* Tell chip where to start receive checksum.
 * Actually has two checksums, but set both same to avoid possible byte
 * order problems.
 */
S
Stephen Hemminger 已提交
1276
static void rx_set_checksum(struct sky2_port *sky2)
1277
{
1278
	struct sky2_rx_le *le = sky2_next_rx(sky2);
S
Stephen Hemminger 已提交
1279

1280 1281 1282
	le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
	le->ctrl = 0;
	le->opcode = OP_TCPSTART | HW_OWNER;
1283

1284 1285
	sky2_write32(sky2->hw,
		     Q_ADDR(rxqaddr[sky2->port], Q_CSR),
1286
		     (sky2->netdev->features & NETIF_F_RXCSUM)
S
Stephen Hemminger 已提交
1287
		     ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
1288 1289
}

S
stephen hemminger 已提交
1290 1291 1292 1293 1294 1295 1296 1297
/*
 * Fixed initial key as seed to RSS.
 */
static const uint32_t rss_init_key[10] = {
	0x7c3351da, 0x51c5cf4e,	0x44adbdd1, 0xe8d38d18,	0x48897c43,
	0xb1d60e7e, 0x6a3dd760, 0x01a2e453, 0x16f46f13, 0x1a0e7b30
};

1298
/* Enable/disable receive hash calculation (RSS) */
1299
static void rx_set_rss(struct net_device *dev, netdev_features_t features)
1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	int i, nkeys = 4;

	/* Supports IPv6 and other modes */
	if (hw->flags & SKY2_HW_NEW_LE) {
		nkeys = 10;
		sky2_write32(hw, SK_REG(sky2->port, RSS_CFG), HASH_ALL);
	}

	/* Program RSS initial values */
1312
	if (features & NETIF_F_RXHASH) {
1313 1314
		for (i = 0; i < nkeys; i++)
			sky2_write32(hw, SK_REG(sky2->port, RSS_KEY + i * 4),
S
stephen hemminger 已提交
1315
				     rss_init_key[i]);
1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327

		/* Need to turn on (undocumented) flag to make hashing work  */
		sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T),
			     RX_STFW_ENA);

		sky2_write32(hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
			     BMU_ENA_RX_RSS_HASH);
	} else
		sky2_write32(hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
			     BMU_DIS_RX_RSS_HASH);
}

1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351
/*
 * The RX Stop command will not work for Yukon-2 if the BMU does not
 * reach the end of packet and since we can't make sure that we have
 * incoming data, we must reset the BMU while it is not doing a DMA
 * transfer. Since it is possible that the RX path is still active,
 * the RX RAM buffer will be stopped first, so any possible incoming
 * data will not trigger a DMA. After the RAM buffer is stopped, the
 * BMU is polled until any DMA in progress is ended and only then it
 * will be reset.
 */
static void sky2_rx_stop(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned rxq = rxqaddr[sky2->port];
	int i;

	/* disable the RAM Buffer receive queue */
	sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);

	for (i = 0; i < 0xffff; i++)
		if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
		    == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
			goto stopped;

1352
	netdev_warn(sky2->netdev, "receiver stop failed\n");
1353 1354 1355 1356 1357
stopped:
	sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);

	/* reset the Rx prefetch unit */
	sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
1358
	mmiowb();
1359
}
S
Stephen Hemminger 已提交
1360

S
shemminger@osdl.org 已提交
1361
/* Clean out receive buffer area, assumes receiver hardware stopped */
1362 1363 1364 1365 1366
static void sky2_rx_clean(struct sky2_port *sky2)
{
	unsigned i;

	memset(sky2->rx_le, 0, RX_LE_BYTES);
S
Stephen Hemminger 已提交
1367
	for (i = 0; i < sky2->rx_pending; i++) {
1368
		struct rx_ring_info *re = sky2->rx_ring + i;
1369 1370

		if (re->skb) {
1371
			sky2_rx_unmap_skb(sky2->hw->pdev, re);
1372 1373 1374 1375 1376 1377
			kfree_skb(re->skb);
			re->skb = NULL;
		}
	}
}

1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388
/* Basic MII support */
static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
{
	struct mii_ioctl_data *data = if_mii(ifr);
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	int err = -EOPNOTSUPP;

	if (!netif_running(dev))
		return -ENODEV;	/* Phy still in reset */

1389
	switch (cmd) {
1390 1391 1392 1393 1394 1395
	case SIOCGMIIPHY:
		data->phy_id = PHY_ADDR_MARV;

		/* fallthru */
	case SIOCGMIIREG: {
		u16 val = 0;
1396

1397
		spin_lock_bh(&sky2->phy_lock);
1398
		err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
1399
		spin_unlock_bh(&sky2->phy_lock);
1400

1401 1402 1403 1404 1405
		data->val_out = val;
		break;
	}

	case SIOCSMIIREG:
1406
		spin_lock_bh(&sky2->phy_lock);
1407 1408
		err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
				   data->val_in);
1409
		spin_unlock_bh(&sky2->phy_lock);
1410 1411 1412 1413 1414
		break;
	}
	return err;
}

1415
#define SKY2_VLAN_OFFLOADS (NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_TSO)
1416

1417
static void sky2_vlan_mode(struct net_device *dev, netdev_features_t features)
1418 1419 1420 1421 1422
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	u16 port = sky2->port;

1423
	if (features & NETIF_F_HW_VLAN_RX)
1424 1425 1426 1427 1428
		sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
			     RX_VLAN_STRIP_ON);
	else
		sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
			     RX_VLAN_STRIP_OFF);
1429

1430
	if (features & NETIF_F_HW_VLAN_TX) {
1431 1432
		sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
			     TX_VLAN_TAG_ON);
1433 1434 1435

		dev->vlan_features |= SKY2_VLAN_OFFLOADS;
	} else {
1436 1437
		sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
			     TX_VLAN_TAG_OFF);
1438

1439
		/* Can't do transmit offload of vlan without hw vlan */
1440
		dev->vlan_features &= ~SKY2_VLAN_OFFLOADS;
1441
	}
1442 1443
}

S
Stephen Hemminger 已提交
1444 1445 1446 1447 1448 1449
/* Amount of required worst case padding in rx buffer */
static inline unsigned sky2_rx_pad(const struct sky2_hw *hw)
{
	return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2;
}

1450
/*
1451 1452
 * Allocate an skb for receiving. If the MTU is large enough
 * make the skb non-linear with a fragment list of pages.
1453
 */
1454
static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2, gfp_t gfp)
1455 1456
{
	struct sk_buff *skb;
1457
	int i;
1458

1459 1460 1461
	skb = __netdev_alloc_skb(sky2->netdev,
				 sky2->rx_data_size + sky2_rx_pad(sky2->hw),
				 gfp);
S
Stephen Hemminger 已提交
1462 1463 1464
	if (!skb)
		goto nomem;

1465
	if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
1466 1467 1468 1469 1470 1471 1472 1473 1474
		unsigned char *start;
		/*
		 * Workaround for a bug in FIFO that cause hang
		 * if the FIFO if the receive buffer is not 64 byte aligned.
		 * The buffer returned from netdev_alloc_skb is
		 * aligned except if slab debugging is enabled.
		 */
		start = PTR_ALIGN(skb->data, 8);
		skb_reserve(skb, start - skb->data);
S
Stephen Hemminger 已提交
1475
	} else
1476
		skb_reserve(skb, NET_IP_ALIGN);
1477 1478

	for (i = 0; i < sky2->rx_nfrags; i++) {
1479
		struct page *page = alloc_page(gfp);
1480 1481 1482 1483

		if (!page)
			goto free_partial;
		skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
1484 1485 1486
	}

	return skb;
1487 1488 1489 1490
free_partial:
	kfree_skb(skb);
nomem:
	return NULL;
1491 1492
}

S
Stephen Hemminger 已提交
1493 1494 1495 1496 1497
static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
{
	sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
}

1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508
static int sky2_alloc_rx_skbs(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned i;

	sky2->rx_data_size = sky2_get_rx_data_size(sky2);

	/* Fill Rx ring */
	for (i = 0; i < sky2->rx_pending; i++) {
		struct rx_ring_info *re = sky2->rx_ring + i;

1509
		re->skb = sky2_rx_alloc(sky2, GFP_KERNEL);
1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521
		if (!re->skb)
			return -ENOMEM;

		if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
			dev_kfree_skb(re->skb);
			re->skb = NULL;
			return -ENOMEM;
		}
	}
	return 0;
}

1522
/*
1523
 * Setup receiver buffer pool.
1524 1525 1526 1527 1528 1529
 * Normal case this ends up creating one list element for skb
 * in the receive ring. Worst case if using large MTU and each
 * allocation falls on a different 64 bit region, that results
 * in 6 list elements per ring entry.
 * One element is used for checksum enable/disable, and one
 * extra to avoid wrap.
1530
 */
1531
static void sky2_rx_start(struct sky2_port *sky2)
1532
{
1533
	struct sky2_hw *hw = sky2->hw;
1534
	struct rx_ring_info *re;
1535
	unsigned rxq = rxqaddr[sky2->port];
1536
	unsigned i, thresh;
1537

1538
	sky2->rx_put = sky2->rx_next = 0;
1539
	sky2_qset(hw, rxq);
1540

1541
	/* On PCI express lowering the watermark gives better performance */
1542
	if (pci_is_pcie(hw->pdev))
1543 1544 1545 1546
		sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);

	/* These chips have no ram buffer?
	 * MAC Rx RAM Read is controlled by hardware */
1547
	if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
1548
	    hw->chip_rev > CHIP_REV_YU_EC_U_A0)
S
Stephen Hemminger 已提交
1549
		sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
1550

1551 1552
	sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);

1553 1554
	if (!(hw->flags & SKY2_HW_NEW_LE))
		rx_set_checksum(sky2);
1555

1556
	if (!(hw->flags & SKY2_HW_RSS_BROKEN))
1557
		rx_set_rss(sky2->netdev, sky2->netdev->features);
1558

1559
	/* submit Rx ring */
S
Stephen Hemminger 已提交
1560
	for (i = 0; i < sky2->rx_pending; i++) {
1561 1562
		re = sky2->rx_ring + i;
		sky2_rx_submit(sky2, re);
1563 1564
	}

1565 1566 1567 1568 1569 1570
	/*
	 * The receiver hangs if it receives frames larger than the
	 * packet buffer. As a workaround, truncate oversize frames, but
	 * the register is limited to 9 bits, so if you do frames > 2052
	 * you better get the MTU right!
	 */
1571
	thresh = sky2_get_rx_threshold(sky2);
1572 1573 1574 1575 1576 1577 1578
	if (thresh > 0x1ff)
		sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
	else {
		sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
		sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
	}

1579
	/* Tell chip about available buffers */
S
Stephen Hemminger 已提交
1580
	sky2_rx_update(sky2, rxq);
1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602

	if (hw->chip_id == CHIP_ID_YUKON_EX ||
	    hw->chip_id == CHIP_ID_YUKON_SUPR) {
		/*
		 * Disable flushing of non ASF packets;
		 * must be done after initializing the BMUs;
		 * drivers without ASF support should do this too, otherwise
		 * it may happen that they cannot run on ASF devices;
		 * remember that the MAC FIFO isn't reset during initialization.
		 */
		sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_MACSEC_FLUSH_OFF);
	}

	if (hw->chip_id >= CHIP_ID_YUKON_SUPR) {
		/* Enable RX Home Address & Routing Header checksum fix */
		sky2_write16(hw, SK_REG(sky2->port, RX_GMF_FL_CTRL),
			     RX_IPV6_SA_MOB_ENA | RX_IPV6_DA_MOB_ENA);

		/* Enable TX Home Address & Routing Header checksum fix */
		sky2_write32(hw, Q_ADDR(txqaddr[sky2->port], Q_TEST),
			     TBMU_TEST_HOME_ADD_FIX_EN | TBMU_TEST_ROUTING_ADD_FIX_EN);
	}
1603 1604
}

1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632
static int sky2_alloc_buffers(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;

	/* must be power of 2 */
	sky2->tx_le = pci_alloc_consistent(hw->pdev,
					   sky2->tx_ring_size *
					   sizeof(struct sky2_tx_le),
					   &sky2->tx_le_map);
	if (!sky2->tx_le)
		goto nomem;

	sky2->tx_ring = kcalloc(sky2->tx_ring_size, sizeof(struct tx_ring_info),
				GFP_KERNEL);
	if (!sky2->tx_ring)
		goto nomem;

	sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
					   &sky2->rx_le_map);
	if (!sky2->rx_le)
		goto nomem;
	memset(sky2->rx_le, 0, RX_LE_BYTES);

	sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
				GFP_KERNEL);
	if (!sky2->rx_ring)
		goto nomem;

1633
	return sky2_alloc_rx_skbs(sky2);
1634 1635 1636 1637 1638 1639 1640 1641
nomem:
	return -ENOMEM;
}

static void sky2_free_buffers(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;

1642 1643
	sky2_rx_clean(sky2);

1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661
	if (sky2->rx_le) {
		pci_free_consistent(hw->pdev, RX_LE_BYTES,
				    sky2->rx_le, sky2->rx_le_map);
		sky2->rx_le = NULL;
	}
	if (sky2->tx_le) {
		pci_free_consistent(hw->pdev,
				    sky2->tx_ring_size * sizeof(struct sky2_tx_le),
				    sky2->tx_le, sky2->tx_le_map);
		sky2->tx_le = NULL;
	}
	kfree(sky2->tx_ring);
	kfree(sky2->rx_ring);

	sky2->tx_ring = NULL;
	sky2->rx_ring = NULL;
}

1662
static void sky2_hw_up(struct sky2_port *sky2)
1663 1664 1665
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
1666 1667
	u32 ramsize;
	int cap;
1668
	struct net_device *otherdev = hw->dev[sky2->port^1];
1669

1670 1671
	tx_init(sky2);

1672 1673 1674
	/*
 	 * On dual port PCI-X card, there is an problem where status
	 * can be received out of order due to split transactions
1675
	 */
1676 1677 1678 1679
	if (otherdev && netif_running(otherdev) &&
 	    (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
 		u16 cmd;

1680
		cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
1681
 		cmd &= ~PCI_X_CMD_MAX_SPLIT;
1682
 		sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
1683
	}
1684 1685 1686

	sky2_mac_init(hw, port);

1687 1688 1689
	/* Register is number of 4K blocks on internal RAM buffer. */
	ramsize = sky2_read8(hw, B2_E_0) * 4;
	if (ramsize > 0) {
1690
		u32 rxspace;
1691

1692
		netdev_dbg(sky2->netdev, "ram buffer %dK\n", ramsize);
1693 1694 1695 1696
		if (ramsize < 16)
			rxspace = ramsize / 2;
		else
			rxspace = 8 + (2*(ramsize - 16))/3;
1697

1698 1699 1700 1701 1702 1703 1704
		sky2_ramset(hw, rxqaddr[port], 0, rxspace);
		sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);

		/* Make sure SyncQ is disabled */
		sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
			    RB_RST_SET);
	}
S
Stephen Hemminger 已提交
1705

1706
	sky2_qset(hw, txqaddr[port]);
1707

1708 1709 1710 1711
	/* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
	if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
		sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);

1712
	/* Set almost empty threshold */
1713 1714
	if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
	    hw->chip_rev == CHIP_REV_YU_EC_U_A0)
1715
		sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
1716

1717
	sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
1718
			   sky2->tx_ring_size - 1);
1719

1720 1721
	sky2_vlan_mode(sky2->netdev, sky2->netdev->features);
	netdev_update_features(sky2->netdev);
1722

1723
	sky2_rx_start(sky2);
1724 1725
}

1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737
/* Setup device IRQ and enable napi to process */
static int sky2_setup_irq(struct sky2_hw *hw, const char *name)
{
	struct pci_dev *pdev = hw->pdev;
	int err;

	err = request_irq(pdev->irq, sky2_intr,
			  (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
			  name, hw);
	if (err)
		dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
	else {
S
stephen hemminger 已提交
1738 1739
		hw->flags |= SKY2_HW_IRQ_SETUP;

1740 1741 1742 1743 1744 1745 1746 1747 1748
		napi_enable(&hw->napi);
		sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
		sky2_read32(hw, B0_IMSK);
	}

	return err;
}


1749
/* Bring up network interface. */
S
stephen hemminger 已提交
1750
static int sky2_open(struct net_device *dev)
1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	u32 imask;
	int err;

	netif_carrier_off(dev);

	err = sky2_alloc_buffers(sky2);
	if (err)
		goto err_out;

1764 1765 1766 1767
	/* With single port, IRQ is setup when device is brought up */
	if (hw->ports == 1 && (err = sky2_setup_irq(hw, dev->name)))
		goto err_out;

1768
	sky2_hw_up(sky2);
1769

1770 1771 1772
	/* Enable interrupts from phy/mac for port */
	imask = sky2_read32(hw, B0_IMSK);

1773 1774 1775 1776 1777
	if (hw->chip_id == CHIP_ID_YUKON_OPT ||
	    hw->chip_id == CHIP_ID_YUKON_PRM ||
	    hw->chip_id == CHIP_ID_YUKON_OP_2)
		imask |= Y2_IS_PHY_QLNK;	/* enable PHY Quick Link */

S
Stephen Hemminger 已提交
1778
	imask |= portirq_msk[port];
1779
	sky2_write32(hw, B0_IMSK, imask);
S
Stephen Hemminger 已提交
1780
	sky2_read32(hw, B0_IMSK);
1781

1782
	netif_info(sky2, ifup, dev, "enabling interface\n");
1783

1784 1785 1786
	return 0;

err_out:
1787
	sky2_free_buffers(sky2);
1788 1789 1790
	return err;
}

S
Stephen Hemminger 已提交
1791
/* Modular subtraction in ring */
1792
static inline int tx_inuse(const struct sky2_port *sky2)
S
Stephen Hemminger 已提交
1793
{
1794
	return (sky2->tx_prod - sky2->tx_cons) & (sky2->tx_ring_size - 1);
S
Stephen Hemminger 已提交
1795
}
1796

S
Stephen Hemminger 已提交
1797 1798
/* Number of list elements available for next tx */
static inline int tx_avail(const struct sky2_port *sky2)
1799
{
1800
	return sky2->tx_pending - tx_inuse(sky2);
1801 1802
}

S
Stephen Hemminger 已提交
1803
/* Estimate of number of transmit list elements required */
1804
static unsigned tx_le_req(const struct sk_buff *skb)
1805
{
S
Stephen Hemminger 已提交
1806 1807
	unsigned count;

1808 1809
	count = (skb_shinfo(skb)->nr_frags + 1)
		* (sizeof(dma_addr_t) / sizeof(u32));
S
Stephen Hemminger 已提交
1810

H
Herbert Xu 已提交
1811
	if (skb_is_gso(skb))
S
Stephen Hemminger 已提交
1812
		++count;
1813 1814
	else if (sizeof(dma_addr_t) == sizeof(u32))
		++count;	/* possible vlan */
S
Stephen Hemminger 已提交
1815

1816
	if (skb->ip_summed == CHECKSUM_PARTIAL)
S
Stephen Hemminger 已提交
1817 1818 1819
		++count;

	return count;
1820 1821
}

1822
static void sky2_tx_unmap(struct pci_dev *pdev, struct tx_ring_info *re)
1823 1824
{
	if (re->flags & TX_MAP_SINGLE)
1825 1826
		pci_unmap_single(pdev, dma_unmap_addr(re, mapaddr),
				 dma_unmap_len(re, maplen),
1827 1828
				 PCI_DMA_TODEVICE);
	else if (re->flags & TX_MAP_PAGE)
1829 1830
		pci_unmap_page(pdev, dma_unmap_addr(re, mapaddr),
			       dma_unmap_len(re, maplen),
1831
			       PCI_DMA_TODEVICE);
1832
	re->flags = 0;
1833 1834
}

S
Stephen Hemminger 已提交
1835 1836 1837 1838 1839 1840
/*
 * Put one packet in ring for transmit.
 * A single packet can generate multiple list elements, and
 * the number of ring elements will probably be less than the number
 * of list elements used.
 */
1841 1842
static netdev_tx_t sky2_xmit_frame(struct sk_buff *skb,
				   struct net_device *dev)
1843 1844 1845
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
1846
	struct sky2_tx_le *le = NULL;
1847
	struct tx_ring_info *re;
1848
	unsigned i, len;
1849
	dma_addr_t mapping;
1850 1851
	u32 upper;
	u16 slot;
1852 1853 1854
	u16 mss;
	u8 ctrl;

1855 1856
 	if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
  		return NETDEV_TX_BUSY;
1857 1858 1859

	len = skb_headlen(skb);
	mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
S
Stephen Hemminger 已提交
1860

1861 1862 1863
	if (pci_dma_mapping_error(hw->pdev, mapping))
		goto mapping_error;

1864
	slot = sky2->tx_prod;
1865 1866
	netif_printk(sky2, tx_queued, KERN_DEBUG, dev,
		     "tx queued, slot %u, len %d\n", slot, skb->len);
1867

1868
	/* Send high bits if needed */
1869 1870
	upper = upper_32_bits(mapping);
	if (upper != sky2->tx_last_upper) {
1871
		le = get_tx_le(sky2, &slot);
1872 1873
		le->addr = cpu_to_le32(upper);
		sky2->tx_last_upper = upper;
S
Stephen Hemminger 已提交
1874 1875
		le->opcode = OP_ADDR64 | HW_OWNER;
	}
1876 1877

	/* Check for TCP Segmentation Offload */
1878
	mss = skb_shinfo(skb)->gso_size;
S
Stephen Hemminger 已提交
1879
	if (mss != 0) {
1880 1881

		if (!(hw->flags & SKY2_HW_NEW_LE))
1882 1883 1884
			mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);

  		if (mss != sky2->tx_last_mss) {
1885
			le = get_tx_le(sky2, &slot);
1886
  			le->addr = cpu_to_le32(mss);
1887 1888

			if (hw->flags & SKY2_HW_NEW_LE)
1889 1890 1891
				le->opcode = OP_MSS | HW_OWNER;
			else
				le->opcode = OP_LRGLEN | HW_OWNER;
1892 1893
			sky2->tx_last_mss = mss;
		}
1894 1895 1896
	}

	ctrl = 0;
1897

1898
	/* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1899
	if (vlan_tx_tag_present(skb)) {
1900
		if (!le) {
1901
			le = get_tx_le(sky2, &slot);
S
Stephen Hemminger 已提交
1902
			le->addr = 0;
1903 1904 1905 1906 1907 1908 1909 1910
			le->opcode = OP_VLAN|HW_OWNER;
		} else
			le->opcode |= OP_VLAN;
		le->length = cpu_to_be16(vlan_tx_tag_get(skb));
		ctrl |= INS_VLAN;
	}

	/* Handle TCP checksum offload */
1911
	if (skb->ip_summed == CHECKSUM_PARTIAL) {
1912
		/* On Yukon EX (some versions) encoding change. */
1913
 		if (hw->flags & SKY2_HW_AUTO_TX_SUM)
1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928
 			ctrl |= CALSUM;	/* auto checksum */
		else {
			const unsigned offset = skb_transport_offset(skb);
			u32 tcpsum;

			tcpsum = offset << 16;			/* sum start */
			tcpsum |= offset + skb->csum_offset;	/* sum write */

			ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
			if (ip_hdr(skb)->protocol == IPPROTO_UDP)
				ctrl |= UDPTCP;

			if (tcpsum != sky2->tx_tcpsum) {
				sky2->tx_tcpsum = tcpsum;

1929
				le = get_tx_le(sky2, &slot);
1930 1931 1932 1933 1934
				le->addr = cpu_to_le32(tcpsum);
				le->length = 0;	/* initial checksum value */
				le->ctrl = 1;	/* one packet */
				le->opcode = OP_TCPLISW | HW_OWNER;
			}
1935
		}
1936 1937
	}

1938 1939
	re = sky2->tx_ring + slot;
	re->flags = TX_MAP_SINGLE;
1940 1941
	dma_unmap_addr_set(re, mapaddr, mapping);
	dma_unmap_len_set(re, maplen, len);
1942

1943
	le = get_tx_le(sky2, &slot);
1944
	le->addr = cpu_to_le32(lower_32_bits(mapping));
1945 1946
	le->length = cpu_to_le16(len);
	le->ctrl = ctrl;
S
Stephen Hemminger 已提交
1947
	le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
1948 1949 1950


	for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1951
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1952

1953
		mapping = skb_frag_dma_map(&hw->pdev->dev, frag, 0,
E
Eric Dumazet 已提交
1954
					   skb_frag_size(frag), DMA_TO_DEVICE);
1955

1956
		if (dma_mapping_error(&hw->pdev->dev, mapping))
1957 1958
			goto mapping_unwind;

1959 1960
		upper = upper_32_bits(mapping);
		if (upper != sky2->tx_last_upper) {
1961
			le = get_tx_le(sky2, &slot);
1962 1963
			le->addr = cpu_to_le32(upper);
			sky2->tx_last_upper = upper;
S
Stephen Hemminger 已提交
1964
			le->opcode = OP_ADDR64 | HW_OWNER;
1965 1966
		}

1967 1968
		re = sky2->tx_ring + slot;
		re->flags = TX_MAP_PAGE;
1969
		dma_unmap_addr_set(re, mapaddr, mapping);
E
Eric Dumazet 已提交
1970
		dma_unmap_len_set(re, maplen, skb_frag_size(frag));
1971

1972
		le = get_tx_le(sky2, &slot);
1973
		le->addr = cpu_to_le32(lower_32_bits(mapping));
E
Eric Dumazet 已提交
1974
		le->length = cpu_to_le16(skb_frag_size(frag));
1975
		le->ctrl = ctrl;
S
Stephen Hemminger 已提交
1976
		le->opcode = OP_BUFFER | HW_OWNER;
1977
	}
1978

1979
	re->skb = skb;
1980 1981
	le->ctrl |= EOP;

1982 1983
	sky2->tx_prod = slot;

1984 1985
	if (tx_avail(sky2) <= MAX_SKB_TX_LE)
		netif_stop_queue(dev);
1986

S
stephen hemminger 已提交
1987
	netdev_sent_queue(dev, skb->len);
1988
	sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
1989 1990

	return NETDEV_TX_OK;
1991 1992

mapping_unwind:
1993
	for (i = sky2->tx_prod; i != slot; i = RING_NEXT(i, sky2->tx_ring_size)) {
1994 1995
		re = sky2->tx_ring + i;

1996
		sky2_tx_unmap(hw->pdev, re);
1997 1998 1999 2000 2001 2002 2003
	}

mapping_error:
	if (net_ratelimit())
		dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
	dev_kfree_skb(skb);
	return NETDEV_TX_OK;
2004 2005 2006
}

/*
S
Stephen Hemminger 已提交
2007 2008
 * Free ring elements from starting at tx_cons until "done"
 *
2009 2010
 * NB:
 *  1. The hardware will tell us about partial completion of multi-part
2011
 *     buffers so make sure not to free skb to early.
2012 2013 2014
 *  2. This may run in parallel start_xmit because the it only
 *     looks at the tail of the queue of FIFO (tx_cons), not
 *     the head (tx_prod)
2015
 */
2016
static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
2017
{
2018
	struct net_device *dev = sky2->netdev;
S
stephen hemminger 已提交
2019 2020
	u16 idx;
	unsigned int bytes_compl = 0, pkts_compl = 0;
2021

2022
	BUG_ON(done >= sky2->tx_ring_size);
2023

2024
	for (idx = sky2->tx_cons; idx != done;
2025
	     idx = RING_NEXT(idx, sky2->tx_ring_size)) {
2026
		struct tx_ring_info *re = sky2->tx_ring + idx;
2027
		struct sk_buff *skb = re->skb;
2028

2029
		sky2_tx_unmap(sky2->hw->pdev, re);
S
Stephen Hemminger 已提交
2030

2031
		if (skb) {
2032 2033
			netif_printk(sky2, tx_done, KERN_DEBUG, dev,
				     "tx done %u\n", idx);
S
Stephen Hemminger 已提交
2034

S
stephen hemminger 已提交
2035 2036
			pkts_compl++;
			bytes_compl += skb->len;
S
Stephen Hemminger 已提交
2037

2038
			re->skb = NULL;
S
Stephen Hemminger 已提交
2039
			dev_kfree_skb_any(skb);
2040

2041
			sky2->tx_next = RING_NEXT(idx, sky2->tx_ring_size);
2042
		}
S
Stephen Hemminger 已提交
2043 2044
	}

2045
	sky2->tx_cons = idx;
S
Stephen Hemminger 已提交
2046
	smp_mb();
S
stephen hemminger 已提交
2047 2048 2049 2050 2051 2052 2053

	netdev_completed_queue(dev, pkts_compl, bytes_compl);

	u64_stats_update_begin(&sky2->tx_stats.syncp);
	sky2->tx_stats.packets += pkts_compl;
	sky2->tx_stats.bytes += bytes_compl;
	u64_stats_update_end(&sky2->tx_stats.syncp);
2054 2055
}

2056
static void sky2_tx_reset(struct sky2_hw *hw, unsigned port)
2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075
{
	/* Disable Force Sync bit and Enable Alloc bit */
	sky2_write8(hw, SK_REG(port, TXA_CTRL),
		    TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);

	/* Stop Interval Timer and Limit Counter of Tx Arbiter */
	sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
	sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);

	/* Reset the PCI FIFO of the async Tx queue */
	sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
		     BMU_RST_SET | BMU_FIFO_RST);

	/* Reset the Tx prefetch units */
	sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
		     PREF_UNIT_RST_SET);

	sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
	sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
S
stephen hemminger 已提交
2076 2077

	sky2_read32(hw, B0_CTST);
2078 2079
}

2080
static void sky2_hw_down(struct sky2_port *sky2)
2081 2082 2083
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
2084
	u16 ctrl;
2085

2086 2087
	/* Force flow control off */
	sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
S
Stephen Hemminger 已提交
2088

2089 2090 2091 2092 2093
	/* Stop transmitter */
	sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
	sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));

	sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
S
Stephen Hemminger 已提交
2094
		     RB_RST_SET | RB_DIS_OP_MD);
2095 2096

	ctrl = gma_read16(hw, port, GM_GP_CTRL);
S
Stephen Hemminger 已提交
2097
	ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
2098 2099 2100 2101 2102
	gma_write16(hw, port, GM_GP_CTRL, ctrl);

	sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);

	/* Workaround shared GMAC reset */
2103 2104
	if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 &&
	      port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
2105 2106 2107 2108
		sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);

	sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);

2109
	/* Force any delayed status interrupt and NAPI */
2110 2111 2112 2113 2114
	sky2_write32(hw, STAT_LEV_TIMER_CNT, 0);
	sky2_write32(hw, STAT_TX_TIMER_CNT, 0);
	sky2_write32(hw, STAT_ISR_TIMER_CNT, 0);
	sky2_read8(hw, STAT_ISR_TIMER_CTRL);

M
Mike McCormack 已提交
2115 2116
	sky2_rx_stop(sky2);

2117
	spin_lock_bh(&sky2->phy_lock);
2118
	sky2_phy_power_down(hw, port);
2119
	spin_unlock_bh(&sky2->phy_lock);
2120

2121 2122
	sky2_tx_reset(hw, port);

2123 2124
	/* Free any pending frames stuck in HW queue */
	sky2_tx_complete(sky2, sky2->tx_prod);
2125 2126 2127
}

/* Network shutdown */
S
stephen hemminger 已提交
2128
static int sky2_close(struct net_device *dev)
2129 2130
{
	struct sky2_port *sky2 = netdev_priv(dev);
2131
	struct sky2_hw *hw = sky2->hw;
2132 2133 2134 2135 2136

	/* Never really got started! */
	if (!sky2->tx_le)
		return 0;

2137
	netif_info(sky2, ifdown, dev, "disabling interface\n");
2138

2139
	if (hw->ports == 1) {
2140 2141 2142
		sky2_write32(hw, B0_IMSK, 0);
		sky2_read32(hw, B0_IMSK);

2143 2144
		napi_disable(&hw->napi);
		free_irq(hw->pdev->irq, hw);
S
stephen hemminger 已提交
2145
		hw->flags &= ~SKY2_HW_IRQ_SETUP;
2146
	} else {
2147 2148 2149 2150 2151 2152 2153 2154
		u32 imask;

		/* Disable port IRQ */
		imask  = sky2_read32(hw, B0_IMSK);
		imask &= ~portirq_msk[sky2->port];
		sky2_write32(hw, B0_IMSK, imask);
		sky2_read32(hw, B0_IMSK);

2155 2156 2157
		synchronize_irq(hw->pdev->irq);
		napi_synchronize(&hw->napi);
	}
2158

2159
	sky2_hw_down(sky2);
2160

2161
	sky2_free_buffers(sky2);
2162

2163 2164 2165 2166 2167
	return 0;
}

static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
{
2168
	if (hw->flags & SKY2_HW_FIBRE_PHY)
S
Stephen Hemminger 已提交
2169 2170
		return SPEED_1000;

S
Stephen Hemminger 已提交
2171 2172 2173 2174 2175 2176
	if (!(hw->flags & SKY2_HW_GIGABIT)) {
		if (aux & PHY_M_PS_SPEED_100)
			return SPEED_100;
		else
			return SPEED_10;
	}
2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191

	switch (aux & PHY_M_PS_SPEED_MSK) {
	case PHY_M_PS_SPEED_1000:
		return SPEED_1000;
	case PHY_M_PS_SPEED_100:
		return SPEED_100;
	default:
		return SPEED_10;
	}
}

static void sky2_link_up(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
2192 2193 2194 2195 2196 2197
	static const char *fc_name[] = {
		[FC_NONE]	= "none",
		[FC_TX]		= "tx",
		[FC_RX]		= "rx",
		[FC_BOTH]	= "both",
	};
2198

2199 2200
	sky2_set_ipg(sky2);

2201
	sky2_enable_rx_tx(sky2);
2202 2203 2204 2205 2206

	gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);

	netif_carrier_on(sky2->netdev);

S
Stephen Hemminger 已提交
2207
	mod_timer(&hw->watchdog_timer, jiffies + 1);
2208

2209
	/* Turn on link LED */
S
Stephen Hemminger 已提交
2210
	sky2_write8(hw, SK_REG(port, LNK_LED_REG),
2211 2212
		    LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);

2213 2214 2215 2216 2217
	netif_info(sky2, link, sky2->netdev,
		   "Link is up at %d Mbps, %s duplex, flow control %s\n",
		   sky2->speed,
		   sky2->duplex == DUPLEX_FULL ? "full" : "half",
		   fc_name[sky2->flow_status]);
2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233
}

static void sky2_link_down(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	u16 reg;

	gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);

	reg = gma_read16(hw, port, GM_GP_CTRL);
	reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
	gma_write16(hw, port, GM_GP_CTRL, reg);

	netif_carrier_off(sky2->netdev);

2234
	/* Turn off link LED */
2235 2236
	sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);

2237
	netif_info(sky2, link, sky2->netdev, "Link is down\n");
2238

2239 2240 2241
	sky2_phy_init(hw, port);
}

2242 2243 2244 2245 2246 2247 2248 2249
static enum flow_control sky2_flow(int rx, int tx)
{
	if (rx)
		return tx ? FC_BOTH : FC_RX;
	else
		return tx ? FC_TX : FC_NONE;
}

S
Stephen Hemminger 已提交
2250 2251 2252 2253
static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
2254
	u16 advert, lpa;
S
Stephen Hemminger 已提交
2255

2256
	advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
S
Stephen Hemminger 已提交
2257 2258
	lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
	if (lpa & PHY_M_AN_RF) {
2259
		netdev_err(sky2->netdev, "remote fault\n");
S
Stephen Hemminger 已提交
2260 2261 2262 2263
		return -1;
	}

	if (!(aux & PHY_M_PS_SPDUP_RES)) {
2264
		netdev_err(sky2->netdev, "speed/duplex mismatch\n");
S
Stephen Hemminger 已提交
2265 2266 2267 2268
		return -1;
	}

	sky2->speed = sky2_phy_speed(hw, aux);
S
Stephen Hemminger 已提交
2269
	sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
S
Stephen Hemminger 已提交
2270

2271 2272 2273
	/* Since the pause result bits seem to in different positions on
	 * different chips. look at registers.
	 */
2274
	if (hw->flags & SKY2_HW_FIBRE_PHY) {
2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287
		/* Shift for bits in fiber PHY */
		advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
		lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);

		if (advert & ADVERTISE_1000XPAUSE)
			advert |= ADVERTISE_PAUSE_CAP;
		if (advert & ADVERTISE_1000XPSE_ASYM)
			advert |= ADVERTISE_PAUSE_ASYM;
		if (lpa & LPA_1000XPAUSE)
			lpa |= LPA_PAUSE_CAP;
		if (lpa & LPA_1000XPAUSE_ASYM)
			lpa |= LPA_PAUSE_ASYM;
	}
S
Stephen Hemminger 已提交
2288

2289 2290 2291 2292 2293 2294 2295 2296 2297 2298
	sky2->flow_status = FC_NONE;
	if (advert & ADVERTISE_PAUSE_CAP) {
		if (lpa & LPA_PAUSE_CAP)
			sky2->flow_status = FC_BOTH;
		else if (advert & ADVERTISE_PAUSE_ASYM)
			sky2->flow_status = FC_RX;
	} else if (advert & ADVERTISE_PAUSE_ASYM) {
		if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
			sky2->flow_status = FC_TX;
	}
S
Stephen Hemminger 已提交
2299

2300 2301
	if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000 &&
	    !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
2302
		sky2->flow_status = FC_NONE;
2303

2304
	if (sky2->flow_status & FC_TX)
S
Stephen Hemminger 已提交
2305 2306 2307 2308 2309 2310
		sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
	else
		sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);

	return 0;
}
2311

2312 2313
/* Interrupt from PHY */
static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
2314
{
2315 2316
	struct net_device *dev = hw->dev[port];
	struct sky2_port *sky2 = netdev_priv(dev);
2317 2318
	u16 istatus, phystat;

S
Stephen Hemminger 已提交
2319 2320 2321
	if (!netif_running(dev))
		return;

2322 2323 2324 2325
	spin_lock(&sky2->phy_lock);
	istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
	phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);

2326 2327
	netif_info(sky2, intr, sky2->netdev, "phy interrupt status 0x%x 0x%x\n",
		   istatus, phystat);
2328

S
Stephen Hemminger 已提交
2329
	if (istatus & PHY_M_IS_AN_COMPL) {
2330 2331
		if (sky2_autoneg_done(sky2, phystat) == 0 &&
		    !netif_carrier_ok(dev))
S
Stephen Hemminger 已提交
2332 2333 2334
			sky2_link_up(sky2);
		goto out;
	}
2335

S
Stephen Hemminger 已提交
2336 2337
	if (istatus & PHY_M_IS_LSP_CHANGE)
		sky2->speed = sky2_phy_speed(hw, phystat);
2338

S
Stephen Hemminger 已提交
2339 2340 2341
	if (istatus & PHY_M_IS_DUP_CHANGE)
		sky2->duplex =
		    (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2342

S
Stephen Hemminger 已提交
2343 2344
	if (istatus & PHY_M_IS_LST_CHANGE) {
		if (phystat & PHY_M_PS_LINK_UP)
2345
			sky2_link_up(sky2);
S
Stephen Hemminger 已提交
2346 2347
		else
			sky2_link_down(sky2);
2348
	}
S
Stephen Hemminger 已提交
2349
out:
2350
	spin_unlock(&sky2->phy_lock);
2351 2352
}

S
Stephen Hemminger 已提交
2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366
/* Special quick link interrupt (Yukon-2 Optima only) */
static void sky2_qlink_intr(struct sky2_hw *hw)
{
	struct sky2_port *sky2 = netdev_priv(hw->dev[0]);
	u32 imask;
	u16 phy;

	/* disable irq */
	imask = sky2_read32(hw, B0_IMSK);
	imask &= ~Y2_IS_PHY_QLNK;
	sky2_write32(hw, B0_IMSK, imask);

	/* reset PHY Link Detect */
	phy = sky2_pci_read16(hw, PSM_CONFIG_REG4);
2367
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
S
Stephen Hemminger 已提交
2368
	sky2_pci_write16(hw, PSM_CONFIG_REG4, phy | 1);
2369
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
S
Stephen Hemminger 已提交
2370 2371 2372 2373

	sky2_link_up(sky2);
}

S
Stephen Hemminger 已提交
2374
/* Transmit timeout is only called if we are running, carrier is up
2375 2376
 * and tx queue is full (stopped).
 */
2377 2378 2379
static void sky2_tx_timeout(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
2380
	struct sky2_hw *hw = sky2->hw;
2381

2382
	netif_err(sky2, timer, dev, "tx timeout\n");
2383

2384 2385 2386 2387
	netdev_printk(KERN_DEBUG, dev, "transmit ring %u .. %u report=%u done=%u\n",
		      sky2->tx_cons, sky2->tx_prod,
		      sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
		      sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
2388

S
Stephen Hemminger 已提交
2389 2390
	/* can't restart safely under softirq */
	schedule_work(&hw->restart_work);
2391 2392 2393 2394
}

static int sky2_change_mtu(struct net_device *dev, int new_mtu)
{
2395 2396
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
2397
	unsigned port = sky2->port;
2398 2399
	int err;
	u16 ctl, mode;
2400
	u32 imask;
2401

S
stephen hemminger 已提交
2402
	/* MTU size outside the spec */
2403 2404 2405
	if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
		return -EINVAL;

S
stephen hemminger 已提交
2406
	/* MTU > 1500 on yukon FE and FE+ not allowed */
S
Stephen Hemminger 已提交
2407 2408 2409
	if (new_mtu > ETH_DATA_LEN &&
	    (hw->chip_id == CHIP_ID_YUKON_FE ||
	     hw->chip_id == CHIP_ID_YUKON_FE_P))
S
Stephen Hemminger 已提交
2410 2411
		return -EINVAL;

2412 2413
	if (!netif_running(dev)) {
		dev->mtu = new_mtu;
2414
		netdev_update_features(dev);
2415 2416 2417
		return 0;
	}

2418
	imask = sky2_read32(hw, B0_IMSK);
2419 2420
	sky2_write32(hw, B0_IMSK, 0);

2421
	dev->trans_start = jiffies;	/* prevent tx timeout */
2422
	napi_disable(&hw->napi);
2423
	netif_tx_disable(dev);
2424

2425 2426
	synchronize_irq(hw->pdev->irq);

2427
	if (!(hw->flags & SKY2_HW_RAM_BUFFER))
2428
		sky2_set_tx_stfwd(hw, port);
2429 2430 2431

	ctl = gma_read16(hw, port, GM_GP_CTRL);
	gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
2432 2433
	sky2_rx_stop(sky2);
	sky2_rx_clean(sky2);
2434 2435

	dev->mtu = new_mtu;
2436
	netdev_update_features(dev);
2437

2438 2439 2440 2441 2442
	mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |	GM_SMOD_VLAN_ENA;
	if (sky2->speed > SPEED_100)
		mode |= IPG_DATA_VAL(IPG_DATA_DEF_1000);
	else
		mode |= IPG_DATA_VAL(IPG_DATA_DEF_10_100);
2443 2444 2445 2446

	if (dev->mtu > ETH_DATA_LEN)
		mode |= GM_SMOD_JUMBO_ENA;

2447
	gma_write16(hw, port, GM_SERIAL_MODE, mode);
2448

2449
	sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
2450

2451 2452 2453 2454 2455
	err = sky2_alloc_rx_skbs(sky2);
	if (!err)
		sky2_rx_start(sky2);
	else
		sky2_rx_clean(sky2);
2456
	sky2_write32(hw, B0_IMSK, imask);
2457

2458
	sky2_read32(hw, B0_Y2_SP_LISR);
2459 2460
	napi_enable(&hw->napi);

2461 2462 2463
	if (err)
		dev_close(dev);
	else {
2464
		gma_write16(hw, port, GM_GP_CTRL, ctl);
2465 2466 2467 2468

		netif_wake_queue(dev);
	}

2469 2470 2471
	return err;
}

2472 2473 2474 2475 2476 2477 2478
/* For small just reuse existing skb for next receive */
static struct sk_buff *receive_copy(struct sky2_port *sky2,
				    const struct rx_ring_info *re,
				    unsigned length)
{
	struct sk_buff *skb;

2479
	skb = netdev_alloc_skb_ip_align(sky2->netdev, length);
2480 2481 2482
	if (likely(skb)) {
		pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
					    length, PCI_DMA_FROMDEVICE);
2483
		skb_copy_from_linear_data(re->skb, skb->data, length);
2484 2485 2486 2487 2488
		skb->ip_summed = re->skb->ip_summed;
		skb->csum = re->skb->csum;
		pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
					       length, PCI_DMA_FROMDEVICE);
		re->skb->ip_summed = CHECKSUM_NONE;
2489
		skb_put(skb, length);
2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512
	}
	return skb;
}

/* Adjust length of skb with fragments to match received data */
static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
			  unsigned int length)
{
	int i, num_frags;
	unsigned int size;

	/* put header into skb */
	size = min(length, hdr_space);
	skb->tail += size;
	skb->len += size;
	length -= size;

	num_frags = skb_shinfo(skb)->nr_frags;
	for (i = 0; i < num_frags; i++) {
		skb_frag_t *frag = &skb_shinfo(skb)->frags[i];

		if (length == 0) {
			/* don't need this page */
2513
			__skb_frag_unref(frag);
2514 2515 2516 2517
			--skb_shinfo(skb)->nr_frags;
		} else {
			size = min(length, (unsigned) PAGE_SIZE);

E
Eric Dumazet 已提交
2518
			skb_frag_size_set(frag, size);
2519
			skb->data_len += size;
2520
			skb->truesize += PAGE_SIZE;
2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531
			skb->len += size;
			length -= size;
		}
	}
}

/* Normal packet - take skb from ring element and put in a new one  */
static struct sk_buff *receive_new(struct sky2_port *sky2,
				   struct rx_ring_info *re,
				   unsigned int length)
{
2532 2533
	struct sk_buff *skb;
	struct rx_ring_info nre;
2534 2535
	unsigned hdr_space = sky2->rx_data_size;

2536
	nre.skb = sky2_rx_alloc(sky2, GFP_ATOMIC);
2537 2538 2539 2540 2541
	if (unlikely(!nre.skb))
		goto nobuf;

	if (sky2_rx_map_skb(sky2->hw->pdev, &nre, hdr_space))
		goto nomap;
2542 2543 2544 2545

	skb = re->skb;
	sky2_rx_unmap_skb(sky2->hw->pdev, re);
	prefetch(skb->data);
2546
	*re = nre;
2547 2548 2549 2550

	if (skb_shinfo(skb)->nr_frags)
		skb_put_frags(skb, hdr_space, length);
	else
2551
		skb_put(skb, length);
2552
	return skb;
2553 2554 2555 2556 2557

nomap:
	dev_kfree_skb(nre.skb);
nobuf:
	return NULL;
2558 2559
}

2560 2561
/*
 * Receive one packet.
S
shemminger@osdl.org 已提交
2562
 * For larger packets, get new buffer.
2563
 */
2564
static struct sk_buff *sky2_receive(struct net_device *dev,
2565 2566
				    u16 length, u32 status)
{
2567
 	struct sky2_port *sky2 = netdev_priv(dev);
2568
	struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
2569
	struct sk_buff *skb = NULL;
2570 2571
	u16 count = (status & GMR_FS_LEN) >> 16;

2572 2573
	if (status & GMR_FS_VLAN)
		count -= VLAN_HLEN;	/* Account for vlan tag */
2574

2575 2576 2577
	netif_printk(sky2, rx_status, KERN_DEBUG, dev,
		     "rx slot %u status 0x%x len %d\n",
		     sky2->rx_next, status, length);
2578

S
Stephen Hemminger 已提交
2579
	sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
S
Stephen Hemminger 已提交
2580
	prefetch(sky2->rx_ring + sky2->rx_next);
2581

2582 2583 2584 2585 2586 2587 2588 2589 2590
	/* This chip has hardware problems that generates bogus status.
	 * So do only marginal checking and expect higher level protocols
	 * to handle crap frames.
	 */
	if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
	    sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
	    length != count)
		goto okay;

2591
	if (status & GMR_FS_ANY_ERR)
2592 2593
		goto error;

2594 2595 2596
	if (!(status & GMR_FS_RX_OK))
		goto resubmit;

2597 2598
	/* if length reported by DMA does not match PHY, packet was truncated */
	if (length != count)
S
stephen hemminger 已提交
2599
		goto error;
2600

2601
okay:
2602 2603 2604 2605
	if (length < copybreak)
		skb = receive_copy(sky2, re, length);
	else
		skb = receive_new(sky2, re, length);
2606 2607 2608

	dev->stats.rx_dropped += (skb == NULL);

S
Stephen Hemminger 已提交
2609
resubmit:
2610
	sky2_rx_submit(sky2, re);
2611

2612 2613 2614
	return skb;

error:
2615
	++dev->stats.rx_errors;
2616

2617 2618 2619
	if (net_ratelimit())
		netif_info(sky2, rx_err, dev,
			   "rx error, status 0x%x length %d\n", status, length);
S
Stephen Hemminger 已提交
2620 2621

	goto resubmit;
2622 2623
}

2624 2625
/* Transmit complete */
static inline void sky2_tx_done(struct net_device *dev, u16 last)
2626
{
2627
	struct sky2_port *sky2 = netdev_priv(dev);
2628

2629
	if (netif_running(dev)) {
2630
		sky2_tx_complete(sky2, last);
2631

S
stephen hemminger 已提交
2632
		/* Wake unless it's detached, and called e.g. from sky2_close() */
2633 2634 2635
		if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
			netif_wake_queue(dev);
	}
2636 2637
}

S
Stephen Hemminger 已提交
2638 2639 2640
static inline void sky2_skb_rx(const struct sky2_port *sky2,
			       u32 status, struct sk_buff *skb)
{
2641 2642 2643
	if (status & GMR_FS_VLAN)
		__vlan_hwaccel_put_tag(skb, be16_to_cpu(sky2->rx_tag));

S
Stephen Hemminger 已提交
2644 2645 2646 2647 2648 2649
	if (skb->ip_summed == CHECKSUM_NONE)
		netif_receive_skb(skb);
	else
		napi_gro_receive(&sky2->hw->napi, skb);
}

S
Stephen Hemminger 已提交
2650 2651 2652
static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port,
				unsigned packets, unsigned bytes)
{
S
stephen hemminger 已提交
2653 2654
	struct net_device *dev = hw->dev[port];
	struct sky2_port *sky2 = netdev_priv(dev);
S
Stephen Hemminger 已提交
2655

S
stephen hemminger 已提交
2656 2657 2658 2659 2660 2661 2662 2663 2664 2665
	if (packets == 0)
		return;

	u64_stats_update_begin(&sky2->rx_stats.syncp);
	sky2->rx_stats.packets += packets;
	sky2->rx_stats.bytes += bytes;
	u64_stats_update_end(&sky2->rx_stats.syncp);

	dev->last_rx = jiffies;
	sky2_rx_update(netdev_priv(dev), rxqaddr[port]);
S
Stephen Hemminger 已提交
2666 2667
}

2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686
static void sky2_rx_checksum(struct sky2_port *sky2, u32 status)
{
	/* If this happens then driver assuming wrong format for chip type */
	BUG_ON(sky2->hw->flags & SKY2_HW_NEW_LE);

	/* Both checksum counters are programmed to start at
	 * the same offset, so unless there is a problem they
	 * should match. This failure is an early indication that
	 * hardware receive checksumming won't work.
	 */
	if (likely((u16)(status >> 16) == (u16)status)) {
		struct sk_buff *skb = sky2->rx_ring[sky2->rx_next].skb;
		skb->ip_summed = CHECKSUM_COMPLETE;
		skb->csum = le16_to_cpu(status);
	} else {
		dev_notice(&sky2->hw->pdev->dev,
			   "%s: receive checksum problem (status = %#x)\n",
			   sky2->netdev->name, status);

2687 2688 2689 2690 2691
		/* Disable checksum offload
		 * It will be reenabled on next ndo_set_features, but if it's
		 * really broken, will get disabled again
		 */
		sky2->netdev->features &= ~NETIF_F_RXCSUM;
2692 2693 2694 2695 2696
		sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
			     BMU_DIS_RX_CHKSUM);
	}
}

2697 2698 2699 2700 2701 2702 2703 2704
static void sky2_rx_hash(struct sky2_port *sky2, u32 status)
{
	struct sk_buff *skb;

	skb = sky2->rx_ring[sky2->rx_next].skb;
	skb->rxhash = le32_to_cpu(status);
}

2705
/* Process status response ring */
2706
static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
2707
{
2708
	int work_done = 0;
S
Stephen Hemminger 已提交
2709 2710
	unsigned int total_bytes[2] = { 0 };
	unsigned int total_packets[2] = { 0 };
2711

2712
	rmb();
2713
	do {
S
Stephen Hemminger 已提交
2714
		struct sky2_port *sky2;
2715
		struct sky2_status_le *le  = hw->st_le + hw->st_idx;
S
Stephen Hemminger 已提交
2716
		unsigned port;
2717
		struct net_device *dev;
2718 2719 2720
		struct sk_buff *skb;
		u32 status;
		u16 length;
S
Stephen Hemminger 已提交
2721 2722 2723 2724
		u8 opcode = le->opcode;

		if (!(opcode & HW_OWNER))
			break;
2725

2726
		hw->st_idx = RING_NEXT(hw->st_idx, hw->st_size);
2727

S
Stephen Hemminger 已提交
2728
		port = le->css & CSS_LINK_BIT;
2729
		dev = hw->dev[port];
2730
		sky2 = netdev_priv(dev);
S
Stephen Hemminger 已提交
2731 2732
		length = le16_to_cpu(le->length);
		status = le32_to_cpu(le->status);
2733

S
Stephen Hemminger 已提交
2734 2735
		le->opcode = 0;
		switch (opcode & ~HW_OWNER) {
2736
		case OP_RXSTAT:
S
Stephen Hemminger 已提交
2737 2738
			total_packets[port]++;
			total_bytes[port] += length;
2739

2740
			skb = sky2_receive(dev, length, status);
2741
			if (!skb)
S
Stephen Hemminger 已提交
2742
				break;
2743

2744
			/* This chip reports checksum status differently */
S
Stephen Hemminger 已提交
2745
			if (hw->flags & SKY2_HW_NEW_LE) {
2746
				if ((dev->features & NETIF_F_RXCSUM) &&
2747 2748 2749 2750 2751 2752 2753
				    (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
				    (le->css & CSS_TCPUDPCSOK))
					skb->ip_summed = CHECKSUM_UNNECESSARY;
				else
					skb->ip_summed = CHECKSUM_NONE;
			}

2754 2755
			skb->protocol = eth_type_trans(skb, dev);

S
Stephen Hemminger 已提交
2756
			sky2_skb_rx(sky2, status, skb);
2757

2758
			/* Stop after net poll weight */
2759 2760
			if (++work_done >= to_do)
				goto exit_loop;
2761 2762
			break;

2763 2764 2765 2766 2767 2768 2769
		case OP_RXVLAN:
			sky2->rx_tag = length;
			break;

		case OP_RXCHKSVLAN:
			sky2->rx_tag = length;
			/* fall through */
2770
		case OP_RXCHKS:
2771
			if (likely(dev->features & NETIF_F_RXCSUM))
2772
				sky2_rx_checksum(sky2, status);
2773 2774
			break;

2775 2776 2777 2778
		case OP_RSS_HASH:
			sky2_rx_hash(sky2, status);
			break;

2779
		case OP_TXINDEXLE:
2780
			/* TX index reports status for both ports */
S
Stephen Hemminger 已提交
2781
			sky2_tx_done(hw->dev[0], status & 0xfff);
2782 2783 2784 2785
			if (hw->dev[1])
				sky2_tx_done(hw->dev[1],
				     ((status >> 24) & 0xff)
					     | (u16)(length & 0xf) << 8);
2786 2787 2788 2789
			break;

		default:
			if (net_ratelimit())
2790
				pr_warning("unknown status opcode 0x%x\n", opcode);
2791
		}
2792
	} while (hw->st_idx != idx);
2793

2794 2795 2796
	/* Fully processed status ring so clear irq */
	sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);

2797
exit_loop:
S
Stephen Hemminger 已提交
2798 2799
	sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]);
	sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]);
2800

2801
	return work_done;
2802 2803 2804 2805 2806 2807
}

static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
{
	struct net_device *dev = hw->dev[port];

2808
	if (net_ratelimit())
2809
		netdev_info(dev, "hw error interrupt status 0x%x\n", status);
2810 2811

	if (status & Y2_IS_PAR_RD1) {
2812
		if (net_ratelimit())
2813
			netdev_err(dev, "ram data read parity error\n");
2814 2815 2816 2817 2818
		/* Clear IRQ */
		sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
	}

	if (status & Y2_IS_PAR_WR1) {
2819
		if (net_ratelimit())
2820
			netdev_err(dev, "ram data write parity error\n");
2821 2822 2823 2824 2825

		sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
	}

	if (status & Y2_IS_PAR_MAC1) {
2826
		if (net_ratelimit())
2827
			netdev_err(dev, "MAC parity error\n");
2828 2829 2830 2831
		sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
	}

	if (status & Y2_IS_PAR_RX1) {
2832
		if (net_ratelimit())
2833
			netdev_err(dev, "RX parity error\n");
2834 2835 2836 2837
		sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
	}

	if (status & Y2_IS_TCP_TXA1) {
2838
		if (net_ratelimit())
2839
			netdev_err(dev, "TCP segmentation error\n");
2840 2841 2842 2843 2844 2845
		sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
	}
}

static void sky2_hw_intr(struct sky2_hw *hw)
{
S
Stephen Hemminger 已提交
2846
	struct pci_dev *pdev = hw->pdev;
2847
	u32 status = sky2_read32(hw, B0_HWE_ISRC);
S
Stephen Hemminger 已提交
2848 2849 2850
	u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);

	status &= hwmsk;
2851

S
Stephen Hemminger 已提交
2852
	if (status & Y2_IS_TIST_OV)
2853 2854 2855
		sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);

	if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
S
Stephen Hemminger 已提交
2856 2857
		u16 pci_err;

2858
		sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2859
		pci_err = sky2_pci_read16(hw, PCI_STATUS);
2860
		if (net_ratelimit())
S
Stephen Hemminger 已提交
2861
			dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
2862
			        pci_err);
2863

2864
		sky2_pci_write16(hw, PCI_STATUS,
2865
				      pci_err | PCI_STATUS_ERROR_BITS);
2866
		sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2867 2868 2869
	}

	if (status & Y2_IS_PCI_EXP) {
S
shemminger@osdl.org 已提交
2870
		/* PCI-Express uncorrectable Error occurred */
S
Stephen Hemminger 已提交
2871
		u32 err;
2872

2873
		sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
S
Stephen Hemminger 已提交
2874 2875 2876
		err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
		sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
			     0xfffffffful);
2877
		if (net_ratelimit())
S
Stephen Hemminger 已提交
2878
			dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
2879

S
Stephen Hemminger 已提交
2880
		sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
2881
		sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896
	}

	if (status & Y2_HWE_L1_MASK)
		sky2_hw_error(hw, 0, status);
	status >>= 8;
	if (status & Y2_HWE_L1_MASK)
		sky2_hw_error(hw, 1, status);
}

static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
{
	struct net_device *dev = hw->dev[port];
	struct sky2_port *sky2 = netdev_priv(dev);
	u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));

2897
	netif_info(sky2, intr, dev, "mac interrupt status 0x%x\n", status);
2898

2899 2900 2901 2902 2903 2904
	if (status & GM_IS_RX_CO_OV)
		gma_read16(hw, port, GM_RX_IRQ_SRC);

	if (status & GM_IS_TX_CO_OV)
		gma_read16(hw, port, GM_TX_IRQ_SRC);

2905
	if (status & GM_IS_RX_FF_OR) {
2906
		++dev->stats.rx_fifo_errors;
2907 2908 2909 2910
		sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
	}

	if (status & GM_IS_TX_FF_UR) {
2911
		++dev->stats.tx_fifo_errors;
2912 2913 2914 2915
		sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
	}
}

2916
/* This should never happen it is a bug. */
2917
static void sky2_le_error(struct sky2_hw *hw, unsigned port, u16 q)
2918 2919
{
	struct net_device *dev = hw->dev[port];
2920
	u16 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
2921

2922
	dev_err(&hw->pdev->dev, "%s: descriptor error q=%#x get=%u put=%u\n",
2923 2924
		dev->name, (unsigned) q, (unsigned) idx,
		(unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
2925

2926
	sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
2927
}
2928

S
Stephen Hemminger 已提交
2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946
static int sky2_rx_hung(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	unsigned rxq = rxqaddr[port];
	u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
	u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
	u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
	u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));

	/* If idle and MAC or PCI is stuck */
	if (sky2->check.last == dev->last_rx &&
	    ((mac_rp == sky2->check.mac_rp &&
	      mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
	     /* Check if the PCI RX hang */
	     (fifo_rp == sky2->check.fifo_rp &&
	      fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
2947 2948 2949 2950
		netdev_printk(KERN_DEBUG, dev,
			      "hung mac %d:%d fifo %d (%d:%d)\n",
			      mac_lev, mac_rp, fifo_lev,
			      fifo_rp, sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
S
Stephen Hemminger 已提交
2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961
		return 1;
	} else {
		sky2->check.last = dev->last_rx;
		sky2->check.mac_rp = mac_rp;
		sky2->check.mac_lev = mac_lev;
		sky2->check.fifo_rp = fifo_rp;
		sky2->check.fifo_lev = fifo_lev;
		return 0;
	}
}

2962
static void sky2_watchdog(unsigned long arg)
2963
{
2964
	struct sky2_hw *hw = (struct sky2_hw *) arg;
2965

S
Stephen Hemminger 已提交
2966
	/* Check for lost IRQ once a second */
2967
	if (sky2_read32(hw, B0_ISRC)) {
2968
		napi_schedule(&hw->napi);
S
Stephen Hemminger 已提交
2969 2970 2971 2972
	} else {
		int i, active = 0;

		for (i = 0; i < hw->ports; i++) {
2973
			struct net_device *dev = hw->dev[i];
S
Stephen Hemminger 已提交
2974 2975 2976 2977 2978
			if (!netif_running(dev))
				continue;
			++active;

			/* For chips with Rx FIFO, check if stuck */
2979
			if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
S
Stephen Hemminger 已提交
2980
			     sky2_rx_hung(dev)) {
2981
				netdev_info(dev, "receiver hang detected\n");
S
Stephen Hemminger 已提交
2982 2983 2984 2985 2986 2987 2988
				schedule_work(&hw->restart_work);
				return;
			}
		}

		if (active == 0)
			return;
2989
	}
2990

S
Stephen Hemminger 已提交
2991
	mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
2992 2993
}

2994 2995
/* Hardware/software error handling */
static void sky2_err_intr(struct sky2_hw *hw, u32 status)
2996
{
2997 2998
	if (net_ratelimit())
		dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
2999

S
Stephen Hemminger 已提交
3000 3001
	if (status & Y2_IS_HW_ERR)
		sky2_hw_intr(hw);
3002

S
Stephen Hemminger 已提交
3003 3004
	if (status & Y2_IS_IRQ_MAC1)
		sky2_mac_intr(hw, 0);
3005

S
Stephen Hemminger 已提交
3006 3007
	if (status & Y2_IS_IRQ_MAC2)
		sky2_mac_intr(hw, 1);
3008

S
Stephen Hemminger 已提交
3009
	if (status & Y2_IS_CHK_RX1)
3010
		sky2_le_error(hw, 0, Q_R1);
3011

S
Stephen Hemminger 已提交
3012
	if (status & Y2_IS_CHK_RX2)
3013
		sky2_le_error(hw, 1, Q_R2);
3014

S
Stephen Hemminger 已提交
3015
	if (status & Y2_IS_CHK_TXA1)
3016
		sky2_le_error(hw, 0, Q_XA1);
3017

S
Stephen Hemminger 已提交
3018
	if (status & Y2_IS_CHK_TXA2)
3019
		sky2_le_error(hw, 1, Q_XA2);
3020 3021
}

3022
static int sky2_poll(struct napi_struct *napi, int work_limit)
3023
{
3024
	struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
3025
	u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
3026
	int work_done = 0;
3027
	u16 idx;
3028 3029 3030 3031 3032 3033 3034 3035 3036

	if (unlikely(status & Y2_IS_ERROR))
		sky2_err_intr(hw, status);

	if (status & Y2_IS_IRQ_PHY1)
		sky2_phy_intr(hw, 0);

	if (status & Y2_IS_IRQ_PHY2)
		sky2_phy_intr(hw, 1);
3037

S
Stephen Hemminger 已提交
3038 3039 3040
	if (status & Y2_IS_PHY_QLNK)
		sky2_qlink_intr(hw);

3041 3042
	while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
		work_done += sky2_status_intr(hw, work_limit - work_done, idx);
3043 3044

		if (work_done >= work_limit)
3045 3046
			goto done;
	}
3047

3048 3049 3050
	napi_complete(napi);
	sky2_read32(hw, B0_Y2_SP_LISR);
done:
3051

3052
	return work_done;
3053 3054
}

3055
static irqreturn_t sky2_intr(int irq, void *dev_id)
3056 3057 3058 3059 3060 3061 3062 3063
{
	struct sky2_hw *hw = dev_id;
	u32 status;

	/* Reading this mask interrupts as side effect */
	status = sky2_read32(hw, B0_Y2_SP_ISRC2);
	if (status == 0 || status == ~0)
		return IRQ_NONE;
S
Stephen Hemminger 已提交
3064

3065
	prefetch(&hw->st_le[hw->st_idx]);
3066 3067

	napi_schedule(&hw->napi);
S
Stephen Hemminger 已提交
3068

3069 3070 3071 3072 3073 3074 3075 3076
	return IRQ_HANDLED;
}

#ifdef CONFIG_NET_POLL_CONTROLLER
static void sky2_netpoll(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);

3077
	napi_schedule(&sky2->hw->napi);
3078 3079 3080 3081
}
#endif

/* Chip internal frequency for clock calculations */
S
Stephen Hemminger 已提交
3082
static u32 sky2_mhz(const struct sky2_hw *hw)
3083
{
S
Stephen Hemminger 已提交
3084
	switch (hw->chip_id) {
3085
	case CHIP_ID_YUKON_EC:
3086
	case CHIP_ID_YUKON_EC_U:
S
Stephen Hemminger 已提交
3087
	case CHIP_ID_YUKON_EX:
3088
	case CHIP_ID_YUKON_SUPR:
S
Stephen Hemminger 已提交
3089
	case CHIP_ID_YUKON_UL_2:
S
Stephen Hemminger 已提交
3090
	case CHIP_ID_YUKON_OPT:
3091 3092
	case CHIP_ID_YUKON_PRM:
	case CHIP_ID_YUKON_OP_2:
S
Stephen Hemminger 已提交
3093 3094
		return 125;

3095
	case CHIP_ID_YUKON_FE:
S
Stephen Hemminger 已提交
3096 3097 3098 3099 3100 3101 3102 3103 3104 3105
		return 100;

	case CHIP_ID_YUKON_FE_P:
		return 50;

	case CHIP_ID_YUKON_XL:
		return 156;

	default:
		BUG();
3106 3107 3108
	}
}

3109
static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
3110
{
3111
	return sky2_mhz(hw) * us;
3112 3113
}

3114
static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
3115
{
3116
	return clk / sky2_mhz(hw);
3117 3118
}

3119

3120
static int __devinit sky2_init(struct sky2_hw *hw)
3121
{
S
Stephen Hemminger 已提交
3122
	u8 t8;
3123

3124
	/* Enable all clocks and check for bad PCI access */
3125
	sky2_pci_write32(hw, PCI_DEV_REG3, 0);
3126

3127
	sky2_write8(hw, B0_CTST, CS_RST_CLR);
3128

3129
	hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
3130 3131
	hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;

M
Mike McCormack 已提交
3132
	switch (hw->chip_id) {
3133
	case CHIP_ID_YUKON_XL:
3134
		hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
3135 3136
		if (hw->chip_rev < CHIP_REV_YU_XL_A2)
			hw->flags |= SKY2_HW_RSS_BROKEN;
3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148
		break;

	case CHIP_ID_YUKON_EC_U:
		hw->flags = SKY2_HW_GIGABIT
			| SKY2_HW_NEWER_PHY
			| SKY2_HW_ADV_POWER_CTL;
		break;

	case CHIP_ID_YUKON_EX:
		hw->flags = SKY2_HW_GIGABIT
			| SKY2_HW_NEWER_PHY
			| SKY2_HW_NEW_LE
3149 3150
			| SKY2_HW_ADV_POWER_CTL
			| SKY2_HW_RSS_CHKSUM;
3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162

		/* New transmit checksum */
		if (hw->chip_rev != CHIP_REV_YU_EX_B0)
			hw->flags |= SKY2_HW_AUTO_TX_SUM;
		break;

	case CHIP_ID_YUKON_EC:
		/* This rev is really old, and requires untested workarounds */
		if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
			dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
			return -EOPNOTSUPP;
		}
3163
		hw->flags = SKY2_HW_GIGABIT | SKY2_HW_RSS_BROKEN;
3164 3165 3166
		break;

	case CHIP_ID_YUKON_FE:
3167
		hw->flags = SKY2_HW_RSS_BROKEN;
3168 3169
		break;

S
Stephen Hemminger 已提交
3170 3171 3172 3173 3174
	case CHIP_ID_YUKON_FE_P:
		hw->flags = SKY2_HW_NEWER_PHY
			| SKY2_HW_NEW_LE
			| SKY2_HW_AUTO_TX_SUM
			| SKY2_HW_ADV_POWER_CTL;
3175 3176 3177

		/* The workaround for status conflicts VLAN tag detection. */
		if (hw->chip_rev == CHIP_REV_YU_FE2_A0)
3178
			hw->flags |= SKY2_HW_VLAN_BROKEN | SKY2_HW_RSS_CHKSUM;
S
Stephen Hemminger 已提交
3179
		break;
3180 3181 3182 3183 3184 3185 3186

	case CHIP_ID_YUKON_SUPR:
		hw->flags = SKY2_HW_GIGABIT
			| SKY2_HW_NEWER_PHY
			| SKY2_HW_NEW_LE
			| SKY2_HW_AUTO_TX_SUM
			| SKY2_HW_ADV_POWER_CTL;
3187 3188 3189

		if (hw->chip_rev == CHIP_REV_YU_SU_A0)
			hw->flags |= SKY2_HW_RSS_CHKSUM;
3190 3191
		break;

S
Stephen Hemminger 已提交
3192
	case CHIP_ID_YUKON_UL_2:
3193 3194 3195 3196
		hw->flags = SKY2_HW_GIGABIT
			| SKY2_HW_ADV_POWER_CTL;
		break;

S
Stephen Hemminger 已提交
3197
	case CHIP_ID_YUKON_OPT:
3198 3199
	case CHIP_ID_YUKON_PRM:
	case CHIP_ID_YUKON_OP_2:
S
Stephen Hemminger 已提交
3200
		hw->flags = SKY2_HW_GIGABIT
3201
			| SKY2_HW_NEW_LE
S
Stephen Hemminger 已提交
3202 3203 3204
			| SKY2_HW_ADV_POWER_CTL;
		break;

3205
	default:
3206 3207
		dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
			hw->chip_id);
3208 3209 3210
		return -EOPNOTSUPP;
	}

3211 3212 3213
	hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
	if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
		hw->flags |= SKY2_HW_FIBRE_PHY;
3214

3215 3216 3217 3218 3219 3220 3221
	hw->ports = 1;
	t8 = sky2_read8(hw, B2_Y2_HW_RES);
	if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
		if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
			++hw->ports;
	}

3222 3223 3224
	if (sky2_read8(hw, B2_E_0))
		hw->flags |= SKY2_HW_RAM_BUFFER;

3225 3226 3227 3228 3229
	return 0;
}

static void sky2_reset(struct sky2_hw *hw)
{
S
Stephen Hemminger 已提交
3230
	struct pci_dev *pdev = hw->pdev;
3231
	u16 status;
3232
	int i;
S
Stephen Hemminger 已提交
3233
	u32 hwe_mask = Y2_HWE_ALL_MASK;
3234

3235
	/* disable ASF */
3236 3237 3238
	if (hw->chip_id == CHIP_ID_YUKON_EX
	    || hw->chip_id == CHIP_ID_YUKON_SUPR) {
		sky2_write32(hw, CPU_WDOG, 0);
3239 3240 3241
		status = sky2_read16(hw, HCU_CCSR);
		status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
			    HCU_CCSR_UC_STATE_MSK);
3242 3243 3244 3245 3246 3247
		/*
		 * CPU clock divider shouldn't be used because
		 * - ASF firmware may malfunction
		 * - Yukon-Supreme: Parallel FLASH doesn't support divided clocks
		 */
		status &= ~HCU_CCSR_CPU_CLK_DIVIDE_MSK;
3248
		sky2_write16(hw, HCU_CCSR, status);
3249
		sky2_write32(hw, CPU_WDOG, 0);
3250 3251 3252
	} else
		sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
	sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
3253 3254 3255 3256 3257

	/* do a SW reset */
	sky2_write8(hw, B0_CTST, CS_RST_SET);
	sky2_write8(hw, B0_CTST, CS_RST_CLR);

S
Stephen Hemminger 已提交
3258 3259 3260
	/* allow writes to PCI config */
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);

3261
	/* clear PCI errors, if any */
3262
	status = sky2_pci_read16(hw, PCI_STATUS);
3263
	status |= PCI_STATUS_ERROR_BITS;
3264
	sky2_pci_write16(hw, PCI_STATUS, status);
3265 3266 3267

	sky2_write8(hw, B0_CTST, CS_MRST_CLR);

3268
	if (pci_is_pcie(pdev)) {
S
Stephen Hemminger 已提交
3269 3270
		sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
			     0xfffffffful);
S
Stephen Hemminger 已提交
3271 3272 3273 3274

		/* If error bit is stuck on ignore it */
		if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
			dev_info(&pdev->dev, "ignoring stuck error report bit\n");
S
Stephen Hemminger 已提交
3275
		else
S
Stephen Hemminger 已提交
3276 3277
			hwe_mask |= Y2_IS_PCI_EXP;
	}
3278

3279
	sky2_power_on(hw);
3280
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
3281 3282 3283 3284

	for (i = 0; i < hw->ports; i++) {
		sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
		sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
3285

3286 3287
		if (hw->chip_id == CHIP_ID_YUKON_EX ||
		    hw->chip_id == CHIP_ID_YUKON_SUPR)
3288 3289 3290
			sky2_write16(hw, SK_REG(i, GMAC_CTRL),
				     GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
				     | GMC_BYP_RETR_ON);
3291 3292 3293 3294 3295 3296

	}

	if (hw->chip_id == CHIP_ID_YUKON_SUPR && hw->chip_rev > CHIP_REV_YU_SU_B0) {
		/* enable MACSec clock gating */
		sky2_pci_write32(hw, PCI_DEV_REG3, P_CLK_MACSEC_DIS);
3297 3298
	}

3299 3300 3301
	if (hw->chip_id == CHIP_ID_YUKON_OPT ||
	    hw->chip_id == CHIP_ID_YUKON_PRM ||
	    hw->chip_id == CHIP_ID_YUKON_OP_2) {
S
Stephen Hemminger 已提交
3302 3303
		u16 reg;

3304
		if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
S
Stephen Hemminger 已提交
3305 3306 3307 3308 3309
			/* disable PCI-E PHY power down (set PHY reg 0x80, bit 7 */
			sky2_write32(hw, Y2_PEX_PHY_DATA, (0x80UL << 16) | (1 << 7));

			/* set PHY Link Detect Timer to 1.1 second (11x 100ms) */
			reg = 10;
3310 3311 3312

			/* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */
			sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
S
Stephen Hemminger 已提交
3313 3314 3315 3316 3317 3318
		} else {
			/* set PHY Link Detect Timer to 0.4 second (4x 100ms) */
			reg = 3;
		}

		reg <<= PSM_CONFIG_REG4_TIMER_PHY_LINK_DETECT_BASE;
3319
		reg |= PSM_CONFIG_REG4_RST_PHY_LINK_DETECT;
S
Stephen Hemminger 已提交
3320 3321

		/* reset PHY Link Detect */
3322
		sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
S
Stephen Hemminger 已提交
3323 3324 3325 3326
		sky2_pci_write16(hw, PSM_CONFIG_REG4, reg);

		/* check if PSMv2 was running before */
		reg = sky2_pci_read16(hw, PSM_CONFIG_REG3);
3327
		if (reg & PCI_EXP_LNKCTL_ASPMC)
S
Stephen Hemminger 已提交
3328
			/* restore the PCIe Link Control register */
3329 3330 3331
			sky2_pci_write16(hw, pdev->pcie_cap + PCI_EXP_LNKCTL,
					 reg);

3332
		sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
S
Stephen Hemminger 已提交
3333 3334 3335 3336 3337

		/* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */
		sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
	}

S
Stephen Hemminger 已提交
3338 3339
	/* Clear I2C IRQ noise */
	sky2_write32(hw, B2_I2C_IRQ, 1);
3340 3341 3342 3343

	/* turn off hardware timer (unused) */
	sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
	sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
S
Stephen Hemminger 已提交
3344

3345 3346
	/* Turn off descriptor polling */
	sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
3347 3348 3349

	/* Turn off receive timestamp */
	sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
S
Stephen Hemminger 已提交
3350
	sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
3351 3352 3353 3354 3355 3356 3357

	/* enable the Tx Arbiters */
	for (i = 0; i < hw->ports; i++)
		sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);

	/* Initialize ram interface */
	for (i = 0; i < hw->ports; i++) {
S
Stephen Hemminger 已提交
3358
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373

		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
	}

S
Stephen Hemminger 已提交
3374
	sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
3375 3376

	for (i = 0; i < hw->ports; i++)
3377
		sky2_gmac_reset(hw, i);
3378

3379
	memset(hw->st_le, 0, hw->st_size * sizeof(struct sky2_status_le));
3380 3381 3382 3383 3384 3385
	hw->st_idx = 0;

	sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
	sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);

	sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
S
Stephen Hemminger 已提交
3386
	sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
3387 3388

	/* Set the list last index */
3389
	sky2_write16(hw, STAT_LAST_IDX, hw->st_size - 1);
3390

3391 3392
	sky2_write16(hw, STAT_TX_IDX_TH, 10);
	sky2_write8(hw, STAT_FIFO_WM, 16);
3393

3394 3395 3396 3397 3398
	/* set Status-FIFO ISR watermark */
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
		sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
	else
		sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
3399

3400
	sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
3401 3402
	sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
	sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
3403

S
Stephen Hemminger 已提交
3404
	/* enable status unit */
3405 3406 3407 3408 3409
	sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);

	sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
	sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
	sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3410 3411
}

3412 3413
/* Take device down (offline).
 * Equivalent to doing dev_stop() but this does not
L
Lucas De Marchi 已提交
3414
 * inform upper layers of the transition.
3415 3416 3417 3418
 */
static void sky2_detach(struct net_device *dev)
{
	if (netif_running(dev)) {
3419
		netif_tx_lock(dev);
3420
		netif_device_detach(dev);	/* stop txq */
3421
		netif_tx_unlock(dev);
S
stephen hemminger 已提交
3422
		sky2_close(dev);
3423 3424 3425 3426 3427 3428 3429 3430 3431
	}
}

/* Bring device back after doing sky2_detach */
static int sky2_reattach(struct net_device *dev)
{
	int err = 0;

	if (netif_running(dev)) {
S
stephen hemminger 已提交
3432
		err = sky2_open(dev);
3433
		if (err) {
3434
			netdev_info(dev, "could not restart %d\n", err);
3435 3436 3437 3438 3439 3440 3441 3442 3443 3444
			dev_close(dev);
		} else {
			netif_device_attach(dev);
			sky2_set_multicast(dev);
		}
	}

	return err;
}

3445
static void sky2_all_down(struct sky2_hw *hw)
S
Stephen Hemminger 已提交
3446
{
3447
	int i;
S
Stephen Hemminger 已提交
3448

S
stephen hemminger 已提交
3449 3450 3451
	if (hw->flags & SKY2_HW_IRQ_SETUP) {
		sky2_read32(hw, B0_IMSK);
		sky2_write32(hw, B0_IMSK, 0);
3452 3453

		synchronize_irq(hw->pdev->irq);
S
stephen hemminger 已提交
3454 3455
		napi_disable(&hw->napi);
	}
3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467

	for (i = 0; i < hw->ports; i++) {
		struct net_device *dev = hw->dev[i];
		struct sky2_port *sky2 = netdev_priv(dev);

		if (!netif_running(dev))
			continue;

		netif_carrier_off(dev);
		netif_tx_disable(dev);
		sky2_hw_down(sky2);
	}
3468
}
3469

3470 3471 3472 3473
static void sky2_all_up(struct sky2_hw *hw)
{
	u32 imask = Y2_IS_BASE;
	int i;
S
Stephen Hemminger 已提交
3474

3475 3476 3477 3478 3479 3480 3481 3482
	for (i = 0; i < hw->ports; i++) {
		struct net_device *dev = hw->dev[i];
		struct sky2_port *sky2 = netdev_priv(dev);

		if (!netif_running(dev))
			continue;

		sky2_hw_up(sky2);
3483
		sky2_set_multicast(dev);
3484
		imask |= portirq_msk[i];
3485 3486 3487
		netif_wake_queue(dev);
	}

S
stephen hemminger 已提交
3488
	if (hw->flags & SKY2_HW_IRQ_SETUP) {
3489 3490 3491 3492 3493
		sky2_write32(hw, B0_IMSK, imask);
		sky2_read32(hw, B0_IMSK);
		sky2_read32(hw, B0_Y2_SP_LISR);
		napi_enable(&hw->napi);
	}
3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504
}

static void sky2_restart(struct work_struct *work)
{
	struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);

	rtnl_lock();

	sky2_all_down(hw);
	sky2_reset(hw);
	sky2_all_up(hw);
S
Stephen Hemminger 已提交
3505 3506 3507 3508

	rtnl_unlock();
}

3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525
static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
{
	return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
}

static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
{
	const struct sky2_port *sky2 = netdev_priv(dev);

	wol->supported = sky2_wol_supported(sky2->hw);
	wol->wolopts = sky2->wol;
}

static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
3526 3527
	bool enable_wakeup = false;
	int i;
3528

3529 3530
	if ((wol->wolopts & ~sky2_wol_supported(sky2->hw)) ||
	    !device_can_wakeup(&hw->pdev->dev))
3531 3532 3533
		return -EOPNOTSUPP;

	sky2->wol = wol->wolopts;
3534 3535 3536 3537 3538 3539 3540 3541 3542 3543

	for (i = 0; i < hw->ports; i++) {
		struct net_device *dev = hw->dev[i];
		struct sky2_port *sky2 = netdev_priv(dev);

		if (sky2->wol)
			enable_wakeup = true;
	}
	device_set_wakeup_enable(&hw->pdev->dev, enable_wakeup);

3544 3545 3546
	return 0;
}

3547
static u32 sky2_supported_modes(const struct sky2_hw *hw)
3548
{
S
Stephen Hemminger 已提交
3549 3550 3551 3552
	if (sky2_is_copper(hw)) {
		u32 modes = SUPPORTED_10baseT_Half
			| SUPPORTED_10baseT_Full
			| SUPPORTED_100baseT_Half
3553
			| SUPPORTED_100baseT_Full;
3554

3555
		if (hw->flags & SKY2_HW_GIGABIT)
3556
			modes |= SUPPORTED_1000baseT_Half
S
Stephen Hemminger 已提交
3557 3558
				| SUPPORTED_1000baseT_Full;
		return modes;
3559
	} else
3560 3561
		return SUPPORTED_1000baseT_Half
			| SUPPORTED_1000baseT_Full;
3562 3563
}

S
Stephen Hemminger 已提交
3564
static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3565 3566 3567 3568 3569 3570 3571
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;

	ecmd->transceiver = XCVR_INTERNAL;
	ecmd->supported = sky2_supported_modes(hw);
	ecmd->phy_address = PHY_ADDR_MARV;
S
Stephen Hemminger 已提交
3572
	if (sky2_is_copper(hw)) {
3573
		ecmd->port = PORT_TP;
3574
		ethtool_cmd_speed_set(ecmd, sky2->speed);
3575
		ecmd->supported |=  SUPPORTED_Autoneg | SUPPORTED_TP;
S
Stephen Hemminger 已提交
3576
	} else {
3577
		ethtool_cmd_speed_set(ecmd, SPEED_1000);
3578
		ecmd->port = PORT_FIBRE;
3579
		ecmd->supported |=  SUPPORTED_Autoneg | SUPPORTED_FIBRE;
S
Stephen Hemminger 已提交
3580
	}
3581 3582

	ecmd->advertising = sky2->advertising;
S
Stephen Hemminger 已提交
3583 3584
	ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_SPEED)
		? AUTONEG_ENABLE : AUTONEG_DISABLE;
3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595
	ecmd->duplex = sky2->duplex;
	return 0;
}

static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	const struct sky2_hw *hw = sky2->hw;
	u32 supported = sky2_supported_modes(hw);

	if (ecmd->autoneg == AUTONEG_ENABLE) {
3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607
		if (ecmd->advertising & ~supported)
			return -EINVAL;

		if (sky2_is_copper(hw))
			sky2->advertising = ecmd->advertising |
					    ADVERTISED_TP |
					    ADVERTISED_Autoneg;
		else
			sky2->advertising = ecmd->advertising |
					    ADVERTISED_FIBRE |
					    ADVERTISED_Autoneg;

S
Stephen Hemminger 已提交
3608
		sky2->flags |= SKY2_FLAG_AUTO_SPEED;
3609 3610 3611 3612
		sky2->duplex = -1;
		sky2->speed = -1;
	} else {
		u32 setting;
3613
		u32 speed = ethtool_cmd_speed(ecmd);
3614

3615
		switch (speed) {
3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647
		case SPEED_1000:
			if (ecmd->duplex == DUPLEX_FULL)
				setting = SUPPORTED_1000baseT_Full;
			else if (ecmd->duplex == DUPLEX_HALF)
				setting = SUPPORTED_1000baseT_Half;
			else
				return -EINVAL;
			break;
		case SPEED_100:
			if (ecmd->duplex == DUPLEX_FULL)
				setting = SUPPORTED_100baseT_Full;
			else if (ecmd->duplex == DUPLEX_HALF)
				setting = SUPPORTED_100baseT_Half;
			else
				return -EINVAL;
			break;

		case SPEED_10:
			if (ecmd->duplex == DUPLEX_FULL)
				setting = SUPPORTED_10baseT_Full;
			else if (ecmd->duplex == DUPLEX_HALF)
				setting = SUPPORTED_10baseT_Half;
			else
				return -EINVAL;
			break;
		default:
			return -EINVAL;
		}

		if ((setting & supported) == 0)
			return -EINVAL;

3648
		sky2->speed = speed;
3649
		sky2->duplex = ecmd->duplex;
S
Stephen Hemminger 已提交
3650
		sky2->flags &= ~SKY2_FLAG_AUTO_SPEED;
3651 3652
	}

3653
	if (netif_running(dev)) {
3654
		sky2_phy_reinit(sky2);
3655 3656
		sky2_set_multicast(dev);
	}
3657 3658 3659 3660 3661 3662 3663 3664 3665

	return 0;
}

static void sky2_get_drvinfo(struct net_device *dev,
			     struct ethtool_drvinfo *info)
{
	struct sky2_port *sky2 = netdev_priv(dev);

3666 3667 3668 3669
	strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
	strlcpy(info->version, DRV_VERSION, sizeof(info->version));
	strlcpy(info->bus_info, pci_name(sky2->hw->pdev),
		sizeof(info->bus_info));
3670 3671 3672
}

static const struct sky2_stat {
S
Stephen Hemminger 已提交
3673 3674
	char name[ETH_GSTRING_LEN];
	u16 offset;
3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685
} sky2_stats[] = {
	{ "tx_bytes",	   GM_TXO_OK_HI },
	{ "rx_bytes",	   GM_RXO_OK_HI },
	{ "tx_broadcast",  GM_TXF_BC_OK },
	{ "rx_broadcast",  GM_RXF_BC_OK },
	{ "tx_multicast",  GM_TXF_MC_OK },
	{ "rx_multicast",  GM_RXF_MC_OK },
	{ "tx_unicast",    GM_TXF_UC_OK },
	{ "rx_unicast",    GM_RXF_UC_OK },
	{ "tx_mac_pause",  GM_TXF_MPAUSE },
	{ "rx_mac_pause",  GM_RXF_MPAUSE },
3686
	{ "collisions",    GM_TXF_COL },
3687 3688
	{ "late_collision",GM_TXF_LAT_COL },
	{ "aborted", 	   GM_TXF_ABO_COL },
3689
	{ "single_collisions", GM_TXF_SNG_COL },
3690
	{ "multi_collisions", GM_TXF_MUL_COL },
3691

3692
	{ "rx_short",      GM_RXF_SHT },
3693
	{ "rx_runt", 	   GM_RXE_FRAG },
3694 3695 3696 3697 3698 3699 3700
	{ "rx_64_byte_packets", GM_RXF_64B },
	{ "rx_65_to_127_byte_packets", GM_RXF_127B },
	{ "rx_128_to_255_byte_packets", GM_RXF_255B },
	{ "rx_256_to_511_byte_packets", GM_RXF_511B },
	{ "rx_512_to_1023_byte_packets", GM_RXF_1023B },
	{ "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
	{ "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
3701
	{ "rx_too_long",   GM_RXF_LNG_ERR },
3702 3703
	{ "rx_fifo_overflow", GM_RXE_FIFO_OV },
	{ "rx_jabber",     GM_RXF_JAB_PKT },
3704
	{ "rx_fcs_error",   GM_RXF_FCS_ERR },
3705 3706 3707 3708 3709 3710 3711 3712 3713

	{ "tx_64_byte_packets", GM_TXF_64B },
	{ "tx_65_to_127_byte_packets", GM_TXF_127B },
	{ "tx_128_to_255_byte_packets", GM_TXF_255B },
	{ "tx_256_to_511_byte_packets", GM_TXF_511B },
	{ "tx_512_to_1023_byte_packets", GM_TXF_1023B },
	{ "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
	{ "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
	{ "tx_fifo_underrun", GM_TXE_FIFO_UR },
3714 3715 3716 3717 3718 3719 3720 3721
};

static u32 sky2_get_msglevel(struct net_device *netdev)
{
	struct sky2_port *sky2 = netdev_priv(netdev);
	return sky2->msg_enable;
}

3722 3723 3724 3725
static int sky2_nway_reset(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);

S
Stephen Hemminger 已提交
3726
	if (!netif_running(dev) || !(sky2->flags & SKY2_FLAG_AUTO_SPEED))
3727 3728
		return -EINVAL;

3729
	sky2_phy_reinit(sky2);
3730
	sky2_set_multicast(dev);
3731 3732 3733 3734

	return 0;
}

S
Stephen Hemminger 已提交
3735
static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
3736 3737 3738 3739 3740
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	int i;

S
stephen hemminger 已提交
3741 3742
	data[0] = get_stats64(hw, port, GM_TXO_OK_LO);
	data[1] = get_stats64(hw, port, GM_RXO_OK_LO);
3743

S
Stephen Hemminger 已提交
3744
	for (i = 2; i < count; i++)
S
stephen hemminger 已提交
3745
		data[i] = get_stats32(hw, port, sky2_stats[i].offset);
3746 3747 3748 3749 3750 3751 3752 3753
}

static void sky2_set_msglevel(struct net_device *netdev, u32 value)
{
	struct sky2_port *sky2 = netdev_priv(netdev);
	sky2->msg_enable = value;
}

3754
static int sky2_get_sset_count(struct net_device *dev, int sset)
3755
{
3756 3757 3758 3759 3760 3761
	switch (sset) {
	case ETH_SS_STATS:
		return ARRAY_SIZE(sky2_stats);
	default:
		return -EOPNOTSUPP;
	}
3762 3763 3764
}

static void sky2_get_ethtool_stats(struct net_device *dev,
S
Stephen Hemminger 已提交
3765
				   struct ethtool_stats *stats, u64 * data)
3766 3767 3768
{
	struct sky2_port *sky2 = netdev_priv(dev);

S
Stephen Hemminger 已提交
3769
	sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
3770 3771
}

S
Stephen Hemminger 已提交
3772
static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787
{
	int i;

	switch (stringset) {
	case ETH_SS_STATS:
		for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
			memcpy(data + i * ETH_GSTRING_LEN,
			       sky2_stats[i].name, ETH_GSTRING_LEN);
		break;
	}
}

static int sky2_set_mac_address(struct net_device *dev, void *p)
{
	struct sky2_port *sky2 = netdev_priv(dev);
3788 3789 3790
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	const struct sockaddr *addr = p;
3791 3792 3793 3794 3795

	if (!is_valid_ether_addr(addr->sa_data))
		return -EADDRNOTAVAIL;

	memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
3796
	memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
3797
		    dev->dev_addr, ETH_ALEN);
3798
	memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
3799
		    dev->dev_addr, ETH_ALEN);
3800

3801 3802 3803 3804 3805
	/* virtual address for data */
	gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);

	/* physical address: used for pause frames */
	gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
3806 3807

	return 0;
3808 3809
}

M
Mike McCormack 已提交
3810
static inline void sky2_add_filter(u8 filter[8], const u8 *addr)
3811 3812 3813 3814 3815 3816 3817
{
	u32 bit;

	bit = ether_crc(ETH_ALEN, addr) & 63;
	filter[bit >> 3] |= 1 << (bit & 7);
}

3818 3819 3820 3821 3822
static void sky2_set_multicast(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
3823
	struct netdev_hw_addr *ha;
3824 3825
	u16 reg;
	u8 filter[8];
3826 3827
	int rx_pause;
	static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
3828

3829
	rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
3830 3831 3832 3833 3834
	memset(filter, 0, sizeof(filter));

	reg = gma_read16(hw, port, GM_RX_CTRL);
	reg |= GM_RXCR_UCF_ENA;

S
shemminger@osdl.org 已提交
3835
	if (dev->flags & IFF_PROMISC)	/* promiscuous */
3836
		reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
3837
	else if (dev->flags & IFF_ALLMULTI)
3838
		memset(filter, 0xff, sizeof(filter));
3839
	else if (netdev_mc_empty(dev) && !rx_pause)
3840 3841 3842 3843
		reg &= ~GM_RXCR_MCF_ENA;
	else {
		reg |= GM_RXCR_MCF_ENA;

3844 3845 3846
		if (rx_pause)
			sky2_add_filter(filter, pause_mc_addr);

3847 3848
		netdev_for_each_mc_addr(ha, dev)
			sky2_add_filter(filter, ha->addr);
3849 3850 3851
	}

	gma_write16(hw, port, GM_MC_ADDR_H1,
S
Stephen Hemminger 已提交
3852
		    (u16) filter[0] | ((u16) filter[1] << 8));
3853
	gma_write16(hw, port, GM_MC_ADDR_H2,
S
Stephen Hemminger 已提交
3854
		    (u16) filter[2] | ((u16) filter[3] << 8));
3855
	gma_write16(hw, port, GM_MC_ADDR_H3,
S
Stephen Hemminger 已提交
3856
		    (u16) filter[4] | ((u16) filter[5] << 8));
3857
	gma_write16(hw, port, GM_MC_ADDR_H4,
S
Stephen Hemminger 已提交
3858
		    (u16) filter[6] | ((u16) filter[7] << 8));
3859 3860 3861 3862

	gma_write16(hw, port, GM_RX_CTRL, reg);
}

S
stephen hemminger 已提交
3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907
static struct rtnl_link_stats64 *sky2_get_stats(struct net_device *dev,
						struct rtnl_link_stats64 *stats)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	unsigned int start;
	u64 _bytes, _packets;

	do {
		start = u64_stats_fetch_begin_bh(&sky2->rx_stats.syncp);
		_bytes = sky2->rx_stats.bytes;
		_packets = sky2->rx_stats.packets;
	} while (u64_stats_fetch_retry_bh(&sky2->rx_stats.syncp, start));

	stats->rx_packets = _packets;
	stats->rx_bytes = _bytes;

	do {
		start = u64_stats_fetch_begin_bh(&sky2->tx_stats.syncp);
		_bytes = sky2->tx_stats.bytes;
		_packets = sky2->tx_stats.packets;
	} while (u64_stats_fetch_retry_bh(&sky2->tx_stats.syncp, start));

	stats->tx_packets = _packets;
	stats->tx_bytes = _bytes;

	stats->multicast = get_stats32(hw, port, GM_RXF_MC_OK)
		+ get_stats32(hw, port, GM_RXF_BC_OK);

	stats->collisions = get_stats32(hw, port, GM_TXF_COL);

	stats->rx_length_errors = get_stats32(hw, port, GM_RXF_LNG_ERR);
	stats->rx_crc_errors = get_stats32(hw, port, GM_RXF_FCS_ERR);
	stats->rx_frame_errors = get_stats32(hw, port, GM_RXF_SHT)
		+ get_stats32(hw, port, GM_RXE_FRAG);
	stats->rx_over_errors = get_stats32(hw, port, GM_RXE_FIFO_OV);

	stats->rx_dropped = dev->stats.rx_dropped;
	stats->rx_fifo_errors = dev->stats.rx_fifo_errors;
	stats->tx_fifo_errors = dev->stats.tx_fifo_errors;

	return stats;
}

3908 3909 3910
/* Can have one global because blinking is controlled by
 * ethtool and that is always under RTNL mutex
 */
S
Stephen Hemminger 已提交
3911
static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
3912
{
S
Stephen Hemminger 已提交
3913 3914
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
S
Stephen Hemminger 已提交
3915

S
Stephen Hemminger 已提交
3916 3917 3918 3919 3920
	spin_lock_bh(&sky2->phy_lock);
	if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
	    hw->chip_id == CHIP_ID_YUKON_EX ||
	    hw->chip_id == CHIP_ID_YUKON_SUPR) {
		u16 pg;
S
Stephen Hemminger 已提交
3921 3922 3923
		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);

S
Stephen Hemminger 已提交
3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952
		switch (mode) {
		case MO_LED_OFF:
			gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
				     PHY_M_LEDC_LOS_CTRL(8) |
				     PHY_M_LEDC_INIT_CTRL(8) |
				     PHY_M_LEDC_STA1_CTRL(8) |
				     PHY_M_LEDC_STA0_CTRL(8));
			break;
		case MO_LED_ON:
			gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
				     PHY_M_LEDC_LOS_CTRL(9) |
				     PHY_M_LEDC_INIT_CTRL(9) |
				     PHY_M_LEDC_STA1_CTRL(9) |
				     PHY_M_LEDC_STA0_CTRL(9));
			break;
		case MO_LED_BLINK:
			gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
				     PHY_M_LEDC_LOS_CTRL(0xa) |
				     PHY_M_LEDC_INIT_CTRL(0xa) |
				     PHY_M_LEDC_STA1_CTRL(0xa) |
				     PHY_M_LEDC_STA0_CTRL(0xa));
			break;
		case MO_LED_NORM:
			gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
				     PHY_M_LEDC_LOS_CTRL(1) |
				     PHY_M_LEDC_INIT_CTRL(8) |
				     PHY_M_LEDC_STA1_CTRL(7) |
				     PHY_M_LEDC_STA0_CTRL(7));
		}
S
Stephen Hemminger 已提交
3953

S
Stephen Hemminger 已提交
3954 3955
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
	} else
3956
		gm_phy_write(hw, port, PHY_MARV_LED_OVER,
S
Stephen Hemminger 已提交
3957 3958 3959 3960 3961 3962 3963 3964
				     PHY_M_LED_MO_DUP(mode) |
				     PHY_M_LED_MO_10(mode) |
				     PHY_M_LED_MO_100(mode) |
				     PHY_M_LED_MO_1000(mode) |
				     PHY_M_LED_MO_RX(mode) |
				     PHY_M_LED_MO_TX(mode));

	spin_unlock_bh(&sky2->phy_lock);
3965 3966 3967
}

/* blink LED's for finding board */
3968 3969
static int sky2_set_phys_id(struct net_device *dev,
			    enum ethtool_phys_id_state state)
3970 3971 3972
{
	struct sky2_port *sky2 = netdev_priv(dev);

3973 3974
	switch (state) {
	case ETHTOOL_ID_ACTIVE:
3975
		return 1;	/* cycle on/off once per second */
3976 3977 3978 3979
	case ETHTOOL_ID_INACTIVE:
		sky2_led(sky2, MO_LED_NORM);
		break;
	case ETHTOOL_ID_ON:
S
Stephen Hemminger 已提交
3980
		sky2_led(sky2, MO_LED_ON);
3981 3982
		break;
	case ETHTOOL_ID_OFF:
S
Stephen Hemminger 已提交
3983
		sky2_led(sky2, MO_LED_OFF);
3984
		break;
S
Stephen Hemminger 已提交
3985
	}
3986 3987 3988 3989 3990 3991 3992 3993 3994

	return 0;
}

static void sky2_get_pauseparam(struct net_device *dev,
				struct ethtool_pauseparam *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);

3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008
	switch (sky2->flow_mode) {
	case FC_NONE:
		ecmd->tx_pause = ecmd->rx_pause = 0;
		break;
	case FC_TX:
		ecmd->tx_pause = 1, ecmd->rx_pause = 0;
		break;
	case FC_RX:
		ecmd->tx_pause = 0, ecmd->rx_pause = 1;
		break;
	case FC_BOTH:
		ecmd->tx_pause = ecmd->rx_pause = 1;
	}

S
Stephen Hemminger 已提交
4009 4010
	ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_PAUSE)
		? AUTONEG_ENABLE : AUTONEG_DISABLE;
4011 4012 4013 4014 4015 4016 4017
}

static int sky2_set_pauseparam(struct net_device *dev,
			       struct ethtool_pauseparam *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);

S
Stephen Hemminger 已提交
4018 4019 4020 4021 4022
	if (ecmd->autoneg == AUTONEG_ENABLE)
		sky2->flags |= SKY2_FLAG_AUTO_PAUSE;
	else
		sky2->flags &= ~SKY2_FLAG_AUTO_PAUSE;

4023
	sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
4024

4025 4026
	if (netif_running(dev))
		sky2_phy_reinit(sky2);
4027

4028
	return 0;
4029 4030
}

4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070
static int sky2_get_coalesce(struct net_device *dev,
			     struct ethtool_coalesce *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;

	if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
		ecmd->tx_coalesce_usecs = 0;
	else {
		u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
		ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
	}
	ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);

	if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
		ecmd->rx_coalesce_usecs = 0;
	else {
		u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
		ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
	}
	ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);

	if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
		ecmd->rx_coalesce_usecs_irq = 0;
	else {
		u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
		ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
	}

	ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);

	return 0;
}

/* Note: this affect both ports */
static int sky2_set_coalesce(struct net_device *dev,
			     struct ethtool_coalesce *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
4071
	const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
4072

4073 4074 4075
	if (ecmd->tx_coalesce_usecs > tmax ||
	    ecmd->rx_coalesce_usecs > tmax ||
	    ecmd->rx_coalesce_usecs_irq > tmax)
4076 4077
		return -EINVAL;

4078
	if (ecmd->tx_max_coalesced_frames >= sky2->tx_ring_size-1)
4079
		return -EINVAL;
4080
	if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
4081
		return -EINVAL;
M
Mike McCormack 已提交
4082
	if (ecmd->rx_max_coalesced_frames_irq > RX_MAX_PENDING)
4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105
		return -EINVAL;

	if (ecmd->tx_coalesce_usecs == 0)
		sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
	else {
		sky2_write32(hw, STAT_TX_TIMER_INI,
			     sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
		sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
	}
	sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);

	if (ecmd->rx_coalesce_usecs == 0)
		sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
	else {
		sky2_write32(hw, STAT_LEV_TIMER_INI,
			     sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
		sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
	}
	sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);

	if (ecmd->rx_coalesce_usecs_irq == 0)
		sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
	else {
4106
		sky2_write32(hw, STAT_ISR_TIMER_INI,
4107 4108 4109 4110 4111 4112 4113
			     sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
		sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
	}
	sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
	return 0;
}

4114 4115 4116 4117 4118 4119 4120 4121 4122 4123
/*
 * Hardware is limited to min of 128 and max of 2048 for ring size
 * and  rounded up to next power of two
 * to avoid division in modulus calclation
 */
static unsigned long roundup_ring_size(unsigned long pending)
{
	return max(128ul, roundup_pow_of_two(pending+1));
}

S
Stephen Hemminger 已提交
4124 4125 4126 4127 4128 4129
static void sky2_get_ringparam(struct net_device *dev,
			       struct ethtool_ringparam *ering)
{
	struct sky2_port *sky2 = netdev_priv(dev);

	ering->rx_max_pending = RX_MAX_PENDING;
4130
	ering->tx_max_pending = TX_MAX_PENDING;
S
Stephen Hemminger 已提交
4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142

	ering->rx_pending = sky2->rx_pending;
	ering->tx_pending = sky2->tx_pending;
}

static int sky2_set_ringparam(struct net_device *dev,
			      struct ethtool_ringparam *ering)
{
	struct sky2_port *sky2 = netdev_priv(dev);

	if (ering->rx_pending > RX_MAX_PENDING ||
	    ering->rx_pending < 8 ||
4143 4144
	    ering->tx_pending < TX_MIN_PENDING ||
	    ering->tx_pending > TX_MAX_PENDING)
S
Stephen Hemminger 已提交
4145 4146
		return -EINVAL;

4147
	sky2_detach(dev);
S
Stephen Hemminger 已提交
4148 4149 4150

	sky2->rx_pending = ering->rx_pending;
	sky2->tx_pending = ering->tx_pending;
4151
	sky2->tx_ring_size = roundup_ring_size(sky2->tx_pending);
S
Stephen Hemminger 已提交
4152

4153
	return sky2_reattach(dev);
S
Stephen Hemminger 已提交
4154 4155 4156 4157
}

static int sky2_get_regs_len(struct net_device *dev)
{
4158
	return 0x4000;
S
Stephen Hemminger 已提交
4159 4160
}

4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204
static int sky2_reg_access_ok(struct sky2_hw *hw, unsigned int b)
{
	/* This complicated switch statement is to make sure and
	 * only access regions that are unreserved.
	 * Some blocks are only valid on dual port cards.
	 */
	switch (b) {
	/* second port */
	case 5:		/* Tx Arbiter 2 */
	case 9:		/* RX2 */
	case 14 ... 15:	/* TX2 */
	case 17: case 19: /* Ram Buffer 2 */
	case 22 ... 23: /* Tx Ram Buffer 2 */
	case 25:	/* Rx MAC Fifo 1 */
	case 27:	/* Tx MAC Fifo 2 */
	case 31:	/* GPHY 2 */
	case 40 ... 47: /* Pattern Ram 2 */
	case 52: case 54: /* TCP Segmentation 2 */
	case 112 ... 116: /* GMAC 2 */
		return hw->ports > 1;

	case 0:		/* Control */
	case 2:		/* Mac address */
	case 4:		/* Tx Arbiter 1 */
	case 7:		/* PCI express reg */
	case 8:		/* RX1 */
	case 12 ... 13: /* TX1 */
	case 16: case 18:/* Rx Ram Buffer 1 */
	case 20 ... 21: /* Tx Ram Buffer 1 */
	case 24:	/* Rx MAC Fifo 1 */
	case 26:	/* Tx MAC Fifo 1 */
	case 28 ... 29: /* Descriptor and status unit */
	case 30:	/* GPHY 1*/
	case 32 ... 39: /* Pattern Ram 1 */
	case 48: case 50: /* TCP Segmentation 1 */
	case 56 ... 60:	/* PCI space */
	case 80 ... 84:	/* GMAC 1 */
		return 1;

	default:
		return 0;
	}
}

S
Stephen Hemminger 已提交
4205 4206
/*
 * Returns copy of control register region
4207
 * Note: ethtool_get_regs always provides full size (16k) buffer
S
Stephen Hemminger 已提交
4208 4209 4210 4211 4212 4213
 */
static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
			  void *p)
{
	const struct sky2_port *sky2 = netdev_priv(dev);
	const void __iomem *io = sky2->hw->regs;
4214
	unsigned int b;
S
Stephen Hemminger 已提交
4215 4216 4217

	regs->version = 1;

4218
	for (b = 0; b < 128; b++) {
4219 4220
		/* skip poisonous diagnostic ram region in block 3 */
		if (b == 3)
4221
			memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
4222
		else if (sky2_reg_access_ok(sky2->hw, b))
4223
			memcpy_fromio(p, io, 128);
4224
		else
4225
			memset(p, 0, 128);
4226

4227 4228 4229
		p += 128;
		io += 128;
	}
S
Stephen Hemminger 已提交
4230
}
4231

4232 4233 4234
static int sky2_get_eeprom_len(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
4235
	struct sky2_hw *hw = sky2->hw;
4236 4237
	u16 reg2;

4238
	reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
4239 4240 4241
	return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
}

4242
static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
4243
{
4244
	unsigned long start = jiffies;
4245

4246 4247 4248
	while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
		/* Can take up to 10.6 ms for write */
		if (time_after(jiffies, start + HZ/4)) {
4249
			dev_err(&hw->pdev->dev, "VPD cycle timed out\n");
4250 4251 4252 4253
			return -ETIMEDOUT;
		}
		mdelay(1);
	}
4254

4255 4256
	return 0;
}
4257

4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279
static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
			 u16 offset, size_t length)
{
	int rc = 0;

	while (length > 0) {
		u32 val;

		sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
		rc = sky2_vpd_wait(hw, cap, 0);
		if (rc)
			break;

		val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);

		memcpy(data, &val, min(sizeof(val), length));
		offset += sizeof(u32);
		data += sizeof(u32);
		length -= sizeof(u32);
	}

	return rc;
4280 4281
}

4282 4283
static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
			  u16 offset, unsigned int length)
4284
{
4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298
	unsigned int i;
	int rc = 0;

	for (i = 0; i < length; i += sizeof(u32)) {
		u32 val = *(u32 *)(data + i);

		sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
		sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);

		rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
		if (rc)
			break;
	}
	return rc;
4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311
}

static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
			   u8 *data)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);

	if (!cap)
		return -EINVAL;

	eeprom->magic = SKY2_EEPROM_MAGIC;

4312
	return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
4313 4314 4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326
}

static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
			   u8 *data)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);

	if (!cap)
		return -EINVAL;

	if (eeprom->magic != SKY2_EEPROM_MAGIC)
		return -EINVAL;

4327 4328 4329
	/* Partial writes not supported */
	if ((eeprom->offset & 3) || (eeprom->len & 3))
		return -EINVAL;
4330

4331
	return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
4332 4333
}

4334 4335
static netdev_features_t sky2_fix_features(struct net_device *dev,
	netdev_features_t features)
4336
{
4337 4338
	const struct sky2_port *sky2 = netdev_priv(dev);
	const struct sky2_hw *hw = sky2->hw;
4339

4340 4341 4342
	/* In order to do Jumbo packets on these chips, need to turn off the
	 * transmit store/forward. Therefore checksum offload won't work.
	 */
4343 4344
	if (dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U) {
		netdev_info(dev, "checksum offload not possible with jumbo frames\n");
4345
		features &= ~(NETIF_F_TSO|NETIF_F_SG|NETIF_F_ALL_CSUM);
4346 4347 4348 4349 4350 4351 4352 4353 4354
	}

	/* Some hardware requires receive checksum for RSS to work. */
	if ( (features & NETIF_F_RXHASH) &&
	     !(features & NETIF_F_RXCSUM) &&
	     (sky2->hw->flags & SKY2_HW_RSS_CHKSUM)) {
		netdev_info(dev, "receive hashing forces receive checksum\n");
		features |= NETIF_F_RXCSUM;
	}
4355

4356 4357
	return features;
}
4358

4359
static int sky2_set_features(struct net_device *dev, netdev_features_t features)
4360 4361
{
	struct sky2_port *sky2 = netdev_priv(dev);
4362
	netdev_features_t changed = dev->features ^ features;
4363

4364
	if (changed & NETIF_F_RXCSUM) {
4365
		bool on = features & NETIF_F_RXCSUM;
4366 4367 4368
		sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
			     on ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
	}
4369

4370 4371
	if (changed & NETIF_F_RXHASH)
		rx_set_rss(dev, features);
4372

4373 4374
	if (changed & (NETIF_F_HW_VLAN_TX|NETIF_F_HW_VLAN_RX))
		sky2_vlan_mode(dev, features);
4375 4376 4377

	return 0;
}
4378

4379
static const struct ethtool_ops sky2_ethtool_ops = {
4380 4381 4382 4383 4384 4385 4386 4387 4388 4389 4390 4391 4392 4393 4394 4395 4396 4397 4398
	.get_settings	= sky2_get_settings,
	.set_settings	= sky2_set_settings,
	.get_drvinfo	= sky2_get_drvinfo,
	.get_wol	= sky2_get_wol,
	.set_wol	= sky2_set_wol,
	.get_msglevel	= sky2_get_msglevel,
	.set_msglevel	= sky2_set_msglevel,
	.nway_reset	= sky2_nway_reset,
	.get_regs_len	= sky2_get_regs_len,
	.get_regs	= sky2_get_regs,
	.get_link	= ethtool_op_get_link,
	.get_eeprom_len	= sky2_get_eeprom_len,
	.get_eeprom	= sky2_get_eeprom,
	.set_eeprom	= sky2_set_eeprom,
	.get_strings	= sky2_get_strings,
	.get_coalesce	= sky2_get_coalesce,
	.set_coalesce	= sky2_set_coalesce,
	.get_ringparam	= sky2_get_ringparam,
	.set_ringparam	= sky2_set_ringparam,
4399 4400
	.get_pauseparam = sky2_get_pauseparam,
	.set_pauseparam = sky2_set_pauseparam,
4401
	.set_phys_id	= sky2_set_phys_id,
4402
	.get_sset_count = sky2_get_sset_count,
4403 4404 4405
	.get_ethtool_stats = sky2_get_ethtool_stats,
};

S
Stephen Hemminger 已提交
4406 4407 4408 4409
#ifdef CONFIG_SKY2_DEBUG

static struct dentry *sky2_debug;

4410 4411 4412 4413 4414 4415 4416 4417 4418 4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442 4443 4444 4445 4446 4447 4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463 4464 4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477 4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489

/*
 * Read and parse the first part of Vital Product Data
 */
#define VPD_SIZE	128
#define VPD_MAGIC	0x82

static const struct vpd_tag {
	char tag[2];
	char *label;
} vpd_tags[] = {
	{ "PN",	"Part Number" },
	{ "EC", "Engineering Level" },
	{ "MN", "Manufacturer" },
	{ "SN", "Serial Number" },
	{ "YA", "Asset Tag" },
	{ "VL", "First Error Log Message" },
	{ "VF", "Second Error Log Message" },
	{ "VB", "Boot Agent ROM Configuration" },
	{ "VE", "EFI UNDI Configuration" },
};

static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw)
{
	size_t vpd_size;
	loff_t offs;
	u8 len;
	unsigned char *buf;
	u16 reg2;

	reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
	vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);

	seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev));
	buf = kmalloc(vpd_size, GFP_KERNEL);
	if (!buf) {
		seq_puts(seq, "no memory!\n");
		return;
	}

	if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) {
		seq_puts(seq, "VPD read failed\n");
		goto out;
	}

	if (buf[0] != VPD_MAGIC) {
		seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]);
		goto out;
	}
	len = buf[1];
	if (len == 0 || len > vpd_size - 4) {
		seq_printf(seq, "Invalid id length: %d\n", len);
		goto out;
	}

	seq_printf(seq, "%.*s\n", len, buf + 3);
	offs = len + 3;

	while (offs < vpd_size - 4) {
		int i;

		if (!memcmp("RW", buf + offs, 2))	/* end marker */
			break;
		len = buf[offs + 2];
		if (offs + len + 3 >= vpd_size)
			break;

		for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
			if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) {
				seq_printf(seq, " %s: %.*s\n",
					   vpd_tags[i].label, len, buf + offs + 3);
				break;
			}
		}
		offs += len + 3;
	}
out:
	kfree(buf);
}

S
Stephen Hemminger 已提交
4490 4491 4492 4493
static int sky2_debug_show(struct seq_file *seq, void *v)
{
	struct net_device *dev = seq->private;
	const struct sky2_port *sky2 = netdev_priv(dev);
4494
	struct sky2_hw *hw = sky2->hw;
S
Stephen Hemminger 已提交
4495 4496 4497 4498
	unsigned port = sky2->port;
	unsigned idx, last;
	int sop;

4499
	sky2_show_vpd(seq, hw);
S
Stephen Hemminger 已提交
4500

4501
	seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n",
S
Stephen Hemminger 已提交
4502 4503 4504 4505
		   sky2_read32(hw, B0_ISRC),
		   sky2_read32(hw, B0_IMSK),
		   sky2_read32(hw, B0_Y2_SP_ICR));

4506 4507 4508 4509 4510
	if (!netif_running(dev)) {
		seq_printf(seq, "network not running\n");
		return 0;
	}

4511
	napi_disable(&hw->napi);
S
Stephen Hemminger 已提交
4512 4513
	last = sky2_read16(hw, STAT_PUT_IDX);

4514
	seq_printf(seq, "Status ring %u\n", hw->st_size);
S
Stephen Hemminger 已提交
4515 4516 4517 4518
	if (hw->st_idx == last)
		seq_puts(seq, "Status ring (empty)\n");
	else {
		seq_puts(seq, "Status ring\n");
4519 4520
		for (idx = hw->st_idx; idx != last && idx < hw->st_size;
		     idx = RING_NEXT(idx, hw->st_size)) {
S
Stephen Hemminger 已提交
4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534
			const struct sky2_status_le *le = hw->st_le + idx;
			seq_printf(seq, "[%d] %#x %d %#x\n",
				   idx, le->opcode, le->length, le->status);
		}
		seq_puts(seq, "\n");
	}

	seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
		   sky2->tx_cons, sky2->tx_prod,
		   sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
		   sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));

	/* Dump contents of tx ring */
	sop = 1;
4535 4536
	for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < sky2->tx_ring_size;
	     idx = RING_NEXT(idx, sky2->tx_ring_size)) {
S
Stephen Hemminger 已提交
4537 4538 4539 4540 4541 4542 4543
		const struct sky2_tx_le *le = sky2->tx_le + idx;
		u32 a = le32_to_cpu(le->addr);

		if (sop)
			seq_printf(seq, "%u:", idx);
		sop = 0;

M
Mike McCormack 已提交
4544
		switch (le->opcode & ~HW_OWNER) {
S
Stephen Hemminger 已提交
4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565 4566 4567 4568 4569 4570 4571 4572 4573 4574 4575 4576 4577 4578
		case OP_ADDR64:
			seq_printf(seq, " %#x:", a);
			break;
		case OP_LRGLEN:
			seq_printf(seq, " mtu=%d", a);
			break;
		case OP_VLAN:
			seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
			break;
		case OP_TCPLISW:
			seq_printf(seq, " csum=%#x", a);
			break;
		case OP_LARGESEND:
			seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
			break;
		case OP_PACKET:
			seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
			break;
		case OP_BUFFER:
			seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
			break;
		default:
			seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
				   a, le16_to_cpu(le->length));
		}

		if (le->ctrl & EOP) {
			seq_putc(seq, '\n');
			sop = 1;
		}
	}

	seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
		   sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
4579
		   sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
S
Stephen Hemminger 已提交
4580 4581
		   sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));

4582
	sky2_read32(hw, B0_Y2_SP_LISR);
4583
	napi_enable(&hw->napi);
S
Stephen Hemminger 已提交
4584 4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600 4601 4602 4603 4604 4605 4606 4607
	return 0;
}

static int sky2_debug_open(struct inode *inode, struct file *file)
{
	return single_open(file, sky2_debug_show, inode->i_private);
}

static const struct file_operations sky2_debug_fops = {
	.owner		= THIS_MODULE,
	.open		= sky2_debug_open,
	.read		= seq_read,
	.llseek		= seq_lseek,
	.release	= single_release,
};

/*
 * Use network device events to create/remove/rename
 * debugfs file entries
 */
static int sky2_device_event(struct notifier_block *unused,
			     unsigned long event, void *ptr)
{
	struct net_device *dev = ptr;
S
Stephen Hemminger 已提交
4608
	struct sky2_port *sky2 = netdev_priv(dev);
S
Stephen Hemminger 已提交
4609

S
stephen hemminger 已提交
4610
	if (dev->netdev_ops->ndo_open != sky2_open || !sky2_debug)
S
Stephen Hemminger 已提交
4611
		return NOTIFY_DONE;
S
Stephen Hemminger 已提交
4612

M
Mike McCormack 已提交
4613
	switch (event) {
S
Stephen Hemminger 已提交
4614 4615 4616 4617 4618 4619
	case NETDEV_CHANGENAME:
		if (sky2->debugfs) {
			sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
						       sky2_debug, dev->name);
		}
		break;
S
Stephen Hemminger 已提交
4620

S
Stephen Hemminger 已提交
4621 4622
	case NETDEV_GOING_DOWN:
		if (sky2->debugfs) {
4623
			netdev_printk(KERN_DEBUG, dev, "remove debugfs\n");
S
Stephen Hemminger 已提交
4624 4625
			debugfs_remove(sky2->debugfs);
			sky2->debugfs = NULL;
S
Stephen Hemminger 已提交
4626
		}
S
Stephen Hemminger 已提交
4627 4628 4629 4630 4631 4632 4633 4634
		break;

	case NETDEV_UP:
		sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
						    sky2_debug, dev,
						    &sky2_debug_fops);
		if (IS_ERR(sky2->debugfs))
			sky2->debugfs = NULL;
S
Stephen Hemminger 已提交
4635 4636 4637 4638 4639 4640 4641 4642 4643 4644 4645 4646 4647 4648 4649 4650 4651 4652 4653 4654 4655 4656 4657 4658 4659 4660 4661 4662 4663 4664 4665 4666 4667 4668 4669 4670
	}

	return NOTIFY_DONE;
}

static struct notifier_block sky2_notifier = {
	.notifier_call = sky2_device_event,
};


static __init void sky2_debug_init(void)
{
	struct dentry *ent;

	ent = debugfs_create_dir("sky2", NULL);
	if (!ent || IS_ERR(ent))
		return;

	sky2_debug = ent;
	register_netdevice_notifier(&sky2_notifier);
}

static __exit void sky2_debug_cleanup(void)
{
	if (sky2_debug) {
		unregister_netdevice_notifier(&sky2_notifier);
		debugfs_remove(sky2_debug);
		sky2_debug = NULL;
	}
}

#else
#define sky2_debug_init()
#define sky2_debug_cleanup()
#endif

4671 4672 4673 4674
/* Two copies of network device operations to handle special case of
   not allowing netpoll on second port */
static const struct net_device_ops sky2_netdev_ops[2] = {
  {
S
stephen hemminger 已提交
4675 4676
	.ndo_open		= sky2_open,
	.ndo_stop		= sky2_close,
4677
	.ndo_start_xmit		= sky2_xmit_frame,
4678 4679 4680
	.ndo_do_ioctl		= sky2_ioctl,
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_set_mac_address	= sky2_set_mac_address,
4681
	.ndo_set_rx_mode	= sky2_set_multicast,
4682
	.ndo_change_mtu		= sky2_change_mtu,
4683 4684
	.ndo_fix_features	= sky2_fix_features,
	.ndo_set_features	= sky2_set_features,
4685
	.ndo_tx_timeout		= sky2_tx_timeout,
S
stephen hemminger 已提交
4686
	.ndo_get_stats64	= sky2_get_stats,
4687 4688 4689 4690 4691
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= sky2_netpoll,
#endif
  },
  {
S
stephen hemminger 已提交
4692 4693
	.ndo_open		= sky2_open,
	.ndo_stop		= sky2_close,
4694
	.ndo_start_xmit		= sky2_xmit_frame,
4695 4696 4697
	.ndo_do_ioctl		= sky2_ioctl,
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_set_mac_address	= sky2_set_mac_address,
4698
	.ndo_set_rx_mode	= sky2_set_multicast,
4699
	.ndo_change_mtu		= sky2_change_mtu,
4700 4701
	.ndo_fix_features	= sky2_fix_features,
	.ndo_set_features	= sky2_set_features,
4702
	.ndo_tx_timeout		= sky2_tx_timeout,
S
stephen hemminger 已提交
4703
	.ndo_get_stats64	= sky2_get_stats,
4704 4705
  },
};
S
Stephen Hemminger 已提交
4706

4707 4708
/* Initialize network device */
static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
4709
						     unsigned port,
4710
						     int highmem, int wol)
4711 4712 4713 4714
{
	struct sky2_port *sky2;
	struct net_device *dev = alloc_etherdev(sizeof(*sky2));

4715
	if (!dev)
4716 4717 4718
		return NULL;

	SET_NETDEV_DEV(dev, &hw->pdev->dev);
4719
	dev->irq = hw->pdev->irq;
4720 4721
	SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
	dev->watchdog_timeo = TX_WATCHDOG;
4722
	dev->netdev_ops = &sky2_netdev_ops[port];
4723 4724 4725 4726 4727 4728 4729

	sky2 = netdev_priv(dev);
	sky2->netdev = dev;
	sky2->hw = hw;
	sky2->msg_enable = netif_msg_init(debug, default_msg);

	/* Auto speed and flow control */
S
Stephen Hemminger 已提交
4730 4731
	sky2->flags = SKY2_FLAG_AUTO_SPEED | SKY2_FLAG_AUTO_PAUSE;
	if (hw->chip_id != CHIP_ID_YUKON_XL)
4732
		dev->hw_features |= NETIF_F_RXCSUM;
S
Stephen Hemminger 已提交
4733

4734 4735
	sky2->flow_mode = FC_BOTH;

4736 4737 4738
	sky2->duplex = -1;
	sky2->speed = -1;
	sky2->advertising = sky2_supported_modes(hw);
4739
	sky2->wol = wol;
4740

4741
	spin_lock_init(&sky2->phy_lock);
4742

S
Stephen Hemminger 已提交
4743
	sky2->tx_pending = TX_DEF_PENDING;
4744
	sky2->tx_ring_size = roundup_ring_size(TX_DEF_PENDING);
4745
	sky2->rx_pending = RX_DEF_PENDING;
4746 4747 4748 4749 4750

	hw->dev[port] = dev;

	sky2->port = port;

4751
	dev->hw_features |= NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_TSO;
4752

4753 4754 4755
	if (highmem)
		dev->features |= NETIF_F_HIGHDMA;

4756 4757
	/* Enable receive hashing unless hardware is known broken */
	if (!(hw->flags & SKY2_HW_RSS_BROKEN))
4758 4759 4760 4761 4762 4763
		dev->hw_features |= NETIF_F_RXHASH;

	if (!(hw->flags & SKY2_HW_VLAN_BROKEN)) {
		dev->hw_features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
		dev->vlan_features |= SKY2_VLAN_OFFLOADS;
	}
4764

4765
	dev->features |= dev->hw_features;
4766

4767
	/* read the mac address */
S
Stephen Hemminger 已提交
4768
	memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
4769
	memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
4770 4771 4772 4773

	return dev;
}

4774
static void __devinit sky2_show_addr(struct net_device *dev)
4775 4776 4777
{
	const struct sky2_port *sky2 = netdev_priv(dev);

4778
	netif_info(sky2, probe, dev, "addr %pM\n", dev->dev_addr);
4779 4780
}

4781
/* Handle software interrupt used during MSI test */
4782
static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
4783 4784 4785 4786 4787 4788 4789 4790
{
	struct sky2_hw *hw = dev_id;
	u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);

	if (status == 0)
		return IRQ_NONE;

	if (status & Y2_IS_IRQ_SW) {
4791
		hw->flags |= SKY2_HW_USE_MSI;
4792 4793 4794 4795 4796 4797 4798 4799 4800 4801 4802 4803 4804 4805
		wake_up(&hw->msi_wait);
		sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
	}
	sky2_write32(hw, B0_Y2_SP_ICR, 2);

	return IRQ_HANDLED;
}

/* Test interrupt path by forcing a a software IRQ */
static int __devinit sky2_test_msi(struct sky2_hw *hw)
{
	struct pci_dev *pdev = hw->pdev;
	int err;

M
Mike McCormack 已提交
4806
	init_waitqueue_head(&hw->msi_wait);
4807

4808 4809
	sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);

4810
	err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
4811
	if (err) {
4812
		dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
4813 4814 4815 4816
		return err;
	}

	sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
4817
	sky2_read8(hw, B0_CTST);
4818

4819
	wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
4820

4821
	if (!(hw->flags & SKY2_HW_USE_MSI)) {
4822
		/* MSI test failed, go back to INTx mode */
4823 4824
		dev_info(&pdev->dev, "No interrupt generated using MSI, "
			 "switching to INTx mode.\n");
4825 4826 4827 4828 4829 4830

		err = -EOPNOTSUPP;
		sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
	}

	sky2_write32(hw, B0_IMSK, 0);
4831
	sky2_read32(hw, B0_IMSK);
4832 4833 4834 4835 4836 4837

	free_irq(pdev->irq, hw);

	return err;
}

S
Stephen Hemminger 已提交
4838 4839 4840 4841 4842 4843 4844 4845 4846 4847 4848
/* This driver supports yukon2 chipset only */
static const char *sky2_name(u8 chipid, char *buf, int sz)
{
	const char *name[] = {
		"XL",		/* 0xb3 */
		"EC Ultra", 	/* 0xb4 */
		"Extreme",	/* 0xb5 */
		"EC",		/* 0xb6 */
		"FE",		/* 0xb7 */
		"FE+",		/* 0xb8 */
		"Supreme",	/* 0xb9 */
S
Stephen Hemminger 已提交
4849
		"UL 2",		/* 0xba */
S
Stephen Hemminger 已提交
4850 4851
		"Unknown",	/* 0xbb */
		"Optima",	/* 0xbc */
4852 4853
		"Optima Prime", /* 0xbd */
		"Optima 2",	/* 0xbe */
S
Stephen Hemminger 已提交
4854 4855
	};

4856
	if (chipid >= CHIP_ID_YUKON_XL && chipid <= CHIP_ID_YUKON_OP_2)
S
Stephen Hemminger 已提交
4857 4858 4859 4860 4861 4862
		strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
	else
		snprintf(buf, sz, "(chip %#x)", chipid);
	return buf;
}

4863 4864 4865
static int __devinit sky2_probe(struct pci_dev *pdev,
				const struct pci_device_id *ent)
{
4866
	struct net_device *dev, *dev1;
4867
	struct sky2_hw *hw;
4868
	int err, using_dac = 0, wol_default;
S
Stephen Hemminger 已提交
4869
	u32 reg;
S
Stephen Hemminger 已提交
4870
	char buf1[16];
4871

S
Stephen Hemminger 已提交
4872 4873
	err = pci_enable_device(pdev);
	if (err) {
4874
		dev_err(&pdev->dev, "cannot enable PCI device\n");
4875 4876 4877
		goto err_out;
	}

4878 4879 4880 4881 4882 4883 4884 4885 4886 4887 4888 4889 4890 4891 4892 4893
	/* Get configuration information
	 * Note: only regular PCI config access once to test for HW issues
	 *       other PCI access through shared memory for speed and to
	 *	 avoid MMCONFIG problems.
	 */
	err = pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
	if (err) {
		dev_err(&pdev->dev, "PCI read config failed\n");
		goto err_out;
	}

	if (~reg == 0) {
		dev_err(&pdev->dev, "PCI configuration read error\n");
		goto err_out;
	}

S
Stephen Hemminger 已提交
4894 4895
	err = pci_request_regions(pdev, DRV_NAME);
	if (err) {
4896
		dev_err(&pdev->dev, "cannot obtain PCI resources\n");
4897
		goto err_out_disable;
4898 4899 4900 4901
	}

	pci_set_master(pdev);

4902
	if (sizeof(dma_addr_t) > sizeof(u32) &&
4903
	    !(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))) {
4904
		using_dac = 1;
4905
		err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
4906
		if (err < 0) {
4907 4908
			dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
				"for consistent allocations\n");
4909 4910 4911
			goto err_out_free_regions;
		}
	} else {
4912
		err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
4913
		if (err) {
4914
			dev_err(&pdev->dev, "no usable DMA configuration\n");
4915 4916 4917
			goto err_out_free_regions;
		}
	}
4918

S
Stephen Hemminger 已提交
4919 4920 4921 4922 4923 4924

#ifdef __BIG_ENDIAN
	/* The sk98lin vendor driver uses hardware byte swapping but
	 * this driver uses software swapping.
	 */
	reg &= ~PCI_REV_DESC;
M
Mike McCormack 已提交
4925
	err = pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
S
Stephen Hemminger 已提交
4926 4927 4928 4929 4930 4931
	if (err) {
		dev_err(&pdev->dev, "PCI write config failed\n");
		goto err_out_free_regions;
	}
#endif

R
Rafael J. Wysocki 已提交
4932
	wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
4933

4934
	err = -ENOMEM;
4935 4936 4937

	hw = kzalloc(sizeof(*hw) + strlen(DRV_NAME "@pci:")
		     + strlen(pci_name(pdev)) + 1, GFP_KERNEL);
4938
	if (!hw) {
4939
		dev_err(&pdev->dev, "cannot allocate hardware struct\n");
4940 4941 4942 4943
		goto err_out_free_regions;
	}

	hw->pdev = pdev;
4944
	sprintf(hw->irq_name, DRV_NAME "@pci:%s", pci_name(pdev));
4945 4946 4947

	hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
	if (!hw->regs) {
4948
		dev_err(&pdev->dev, "cannot map device registers\n");
4949 4950 4951
		goto err_out_free_hw;
	}

4952
	err = sky2_init(hw);
4953
	if (err)
S
Stephen Hemminger 已提交
4954
		goto err_out_iounmap;
4955

4956
	/* ring for status responses */
4957
	hw->st_size = hw->ports * roundup_pow_of_two(3*RX_MAX_PENDING + TX_MAX_PENDING);
4958 4959 4960 4961 4962
	hw->st_le = pci_alloc_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
					 &hw->st_dma);
	if (!hw->st_le)
		goto err_out_reset;

4963 4964
	dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
		 sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
4965

4966 4967
	sky2_reset(hw);

4968
	dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
4969 4970
	if (!dev) {
		err = -ENOMEM;
4971
		goto err_out_free_pci;
4972
	}
4973

4974 4975 4976 4977 4978 4979 4980 4981
	if (!disable_msi && pci_enable_msi(pdev) == 0) {
		err = sky2_test_msi(hw);
		if (err == -EOPNOTSUPP)
 			pci_disable_msi(pdev);
		else if (err)
			goto err_out_free_netdev;
 	}

S
Stephen Hemminger 已提交
4982 4983
	err = register_netdev(dev);
	if (err) {
4984
		dev_err(&pdev->dev, "cannot register net device\n");
4985 4986 4987
		goto err_out_free_netdev;
	}

B
Brandon Philips 已提交
4988 4989
	netif_carrier_off(dev);

S
Stephen Hemminger 已提交
4990 4991
	netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);

4992 4993
	sky2_show_addr(dev);

4994
	if (hw->ports > 1) {
4995
		dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
4996 4997 4998
		if (!dev1) {
			err = -ENOMEM;
			goto err_out_unregister;
4999
		}
5000 5001 5002 5003 5004 5005 5006 5007 5008 5009 5010 5011

		err = register_netdev(dev1);
		if (err) {
			dev_err(&pdev->dev, "cannot register second net device\n");
			goto err_out_free_dev1;
		}

		err = sky2_setup_irq(hw, hw->irq_name);
		if (err)
			goto err_out_unregister_dev1;

		sky2_show_addr(dev1);
5012 5013
	}

5014
	setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
S
Stephen Hemminger 已提交
5015 5016
	INIT_WORK(&hw->restart_work, sky2_restart);

S
Stephen Hemminger 已提交
5017
	pci_set_drvdata(pdev, hw);
5018
	pdev->d3_delay = 150;
S
Stephen Hemminger 已提交
5019

5020 5021
	return 0;

5022 5023 5024 5025
err_out_unregister_dev1:
	unregister_netdev(dev1);
err_out_free_dev1:
	free_netdev(dev1);
S
Stephen Hemminger 已提交
5026
err_out_unregister:
5027
	if (hw->flags & SKY2_HW_USE_MSI)
5028
		pci_disable_msi(pdev);
S
Stephen Hemminger 已提交
5029
	unregister_netdev(dev);
5030 5031 5032
err_out_free_netdev:
	free_netdev(dev);
err_out_free_pci:
5033 5034 5035
	pci_free_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
			    hw->st_le, hw->st_dma);
err_out_reset:
S
Stephen Hemminger 已提交
5036
	sky2_write8(hw, B0_CTST, CS_RST_SET);
5037 5038 5039 5040 5041 5042
err_out_iounmap:
	iounmap(hw->regs);
err_out_free_hw:
	kfree(hw);
err_out_free_regions:
	pci_release_regions(pdev);
5043
err_out_disable:
5044 5045
	pci_disable_device(pdev);
err_out:
S
Stephen Hemminger 已提交
5046
	pci_set_drvdata(pdev, NULL);
5047 5048 5049 5050 5051
	return err;
}

static void __devexit sky2_remove(struct pci_dev *pdev)
{
S
Stephen Hemminger 已提交
5052
	struct sky2_hw *hw = pci_get_drvdata(pdev);
S
Stephen Hemminger 已提交
5053
	int i;
5054

S
Stephen Hemminger 已提交
5055
	if (!hw)
5056 5057
		return;

5058
	del_timer_sync(&hw->watchdog_timer);
S
Stephen Hemminger 已提交
5059
	cancel_work_sync(&hw->restart_work);
5060

S
Stephen Hemminger 已提交
5061
	for (i = hw->ports-1; i >= 0; --i)
S
Stephen Hemminger 已提交
5062
		unregister_netdev(hw->dev[i]);
S
Stephen Hemminger 已提交
5063

5064
	sky2_write32(hw, B0_IMSK, 0);
5065
	sky2_read32(hw, B0_IMSK);
5066

5067 5068
	sky2_power_aux(hw);

S
Stephen Hemminger 已提交
5069
	sky2_write8(hw, B0_CTST, CS_RST_SET);
5070
	sky2_read8(hw, B0_CTST);
5071

5072 5073 5074 5075 5076
	if (hw->ports > 1) {
		napi_disable(&hw->napi);
		free_irq(pdev->irq, hw);
	}

5077
	if (hw->flags & SKY2_HW_USE_MSI)
5078
		pci_disable_msi(pdev);
5079 5080
	pci_free_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
			    hw->st_le, hw->st_dma);
5081 5082
	pci_release_regions(pdev);
	pci_disable_device(pdev);
S
Stephen Hemminger 已提交
5083

S
Stephen Hemminger 已提交
5084
	for (i = hw->ports-1; i >= 0; --i)
S
Stephen Hemminger 已提交
5085 5086
		free_netdev(hw->dev[i]);

5087 5088
	iounmap(hw->regs);
	kfree(hw);
5089

5090 5091 5092
	pci_set_drvdata(pdev, NULL);
}

5093
static int sky2_suspend(struct device *dev)
5094
{
5095
	struct pci_dev *pdev = to_pci_dev(dev);
S
Stephen Hemminger 已提交
5096
	struct sky2_hw *hw = pci_get_drvdata(pdev);
5097
	int i;
5098

S
Stephen Hemminger 已提交
5099 5100 5101
	if (!hw)
		return 0;

5102 5103 5104
	del_timer_sync(&hw->watchdog_timer);
	cancel_work_sync(&hw->restart_work);

5105
	rtnl_lock();
5106 5107

	sky2_all_down(hw);
5108
	for (i = 0; i < hw->ports; i++) {
5109
		struct net_device *dev = hw->dev[i];
5110
		struct sky2_port *sky2 = netdev_priv(dev);
5111

5112 5113
		if (sky2->wol)
			sky2_wol_init(sky2);
5114 5115
	}

5116
	sky2_power_aux(hw);
5117
	rtnl_unlock();
5118

5119
	return 0;
5120 5121
}

5122
#ifdef CONFIG_PM_SLEEP
5123
static int sky2_resume(struct device *dev)
5124
{
5125
	struct pci_dev *pdev = to_pci_dev(dev);
S
Stephen Hemminger 已提交
5126
	struct sky2_hw *hw = pci_get_drvdata(pdev);
5127
	int err;
5128

S
Stephen Hemminger 已提交
5129 5130 5131
	if (!hw)
		return 0;

5132
	/* Re-enable all clocks */
S
stephen hemminger 已提交
5133 5134 5135 5136 5137
	err = pci_write_config_dword(pdev, PCI_DEV_REG3, 0);
	if (err) {
		dev_err(&pdev->dev, "PCI write config failed\n");
		goto out;
	}
5138

5139
	rtnl_lock();
5140
	sky2_reset(hw);
5141
	sky2_all_up(hw);
5142
	rtnl_unlock();
5143

5144
	return 0;
5145
out:
5146

5147
	dev_err(&pdev->dev, "resume failed (%d)\n", err);
5148
	pci_disable_device(pdev);
5149
	return err;
5150
}
5151 5152 5153 5154 5155 5156 5157

static SIMPLE_DEV_PM_OPS(sky2_pm_ops, sky2_suspend, sky2_resume);
#define SKY2_PM_OPS (&sky2_pm_ops)

#else

#define SKY2_PM_OPS NULL
5158 5159
#endif

5160 5161
static void sky2_shutdown(struct pci_dev *pdev)
{
5162 5163 5164
	sky2_suspend(&pdev->dev);
	pci_wake_from_d3(pdev, device_may_wakeup(&pdev->dev));
	pci_set_power_state(pdev, PCI_D3hot);
5165 5166
}

5167
static struct pci_driver sky2_driver = {
S
Stephen Hemminger 已提交
5168 5169 5170 5171
	.name = DRV_NAME,
	.id_table = sky2_id_table,
	.probe = sky2_probe,
	.remove = __devexit_p(sky2_remove),
5172
	.shutdown = sky2_shutdown,
5173
	.driver.pm = SKY2_PM_OPS,
5174 5175 5176 5177
};

static int __init sky2_init_module(void)
{
5178
	pr_info("driver version " DRV_VERSION "\n");
5179

S
Stephen Hemminger 已提交
5180
	sky2_debug_init();
5181
	return pci_register_driver(&sky2_driver);
5182 5183 5184 5185 5186
}

static void __exit sky2_cleanup_module(void)
{
	pci_unregister_driver(&sky2_driver);
S
Stephen Hemminger 已提交
5187
	sky2_debug_cleanup();
5188 5189 5190 5191 5192 5193
}

module_init(sky2_init_module);
module_exit(sky2_cleanup_module);

MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
5194
MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
5195
MODULE_LICENSE("GPL");
5196
MODULE_VERSION(DRV_VERSION);