提交 bfe45e0b 编写于 作者: R Russell King

clocksource: convert ARM 32-bit down counting clocksources

Convert SP804, MXC, Nomadik and Orion 32-bit down-counting clocksources
to generic mmio clocksource infrastructure.
Acked-by: NCatalin Marinas <catalin.marinas@arm.com>
Cc: Sascha Hauer <kernel@pengutronix.de>
Cc: Alessandro Rubini <rubini@unipv.it>
Acked-by: NLinus Walleij <linus.walleij@linaro.org>
Cc: Lennert Buytenhek <kernel@wantstofly.org>
Acked-by: NNicolas Pitre <nico@fluxnic.net>
Signed-off-by: NRussell King <rmk+kernel@arm.linux.org.uk>
上级 234b6ced
...@@ -1042,6 +1042,7 @@ config PLAT_IOP ...@@ -1042,6 +1042,7 @@ config PLAT_IOP
config PLAT_ORION config PLAT_ORION
bool bool
select CLKSRC_MMIO
select HAVE_SCHED_CLOCK select HAVE_SCHED_CLOCK
config PLAT_PXA config PLAT_PXA
...@@ -1052,6 +1053,7 @@ config PLAT_VERSATILE ...@@ -1052,6 +1053,7 @@ config PLAT_VERSATILE
config ARM_TIMER_SP804 config ARM_TIMER_SP804
bool bool
select CLKSRC_MMIO
source arch/arm/mm/Kconfig source arch/arm/mm/Kconfig
......
...@@ -32,35 +32,17 @@ ...@@ -32,35 +32,17 @@
#define TIMER_FREQ_KHZ (1000) #define TIMER_FREQ_KHZ (1000)
#define TIMER_RELOAD (TIMER_FREQ_KHZ * 1000 / HZ) #define TIMER_RELOAD (TIMER_FREQ_KHZ * 1000 / HZ)
static void __iomem *clksrc_base;
static cycle_t sp804_read(struct clocksource *cs)
{
return ~readl(clksrc_base + TIMER_VALUE);
}
static struct clocksource clocksource_sp804 = {
.name = "timer3",
.rating = 200,
.read = sp804_read,
.mask = CLOCKSOURCE_MASK(32),
.flags = CLOCK_SOURCE_IS_CONTINUOUS,
};
void __init sp804_clocksource_init(void __iomem *base) void __init sp804_clocksource_init(void __iomem *base)
{ {
struct clocksource *cs = &clocksource_sp804;
clksrc_base = base;
/* setup timer 0 as free-running clocksource */ /* setup timer 0 as free-running clocksource */
writel(0, clksrc_base + TIMER_CTRL); writel(0, base + TIMER_CTRL);
writel(0xffffffff, clksrc_base + TIMER_LOAD); writel(0xffffffff, base + TIMER_LOAD);
writel(0xffffffff, clksrc_base + TIMER_VALUE); writel(0xffffffff, base + TIMER_VALUE);
writel(TIMER_CTRL_32BIT | TIMER_CTRL_ENABLE | TIMER_CTRL_PERIODIC, writel(TIMER_CTRL_32BIT | TIMER_CTRL_ENABLE | TIMER_CTRL_PERIODIC,
clksrc_base + TIMER_CTRL); base + TIMER_CTRL);
clocksource_register_khz(cs, TIMER_FREQ_KHZ); clocksource_mmio_init(base + TIMER_VALUE, "timer3",
TIMER_FREQ_KHZ * 1000, 200, 32, clocksource_mmio_readl_down);
} }
......
...@@ -83,26 +83,12 @@ static void epit_irq_acknowledge(void) ...@@ -83,26 +83,12 @@ static void epit_irq_acknowledge(void)
__raw_writel(EPITSR_OCIF, timer_base + EPITSR); __raw_writel(EPITSR_OCIF, timer_base + EPITSR);
} }
static cycle_t epit_read(struct clocksource *cs)
{
return 0 - __raw_readl(timer_base + EPITCNR);
}
static struct clocksource clocksource_epit = {
.name = "epit",
.rating = 200,
.read = epit_read,
.mask = CLOCKSOURCE_MASK(32),
.flags = CLOCK_SOURCE_IS_CONTINUOUS,
};
static int __init epit_clocksource_init(struct clk *timer_clk) static int __init epit_clocksource_init(struct clk *timer_clk)
{ {
unsigned int c = clk_get_rate(timer_clk); unsigned int c = clk_get_rate(timer_clk);
clocksource_register_hz(&clocksource_epit, c); return clocksource_mmio_init(timer_base + EPITCNR, "epit", c, 200, 32,
clocksource_mmio_readl_down);
return 0;
} }
/* clock event */ /* clock event */
......
...@@ -5,6 +5,7 @@ ...@@ -5,6 +5,7 @@
config PLAT_NOMADIK config PLAT_NOMADIK
bool bool
depends on ARCH_NOMADIK || ARCH_U8500 depends on ARCH_NOMADIK || ARCH_U8500
select CLKSRC_MMIO
default y default y
help help
Common platform code for Nomadik and other ST-Ericsson Common platform code for Nomadik and other ST-Ericsson
......
...@@ -25,29 +25,6 @@ ...@@ -25,29 +25,6 @@
void __iomem *mtu_base; /* Assigned by machine code */ void __iomem *mtu_base; /* Assigned by machine code */
/*
* Kernel assumes that sched_clock can be called early
* but the MTU may not yet be initialized.
*/
static cycle_t nmdk_read_timer_dummy(struct clocksource *cs)
{
return 0;
}
/* clocksource: MTU decrements, so we negate the value being read. */
static cycle_t nmdk_read_timer(struct clocksource *cs)
{
return -readl(mtu_base + MTU_VAL(0));
}
static struct clocksource nmdk_clksrc = {
.name = "mtu_0",
.rating = 200,
.read = nmdk_read_timer_dummy,
.mask = CLOCKSOURCE_MASK(32),
.flags = CLOCK_SOURCE_IS_CONTINUOUS,
};
/* /*
* Override the global weak sched_clock symbol with this * Override the global weak sched_clock symbol with this
* local implementation which uses the clocksource to get some * local implementation which uses the clocksource to get some
...@@ -172,12 +149,10 @@ void __init nmdk_timer_init(void) ...@@ -172,12 +149,10 @@ void __init nmdk_timer_init(void)
writel(0, mtu_base + MTU_BGLR(0)); writel(0, mtu_base + MTU_BGLR(0));
writel(cr | MTU_CRn_ENA, mtu_base + MTU_CR(0)); writel(cr | MTU_CRn_ENA, mtu_base + MTU_CR(0));
/* Now the clock source is ready */ if (clocksource_mmio_init(mtu_base + MTU_VAL(0), "mtu_0",
nmdk_clksrc.read = nmdk_read_timer; rate, 200, 32, clocksource_mmio_readl_down))
if (clocksource_register_hz(&nmdk_clksrc, rate))
pr_err("timer: failed to initialize clock source %s\n", pr_err("timer: failed to initialize clock source %s\n",
nmdk_clksrc.name); "mtu_0");
init_sched_clock(&cd, nomadik_update_sched_clock, 32, rate); init_sched_clock(&cd, nomadik_update_sched_clock, 32, rate);
......
...@@ -80,24 +80,6 @@ static void __init setup_sched_clock(unsigned long tclk) ...@@ -80,24 +80,6 @@ static void __init setup_sched_clock(unsigned long tclk)
init_sched_clock(&cd, orion_update_sched_clock, 32, tclk); init_sched_clock(&cd, orion_update_sched_clock, 32, tclk);
} }
/*
* Clocksource handling.
*/
static cycle_t orion_clksrc_read(struct clocksource *cs)
{
return 0xffffffff - readl(timer_base + TIMER0_VAL_OFF);
}
static struct clocksource orion_clksrc = {
.name = "orion_clocksource",
.rating = 300,
.read = orion_clksrc_read,
.mask = CLOCKSOURCE_MASK(32),
.flags = CLOCK_SOURCE_IS_CONTINUOUS,
};
/* /*
* Clockevent handling. * Clockevent handling.
*/ */
...@@ -247,7 +229,8 @@ orion_time_init(u32 _bridge_base, u32 _bridge_timer1_clr_mask, ...@@ -247,7 +229,8 @@ orion_time_init(u32 _bridge_base, u32 _bridge_timer1_clr_mask,
writel(u & ~BRIDGE_INT_TIMER0, bridge_base + BRIDGE_MASK_OFF); writel(u & ~BRIDGE_INT_TIMER0, bridge_base + BRIDGE_MASK_OFF);
u = readl(timer_base + TIMER_CTRL_OFF); u = readl(timer_base + TIMER_CTRL_OFF);
writel(u | TIMER0_EN | TIMER0_RELOAD_EN, timer_base + TIMER_CTRL_OFF); writel(u | TIMER0_EN | TIMER0_RELOAD_EN, timer_base + TIMER_CTRL_OFF);
clocksource_register_hz(&orion_clksrc, tclk); clocksource_mmio_init(timer_base + TIMER0_VAL_OFF, "orion_clocksource",
tclk, 300, 32, clocksource_mmio_readl_down);
/* /*
* Setup clockevent timer (interrupt-driven). * Setup clockevent timer (interrupt-driven).
......
Markdown is supported
0% .
You are about to add 0 people to the discussion. Proceed with caution.
先完成此消息的编辑!
想要评论请 注册