OpenRISC: Timekeeping
Implements support for the OpenRISC timer which is a 28 bit cycle counter that can be read out of a special purpose register. This counter is used as a both a clock event and clocksource device. Signed-off-by: NJonas Bonn <jonas@southpole.se> Cc: tglx@linutronix.de Reviewed-by: NArnd Bergmann <arnd@arndb.de>
Showing
arch/openrisc/include/asm/timex.h
0 → 100644
arch/openrisc/kernel/time.c
0 → 100644
想要评论请 注册 或 登录