Skip to content
体验新版
项目
组织
正在加载...
登录
切换导航
打开侧边栏
openeuler
raspberrypi-kernel
提交
83f56106
R
raspberrypi-kernel
项目概览
openeuler
/
raspberrypi-kernel
通知
13
Star
1
Fork
0
代码
文件
提交
分支
Tags
贡献者
分支图
Diff
Issue
0
列表
看板
标记
里程碑
合并请求
0
Wiki
0
Wiki
分析
仓库
DevOps
项目成员
Pages
R
raspberrypi-kernel
项目概览
项目概览
详情
发布
仓库
仓库
文件
提交
分支
标签
贡献者
分支图
比较
Issue
0
Issue
0
列表
看板
标记
里程碑
合并请求
0
合并请求
0
Pages
分析
分析
仓库分析
DevOps
Wiki
0
Wiki
成员
成员
收起侧边栏
关闭侧边栏
动态
分支图
创建新Issue
提交
Issue看板
提交
83f56106
编写于
8月 20, 2015
作者:
B
Ben Skeggs
浏览文件
操作
浏览文件
下载
电子邮件补丁
差异文件
drm/nouveau/mmu: switch to device pri macros
Signed-off-by:
N
Ben Skeggs
<
bskeggs@redhat.com
>
上级
25e3a463
变更
4
隐藏空白更改
内联
并排
Showing
4 changed file
with
32 addition
and
26 deletion
+32
-26
drivers/gpu/drm/nouveau/nvkm/subdev/mmu/gf100.c
drivers/gpu/drm/nouveau/nvkm/subdev/mmu/gf100.c
+6
-5
drivers/gpu/drm/nouveau/nvkm/subdev/mmu/nv41.c
drivers/gpu/drm/nouveau/nvkm/subdev/mmu/nv41.c
+8
-6
drivers/gpu/drm/nouveau/nvkm/subdev/mmu/nv44.c
drivers/gpu/drm/nouveau/nvkm/subdev/mmu/nv44.c
+15
-13
drivers/gpu/drm/nouveau/nvkm/subdev/mmu/nv50.c
drivers/gpu/drm/nouveau/nvkm/subdev/mmu/nv50.c
+3
-2
未找到文件。
drivers/gpu/drm/nouveau/nvkm/subdev/mmu/gf100.c
浏览文件 @
83f56106
...
...
@@ -154,7 +154,8 @@ static void
gf100_vm_flush
(
struct
nvkm_vm
*
vm
)
{
struct
nvkm_mmu
*
mmu
=
(
void
*
)
vm
->
mmu
;
struct
nvkm_bar
*
bar
=
nvkm_bar
(
mmu
);
struct
nvkm_device
*
device
=
mmu
->
subdev
.
device
;
struct
nvkm_bar
*
bar
=
device
->
bar
;
struct
nvkm_vm_pgd
*
vpgd
;
u32
type
;
...
...
@@ -171,16 +172,16 @@ gf100_vm_flush(struct nvkm_vm *vm)
*/
if
(
!
nv_wait_ne
(
mmu
,
0x100c80
,
0x00ff0000
,
0x00000000
))
{
nv_error
(
mmu
,
"vm timeout 0: 0x%08x %d
\n
"
,
nv
_rd32
(
mmu
,
0x100c80
),
type
);
nv
km_rd32
(
device
,
0x100c80
),
type
);
}
nv
_wr32
(
mmu
,
0x100cb8
,
vpgd
->
obj
->
addr
>>
8
);
nv
_wr32
(
mmu
,
0x100cbc
,
0x80000000
|
type
);
nv
km_wr32
(
device
,
0x100cb8
,
vpgd
->
obj
->
addr
>>
8
);
nv
km_wr32
(
device
,
0x100cbc
,
0x80000000
|
type
);
/* wait for flush to be queued? */
if
(
!
nv_wait
(
mmu
,
0x100c80
,
0x00008000
,
0x00008000
))
{
nv_error
(
mmu
,
"vm timeout 1: 0x%08x %d
\n
"
,
nv
_rd32
(
mmu
,
0x100c80
),
type
);
nv
km_rd32
(
device
,
0x100c80
),
type
);
}
}
mutex_unlock
(
&
nv_subdev
(
mmu
)
->
mutex
);
...
...
drivers/gpu/drm/nouveau/nvkm/subdev/mmu/nv41.c
浏览文件 @
83f56106
...
...
@@ -65,14 +65,15 @@ static void
nv41_vm_flush
(
struct
nvkm_vm
*
vm
)
{
struct
nv04_mmu
*
mmu
=
(
void
*
)
vm
->
mmu
;
struct
nvkm_device
*
device
=
mmu
->
base
.
subdev
.
device
;
mutex_lock
(
&
nv_subdev
(
mmu
)
->
mutex
);
nv
_wr32
(
mmu
,
0x100810
,
0x00000022
);
nv
km_wr32
(
device
,
0x100810
,
0x00000022
);
if
(
!
nv_wait
(
mmu
,
0x100810
,
0x00000020
,
0x00000020
))
{
nv_warn
(
mmu
,
"flush timeout, 0x%08x
\n
"
,
nv
_rd32
(
mmu
,
0x100810
));
nv
km_rd32
(
device
,
0x100810
));
}
nv
_wr32
(
mmu
,
0x100810
,
0x00000000
);
nv
km_wr32
(
device
,
0x100810
,
0x00000000
);
mutex_unlock
(
&
nv_subdev
(
mmu
)
->
mutex
);
}
...
...
@@ -131,6 +132,7 @@ static int
nv41_mmu_init
(
struct
nvkm_object
*
object
)
{
struct
nv04_mmu
*
mmu
=
(
void
*
)
object
;
struct
nvkm_device
*
device
=
mmu
->
base
.
subdev
.
device
;
struct
nvkm_gpuobj
*
dma
=
mmu
->
vm
->
pgt
[
0
].
obj
[
0
];
int
ret
;
...
...
@@ -138,9 +140,9 @@ nv41_mmu_init(struct nvkm_object *object)
if
(
ret
)
return
ret
;
nv
_wr32
(
mmu
,
0x100800
,
dma
->
addr
|
0x00000002
);
nv
_mask
(
mmu
,
0x10008c
,
0x00000100
,
0x00000100
);
nv
_wr32
(
mmu
,
0x100820
,
0x00000000
);
nv
km_wr32
(
device
,
0x100800
,
dma
->
addr
|
0x00000002
);
nv
km_mask
(
device
,
0x10008c
,
0x00000100
,
0x00000100
);
nv
km_wr32
(
device
,
0x100820
,
0x00000000
);
return
0
;
}
...
...
drivers/gpu/drm/nouveau/nvkm/subdev/mmu/nv44.c
浏览文件 @
83f56106
...
...
@@ -140,11 +140,12 @@ static void
nv44_vm_flush
(
struct
nvkm_vm
*
vm
)
{
struct
nv04_mmu
*
mmu
=
(
void
*
)
vm
->
mmu
;
nv_wr32
(
mmu
,
0x100814
,
mmu
->
base
.
limit
-
NV44_GART_PAGE
);
nv_wr32
(
mmu
,
0x100808
,
0x00000020
);
struct
nvkm_device
*
device
=
mmu
->
base
.
subdev
.
device
;
nvkm_wr32
(
device
,
0x100814
,
mmu
->
base
.
limit
-
NV44_GART_PAGE
);
nvkm_wr32
(
device
,
0x100808
,
0x00000020
);
if
(
!
nv_wait
(
mmu
,
0x100808
,
0x00000001
,
0x00000001
))
nv_error
(
mmu
,
"timeout: 0x%08x
\n
"
,
nv
_rd32
(
mmu
,
0x100808
));
nv
_wr32
(
mmu
,
0x100808
,
0x00000000
);
nv_error
(
mmu
,
"timeout: 0x%08x
\n
"
,
nv
km_rd32
(
device
,
0x100808
));
nv
km_wr32
(
device
,
0x100808
,
0x00000000
);
}
/*******************************************************************************
...
...
@@ -208,6 +209,7 @@ static int
nv44_mmu_init
(
struct
nvkm_object
*
object
)
{
struct
nv04_mmu
*
mmu
=
(
void
*
)
object
;
struct
nvkm_device
*
device
=
mmu
->
base
.
subdev
.
device
;
struct
nvkm_gpuobj
*
gart
=
mmu
->
vm
->
pgt
[
0
].
obj
[
0
];
u32
addr
;
int
ret
;
...
...
@@ -220,17 +222,17 @@ nv44_mmu_init(struct nvkm_object *object)
* allocated on 512KiB alignment, and not exceed a total size
* of 512KiB for this to work correctly
*/
addr
=
nv
_rd32
(
mmu
,
0x10020c
);
addr
=
nv
km_rd32
(
device
,
0x10020c
);
addr
-=
((
gart
->
addr
>>
19
)
+
1
)
<<
19
;
nv
_wr32
(
mmu
,
0x100850
,
0x80000000
);
nv
_wr32
(
mmu
,
0x100818
,
mmu
->
null
);
nv
_wr32
(
mmu
,
0x100804
,
NV44_GART_SIZE
);
nv
_wr32
(
mmu
,
0x100850
,
0x00008000
);
nv
_mask
(
mmu
,
0x10008c
,
0x00000200
,
0x00000200
);
nv
_wr32
(
mmu
,
0x100820
,
0x00000000
);
nv
_wr32
(
mmu
,
0x10082c
,
0x00000001
);
nv
_wr32
(
mmu
,
0x100800
,
addr
|
0x00000010
);
nv
km_wr32
(
device
,
0x100850
,
0x80000000
);
nv
km_wr32
(
device
,
0x100818
,
mmu
->
null
);
nv
km_wr32
(
device
,
0x100804
,
NV44_GART_SIZE
);
nv
km_wr32
(
device
,
0x100850
,
0x00008000
);
nv
km_mask
(
device
,
0x10008c
,
0x00000200
,
0x00000200
);
nv
km_wr32
(
device
,
0x100820
,
0x00000000
);
nv
km_wr32
(
device
,
0x10082c
,
0x00000001
);
nv
km_wr32
(
device
,
0x100800
,
addr
|
0x00000010
);
return
0
;
}
...
...
drivers/gpu/drm/nouveau/nvkm/subdev/mmu/nv50.c
浏览文件 @
83f56106
...
...
@@ -146,7 +146,8 @@ static void
nv50_vm_flush
(
struct
nvkm_vm
*
vm
)
{
struct
nvkm_mmu
*
mmu
=
(
void
*
)
vm
->
mmu
;
struct
nvkm_bar
*
bar
=
nvkm_bar
(
mmu
);
struct
nvkm_device
*
device
=
mmu
->
subdev
.
device
;
struct
nvkm_bar
*
bar
=
device
->
bar
;
struct
nvkm_engine
*
engine
;
int
i
,
vme
;
...
...
@@ -180,7 +181,7 @@ nv50_vm_flush(struct nvkm_vm *vm)
continue
;
}
nv
_wr32
(
mmu
,
0x100c80
,
(
vme
<<
16
)
|
1
);
nv
km_wr32
(
device
,
0x100c80
,
(
vme
<<
16
)
|
1
);
if
(
!
nv_wait
(
mmu
,
0x100c80
,
0x00000001
,
0x00000000
))
nv_error
(
mmu
,
"vm flush timeout: engine %d
\n
"
,
vme
);
}
...
...
编辑
预览
Markdown
is supported
0%
请重试
或
添加新附件
.
添加附件
取消
You are about to add
0
people
to the discussion. Proceed with caution.
先完成此消息的编辑!
取消
想要评论请
注册
或
登录