提交 5d1bf1e2 编写于 作者: S Scott Wood

powerpc/e500mc: Fix wrong value of MCSR_L2MMU_MHIT

Signed-off-by: NScott Wood <scottwood@freescale.com>
Reported-by: NEd Swarthout <ed.swarthout@freescale.com>
上级 1cb4ed92
...@@ -260,7 +260,7 @@ ...@@ -260,7 +260,7 @@
/* e500mc */ /* e500mc */
#define MCSR_DCPERR_MC 0x20000000UL /* D-Cache Parity Error */ #define MCSR_DCPERR_MC 0x20000000UL /* D-Cache Parity Error */
#define MCSR_L2MMU_MHIT 0x04000000UL /* Hit on multiple TLB entries */ #define MCSR_L2MMU_MHIT 0x08000000UL /* Hit on multiple TLB entries */
#define MCSR_NMI 0x00100000UL /* Non-Maskable Interrupt */ #define MCSR_NMI 0x00100000UL /* Non-Maskable Interrupt */
#define MCSR_MAV 0x00080000UL /* MCAR address valid */ #define MCSR_MAV 0x00080000UL /* MCAR address valid */
#define MCSR_MEA 0x00040000UL /* MCAR is effective address */ #define MCSR_MEA 0x00040000UL /* MCAR is effective address */
......
Markdown is supported
0% .
You are about to add 0 people to the discussion. Proceed with caution.
先完成此消息的编辑!
想要评论请 注册