clk: tegra: Fix PLLP rate table
This table had settings for 216MHz, but PLLP is (and is supposed to be) configured at 408MHz. If that table is used and PLLP_BASE_OVRRIDE is not set, the kernel will panic in clk_pll_recalc_rate(). Signed-off-by: NGabe Black <gabeblack@google.com> Signed-off-by: NAndrew Bresticker <abrestic@chromium.org>
Showing
想要评论请 注册 或 登录