dmtimer.c 12.1 KB
Newer Older
1 2 3 4 5 6
/*
 * linux/arch/arm/plat-omap/dmtimer.c
 *
 * OMAP Dual-Mode Timers
 *
 * Copyright (C) 2005 Nokia Corporation
7 8
 * OMAP2 support by Juha Yrjola
 * API improvements and OMAP2 clock framework support by Timo Teras
9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License as published by the
 * Free Software Foundation; either version 2 of the License, or (at your
 * option) any later version.
 *
 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
 * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
 *
 * You should have received a copy of the  GNU General Public License along
 * with this program; if not, write  to the Free Software Foundation, Inc.,
 * 675 Mass Ave, Cambridge, MA 02139, USA.
 */

#include <linux/init.h>
30 31 32 33 34
#include <linux/spinlock.h>
#include <linux/errno.h>
#include <linux/list.h>
#include <linux/clk.h>
#include <linux/delay.h>
35
#include <asm/hardware.h>
36 37 38 39
#include <asm/arch/dmtimer.h>
#include <asm/io.h>
#include <asm/arch/irqs.h>

40
/* register offsets */
41 42 43 44 45 46 47 48 49 50 51 52 53 54 55
#define OMAP_TIMER_ID_REG		0x00
#define OMAP_TIMER_OCP_CFG_REG		0x10
#define OMAP_TIMER_SYS_STAT_REG		0x14
#define OMAP_TIMER_STAT_REG		0x18
#define OMAP_TIMER_INT_EN_REG		0x1c
#define OMAP_TIMER_WAKEUP_EN_REG	0x20
#define OMAP_TIMER_CTRL_REG		0x24
#define OMAP_TIMER_COUNTER_REG		0x28
#define OMAP_TIMER_LOAD_REG		0x2c
#define OMAP_TIMER_TRIGGER_REG		0x30
#define OMAP_TIMER_WRITE_PEND_REG 	0x34
#define OMAP_TIMER_MATCH_REG		0x38
#define OMAP_TIMER_CAPTURE_REG		0x3c
#define OMAP_TIMER_IF_CTRL_REG		0x40

56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91
/* timer control reg bits */
#define OMAP_TIMER_CTRL_GPOCFG		(1 << 14)
#define OMAP_TIMER_CTRL_CAPTMODE	(1 << 13)
#define OMAP_TIMER_CTRL_PT		(1 << 12)
#define OMAP_TIMER_CTRL_TCM_LOWTOHIGH	(0x1 << 8)
#define OMAP_TIMER_CTRL_TCM_HIGHTOLOW	(0x2 << 8)
#define OMAP_TIMER_CTRL_TCM_BOTHEDGES	(0x3 << 8)
#define OMAP_TIMER_CTRL_SCPWM		(1 << 7)
#define OMAP_TIMER_CTRL_CE		(1 << 6)	/* compare enable */
#define OMAP_TIMER_CTRL_PRE		(1 << 5)	/* prescaler enable */
#define OMAP_TIMER_CTRL_PTV_SHIFT	2		/* how much to shift the prescaler value */
#define OMAP_TIMER_CTRL_AR		(1 << 1)	/* auto-reload enable */
#define OMAP_TIMER_CTRL_ST		(1 << 0)	/* start timer */

struct omap_dm_timer {
	unsigned long phys_base;
	int irq;
#ifdef CONFIG_ARCH_OMAP2
	struct clk *iclk, *fclk;
#endif
	void __iomem *io_base;
	unsigned reserved:1;
};

#ifdef CONFIG_ARCH_OMAP1

static struct omap_dm_timer dm_timers[] = {
	{ .phys_base = 0xfffb1400, .irq = INT_1610_GPTIMER1 },
	{ .phys_base = 0xfffb1c00, .irq = INT_1610_GPTIMER2 },
	{ .phys_base = 0xfffb2400, .irq = INT_1610_GPTIMER3 },
	{ .phys_base = 0xfffb2c00, .irq = INT_1610_GPTIMER4 },
	{ .phys_base = 0xfffb3400, .irq = INT_1610_GPTIMER5 },
	{ .phys_base = 0xfffb3c00, .irq = INT_1610_GPTIMER6 },
	{ .phys_base = 0xfffb4400, .irq = INT_1610_GPTIMER7 },
	{ .phys_base = 0xfffb4c00, .irq = INT_1610_GPTIMER8 },
};
92

93
#elif defined(CONFIG_ARCH_OMAP2)
94 95

static struct omap_dm_timer dm_timers[] = {
96 97 98 99 100 101 102 103 104 105 106 107
	{ .phys_base = 0x48028000, .irq = INT_24XX_GPTIMER1 },
	{ .phys_base = 0x4802a000, .irq = INT_24XX_GPTIMER2 },
	{ .phys_base = 0x48078000, .irq = INT_24XX_GPTIMER3 },
	{ .phys_base = 0x4807a000, .irq = INT_24XX_GPTIMER4 },
	{ .phys_base = 0x4807c000, .irq = INT_24XX_GPTIMER5 },
	{ .phys_base = 0x4807e000, .irq = INT_24XX_GPTIMER6 },
	{ .phys_base = 0x48080000, .irq = INT_24XX_GPTIMER7 },
	{ .phys_base = 0x48082000, .irq = INT_24XX_GPTIMER8 },
	{ .phys_base = 0x48084000, .irq = INT_24XX_GPTIMER9 },
	{ .phys_base = 0x48086000, .irq = INT_24XX_GPTIMER10 },
	{ .phys_base = 0x48088000, .irq = INT_24XX_GPTIMER11 },
	{ .phys_base = 0x4808a000, .irq = INT_24XX_GPTIMER12 },
108 109
};

T
Timo Teras 已提交
110 111 112 113 114 115 116 117
static const char *dm_source_names[] = {
	"sys_ck",
	"func_32k_ck",
	"alt_ck"
};

static struct clk *dm_source_clocks[3];

118 119 120 121 122 123 124
#else

#error OMAP architecture not supported!

#endif

static const int dm_timer_count = ARRAY_SIZE(dm_timers);
125 126
static spinlock_t dm_timer_lock;

127 128 129 130
static inline u32 omap_dm_timer_read_reg(struct omap_dm_timer *timer, int reg)
{
	return readl(timer->io_base + reg);
}
131

132
static void omap_dm_timer_write_reg(struct omap_dm_timer *timer, int reg, u32 value)
133
{
134
	writel(value, timer->io_base + reg);
135 136 137 138
	while (omap_dm_timer_read_reg(timer, OMAP_TIMER_WRITE_PEND_REG))
		;
}

139
static void omap_dm_timer_wait_for_reset(struct omap_dm_timer *timer)
140
{
141 142 143 144 145 146 147 148 149 150
	int c;

	c = 0;
	while (!(omap_dm_timer_read_reg(timer, OMAP_TIMER_SYS_STAT_REG) & 1)) {
		c++;
		if (c > 100000) {
			printk(KERN_ERR "Timer failed to reset\n");
			return;
		}
	}
151 152
}

153 154 155 156
static void omap_dm_timer_reset(struct omap_dm_timer *timer)
{
	u32 l;

157 158 159 160
	if (timer != &dm_timers[0]) {
		omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG, 0x06);
		omap_dm_timer_wait_for_reset(timer);
	}
161 162 163 164 165 166 167 168
	omap_dm_timer_set_source(timer, OMAP_TIMER_SRC_SYS_CLK);

	/* Set to smart-idle mode */
	l = omap_dm_timer_read_reg(timer, OMAP_TIMER_OCP_CFG_REG);
	l |= 0x02 << 3;
	omap_dm_timer_write_reg(timer, OMAP_TIMER_OCP_CFG_REG, l);
}

T
Timo Teras 已提交
169
static void omap_dm_timer_prepare(struct omap_dm_timer *timer)
170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189
{
#ifdef CONFIG_ARCH_OMAP2
	clk_enable(timer->iclk);
	clk_enable(timer->fclk);
#endif
	omap_dm_timer_reset(timer);
}

struct omap_dm_timer *omap_dm_timer_request(void)
{
	struct omap_dm_timer *timer = NULL;
	unsigned long flags;
	int i;

	spin_lock_irqsave(&dm_timer_lock, flags);
	for (i = 0; i < dm_timer_count; i++) {
		if (dm_timers[i].reserved)
			continue;

		timer = &dm_timers[i];
T
Timo Teras 已提交
190
		timer->reserved = 1;
191 192 193 194
		break;
	}
	spin_unlock_irqrestore(&dm_timer_lock, flags);

T
Timo Teras 已提交
195 196 197
	if (timer != NULL)
		omap_dm_timer_prepare(timer);

198 199 200 201
	return timer;
}

struct omap_dm_timer *omap_dm_timer_request_specific(int id)
202 203
{
	struct omap_dm_timer *timer;
204
	unsigned long flags;
205

206 207 208 209 210 211 212 213
	spin_lock_irqsave(&dm_timer_lock, flags);
	if (id <= 0 || id > dm_timer_count || dm_timers[id-1].reserved) {
		spin_unlock_irqrestore(&dm_timer_lock, flags);
		printk("BUG: warning at %s:%d/%s(): unable to get timer %d\n",
		       __FILE__, __LINE__, __FUNCTION__, id);
		dump_stack();
		return NULL;
	}
214

215
	timer = &dm_timers[id-1];
T
Timo Teras 已提交
216
	timer->reserved = 1;
217 218
	spin_unlock_irqrestore(&dm_timer_lock, flags);

T
Timo Teras 已提交
219 220
	omap_dm_timer_prepare(timer);

221
	return timer;
222 223
}

224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245
void omap_dm_timer_free(struct omap_dm_timer *timer)
{
	omap_dm_timer_reset(timer);
#ifdef CONFIG_ARCH_OMAP2
	clk_disable(timer->iclk);
	clk_disable(timer->fclk);
#endif
	WARN_ON(!timer->reserved);
	timer->reserved = 0;
}

int omap_dm_timer_get_irq(struct omap_dm_timer *timer)
{
	return timer->irq;
}

#if defined(CONFIG_ARCH_OMAP1)

struct clk *omap_dm_timer_get_fclk(struct omap_dm_timer *timer)
{
	BUG();
}
246

247 248 249 250 251 252
/**
 * omap_dm_timer_modify_idlect_mask - Check if any running timers use ARMXOR
 * @inputmask: current value of idlect mask
 */
__u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
{
253
	int i;
254 255 256 257 258 259

	/* If ARMXOR cannot be idled this function call is unnecessary */
	if (!(inputmask & (1 << 1)))
		return inputmask;

	/* If any active timer is using ARMXOR return modified mask */
260 261 262 263 264 265
	for (i = 0; i < dm_timer_count; i++) {
		u32 l;

		l = omap_dm_timer_read_reg(&dm_timers[n], OMAP_TIMER_CTRL_REG);
		if (l & OMAP_TIMER_CTRL_ST) {
			if (((omap_readl(MOD_CONF_CTRL_1) >> (i * 2)) & 0x03) == 0)
266 267 268 269
				inputmask &= ~(1 << 1);
			else
				inputmask &= ~(1 << 2);
		}
270
	}
271 272 273 274

	return inputmask;
}

275
#elif defined(CONFIG_ARCH_OMAP2)
276

277
struct clk *omap_dm_timer_get_fclk(struct omap_dm_timer *timer)
278
{
279 280
        return timer->fclk;
}
281

282 283 284
__u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
{
	BUG();
285 286
}

287
#endif
288

289
void omap_dm_timer_trigger(struct omap_dm_timer *timer)
290
{
291
	omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
292 293
}

294 295 296
void omap_dm_timer_start(struct omap_dm_timer *timer)
{
	u32 l;
297

298 299 300 301 302 303
	l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
	if (!(l & OMAP_TIMER_CTRL_ST)) {
		l |= OMAP_TIMER_CTRL_ST;
		omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
	}
}
304

305
void omap_dm_timer_stop(struct omap_dm_timer *timer)
306
{
307
	u32 l;
308

309 310 311 312
	l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
	if (l & OMAP_TIMER_CTRL_ST) {
		l &= ~0x1;
		omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
313 314 315
	}
}

316
#ifdef CONFIG_ARCH_OMAP1
317

318
void omap_dm_timer_set_source(struct omap_dm_timer *timer, int source)
319
{
320 321
	int n = (timer - dm_timers) << 1;
	u32 l;
322

323 324 325
	l = omap_readl(MOD_CONF_CTRL_1) & ~(0x03 << n);
	l |= source << n;
	omap_writel(l, MOD_CONF_CTRL_1);
326 327
}

328
#else
329

330
void omap_dm_timer_set_source(struct omap_dm_timer *timer, int source)
331
{
332 333 334 335
	if (source < 0 || source >= 3)
		return;

	clk_disable(timer->fclk);
T
Timo Teras 已提交
336
	clk_set_parent(timer->fclk, dm_source_clocks[source]);
337 338 339 340
	clk_enable(timer->fclk);

	/* When the functional clock disappears, too quick writes seem to
	 * cause an abort. */
341
	__delay(15000);
342 343
}

344
#endif
345

346 347
void omap_dm_timer_set_load(struct omap_dm_timer *timer, int autoreload,
			    unsigned int load)
348 349
{
	u32 l;
350

351
	l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
352 353 354 355
	if (autoreload)
		l |= OMAP_TIMER_CTRL_AR;
	else
		l &= ~OMAP_TIMER_CTRL_AR;
356
	omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
357 358
	omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
	omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
359 360
}

361 362
void omap_dm_timer_set_match(struct omap_dm_timer *timer, int enable,
			     unsigned int match)
363 364 365 366
{
	u32 l;

	l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
T
Timo Teras 已提交
367
	if (enable)
368 369 370
		l |= OMAP_TIMER_CTRL_CE;
	else
		l &= ~OMAP_TIMER_CTRL_CE;
371
	omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
372
	omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG, match);
373 374
}

375 376 377

void omap_dm_timer_set_pwm(struct omap_dm_timer *timer, int def_on,
			   int toggle, int trigger)
378 379 380 381
{
	u32 l;

	l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
382 383 384 385 386 387 388
	l &= ~(OMAP_TIMER_CTRL_GPOCFG | OMAP_TIMER_CTRL_SCPWM |
	       OMAP_TIMER_CTRL_PT | (0x03 << 10));
	if (def_on)
		l |= OMAP_TIMER_CTRL_SCPWM;
	if (toggle)
		l |= OMAP_TIMER_CTRL_PT;
	l |= trigger << 10;
389 390 391
	omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
}

392
void omap_dm_timer_set_prescaler(struct omap_dm_timer *timer, int prescaler)
393 394 395 396
{
	u32 l;

	l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
397 398 399 400 401
	l &= ~(OMAP_TIMER_CTRL_PRE | (0x07 << 2));
	if (prescaler >= 0x00 && prescaler <= 0x07) {
		l |= OMAP_TIMER_CTRL_PRE;
		l |= prescaler << 2;
	}
402 403 404
	omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
}

405 406
void omap_dm_timer_set_int_enable(struct omap_dm_timer *timer,
				  unsigned int value)
407
{
408
	omap_dm_timer_write_reg(timer, OMAP_TIMER_INT_EN_REG, value);
409 410
}

411
unsigned int omap_dm_timer_read_status(struct omap_dm_timer *timer)
412
{
413
	return omap_dm_timer_read_reg(timer, OMAP_TIMER_STAT_REG);
414 415
}

416
void omap_dm_timer_write_status(struct omap_dm_timer *timer, unsigned int value)
417
{
418
	omap_dm_timer_write_reg(timer, OMAP_TIMER_STAT_REG, value);
419 420
}

421
unsigned int omap_dm_timer_read_counter(struct omap_dm_timer *timer)
422
{
423
	return omap_dm_timer_read_reg(timer, OMAP_TIMER_COUNTER_REG);
424 425
}

T
Timo Teras 已提交
426 427 428 429 430
void omap_dm_timer_write_counter(struct omap_dm_timer *timer, unsigned int value)
{
	return omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG, value);
}

431
int omap_dm_timers_active(void)
432
{
433
	int i;
434

435 436
	for (i = 0; i < dm_timer_count; i++) {
		struct omap_dm_timer *timer;
437

438 439 440 441 442 443 444
		timer = &dm_timers[i];
		if (omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG) &
		    OMAP_TIMER_CTRL_ST)
			return 1;
	}
	return 0;
}
445

446
int omap_dm_timer_init(void)
447 448
{
	struct omap_dm_timer *timer;
449 450 451 452
	int i;

	if (!(cpu_is_omap16xx() || cpu_is_omap24xx()))
		return -ENODEV;
453 454

	spin_lock_init(&dm_timer_lock);
T
Timo Teras 已提交
455 456 457 458 459 460 461
#ifdef CONFIG_ARCH_OMAP2
	for (i = 0; i < ARRAY_SIZE(dm_source_names); i++) {
		dm_source_clocks[i] = clk_get(NULL, dm_source_names[i]);
		BUG_ON(dm_source_clocks[i] == NULL);
	}
#endif

462 463 464 465 466 467 468 469 470 471 472 473 474
	for (i = 0; i < dm_timer_count; i++) {
#ifdef CONFIG_ARCH_OMAP2
		char clk_name[16];
#endif

		timer = &dm_timers[i];
		timer->io_base = (void __iomem *) io_p2v(timer->phys_base);
#ifdef CONFIG_ARCH_OMAP2
		sprintf(clk_name, "gpt%d_ick", i + 1);
		timer->iclk = clk_get(NULL, clk_name);
		sprintf(clk_name, "gpt%d_fck", i + 1);
		timer->fclk = clk_get(NULL, clk_name);
#endif
475 476 477 478
	}

	return 0;
}