atmel-mci.c 57.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11
/*
 * Atmel MultiMedia Card Interface driver
 *
 * Copyright (C) 2004-2008 Atmel Corporation
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */
#include <linux/blkdev.h>
#include <linux/clk.h>
H
Haavard Skinnemoen 已提交
12
#include <linux/debugfs.h>
13
#include <linux/device.h>
14 15
#include <linux/dmaengine.h>
#include <linux/dma-mapping.h>
B
Ben Nizette 已提交
16
#include <linux/err.h>
D
David Brownell 已提交
17
#include <linux/gpio.h>
18 19 20 21 22 23
#include <linux/init.h>
#include <linux/interrupt.h>
#include <linux/ioport.h>
#include <linux/module.h>
#include <linux/platform_device.h>
#include <linux/scatterlist.h>
H
Haavard Skinnemoen 已提交
24
#include <linux/seq_file.h>
25
#include <linux/slab.h>
H
Haavard Skinnemoen 已提交
26
#include <linux/stat.h>
27
#include <linux/types.h>
28 29

#include <linux/mmc/host.h>
30
#include <linux/mmc/sdio.h>
31 32

#include <mach/atmel-mci.h>
33
#include <linux/atmel-mci.h>
34
#include <linux/atmel_pdc.h>
35 36 37 38

#include <asm/io.h>
#include <asm/unaligned.h>

39
#include <mach/cpu.h>
40
#include <mach/board.h>
41 42 43

#include "atmel-mci-regs.h"

44
#define ATMCI_DATA_ERROR_FLAGS	(ATMCI_DCRCE | ATMCI_DTOE | ATMCI_OVRE | ATMCI_UNRE)
45
#define ATMCI_DMA_THRESHOLD	16
46 47 48 49

enum {
	EVENT_CMD_COMPLETE = 0,
	EVENT_XFER_COMPLETE,
50 51 52 53 54
	EVENT_DATA_COMPLETE,
	EVENT_DATA_ERROR,
};

enum atmel_mci_state {
55 56
	STATE_IDLE = 0,
	STATE_SENDING_CMD,
57 58 59 60
	STATE_SENDING_DATA,
	STATE_DATA_BUSY,
	STATE_SENDING_STOP,
	STATE_DATA_ERROR,
61 62
};

63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79
enum atmci_xfer_dir {
	XFER_RECEIVE = 0,
	XFER_TRANSMIT,
};

enum atmci_pdc_buf {
	PDC_FIRST_BUF = 0,
	PDC_SECOND_BUF,
};

struct atmel_mci_caps {
	bool    has_dma;
	bool    has_pdc;
	bool    has_cfg_reg;
	bool    has_cstor_reg;
	bool    has_highspeed;
	bool    has_rwproof;
80
	bool	has_odd_clk_div;
81 82
};

83 84 85 86 87
struct atmel_mci_dma {
	struct dma_chan			*chan;
	struct dma_async_tx_descriptor	*data_desc;
};

88 89 90 91
/**
 * struct atmel_mci - MMC controller state shared between all slots
 * @lock: Spinlock protecting the queue and associated data.
 * @regs: Pointer to MMIO registers.
92
 * @sg: Scatterlist entry currently being processed by PIO or PDC code.
93 94 95 96 97 98 99
 * @pio_offset: Offset into the current scatterlist entry.
 * @cur_slot: The slot which is currently using the controller.
 * @mrq: The request currently being processed on @cur_slot,
 *	or NULL if the controller is idle.
 * @cmd: The command currently being sent to the card, or NULL.
 * @data: The data currently being transferred, or NULL if no data
 *	transfer is in progress.
100
 * @data_size: just data->blocks * data->blksz.
101 102
 * @dma: DMA client state.
 * @data_chan: DMA channel being used for the current data transfer.
103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119
 * @cmd_status: Snapshot of SR taken upon completion of the current
 *	command. Only valid when EVENT_CMD_COMPLETE is pending.
 * @data_status: Snapshot of SR taken upon completion of the current
 *	data transfer. Only valid when EVENT_DATA_COMPLETE or
 *	EVENT_DATA_ERROR is pending.
 * @stop_cmdr: Value to be loaded into CMDR when the stop command is
 *	to be sent.
 * @tasklet: Tasklet running the request state machine.
 * @pending_events: Bitmask of events flagged by the interrupt handler
 *	to be processed by the tasklet.
 * @completed_events: Bitmask of events which the state machine has
 *	processed.
 * @state: Tasklet state.
 * @queue: List of slots waiting for access to the controller.
 * @need_clock_update: Update the clock rate before the next request.
 * @need_reset: Reset controller before next request.
 * @mode_reg: Value of the MR register.
120
 * @cfg_reg: Value of the CFG register.
121 122 123 124 125 126
 * @bus_hz: The rate of @mck in Hz. This forms the basis for MMC bus
 *	rate and timeout calculations.
 * @mapbase: Physical address of the MMIO registers.
 * @mck: The peripheral bus clock hooked up to the MMC controller.
 * @pdev: Platform device associated with the MMC controller.
 * @slot: Slots sharing this MMC controller.
127 128 129 130 131 132 133
 * @caps: MCI capabilities depending on MCI version.
 * @prepare_data: function to setup MCI before data transfer which
 * depends on MCI capabilities.
 * @submit_data: function to start data transfer which depends on MCI
 * capabilities.
 * @stop_transfer: function to stop data transfer which depends on MCI
 * capabilities.
134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157
 *
 * Locking
 * =======
 *
 * @lock is a softirq-safe spinlock protecting @queue as well as
 * @cur_slot, @mrq and @state. These must always be updated
 * at the same time while holding @lock.
 *
 * @lock also protects mode_reg and need_clock_update since these are
 * used to synchronize mode register updates with the queue
 * processing.
 *
 * The @mrq field of struct atmel_mci_slot is also protected by @lock,
 * and must always be written at the same time as the slot is added to
 * @queue.
 *
 * @pending_events and @completed_events are accessed using atomic bit
 * operations, so they don't need any locking.
 *
 * None of the fields touched by the interrupt handler need any
 * locking. However, ordering is important: Before EVENT_DATA_ERROR or
 * EVENT_DATA_COMPLETE is set in @pending_events, all data-related
 * interrupts must be disabled and @data_status updated with a
 * snapshot of SR. Similarly, before EVENT_CMD_COMPLETE is set, the
L
Lucas De Marchi 已提交
158
 * CMDRDY interrupt must be disabled and @cmd_status updated with a
159 160 161 162
 * snapshot of SR, and before EVENT_XFER_COMPLETE can be set, the
 * bytes_xfered field of @data must be written. This is ensured by
 * using barriers.
 */
163
struct atmel_mci {
164
	spinlock_t		lock;
165 166 167 168 169
	void __iomem		*regs;

	struct scatterlist	*sg;
	unsigned int		pio_offset;

170
	struct atmel_mci_slot	*cur_slot;
171 172 173
	struct mmc_request	*mrq;
	struct mmc_command	*cmd;
	struct mmc_data		*data;
174
	unsigned int		data_size;
175

176 177
	struct atmel_mci_dma	dma;
	struct dma_chan		*data_chan;
178
	struct dma_slave_config	dma_conf;
179

180 181 182 183 184 185 186
	u32			cmd_status;
	u32			data_status;
	u32			stop_cmdr;

	struct tasklet_struct	tasklet;
	unsigned long		pending_events;
	unsigned long		completed_events;
187
	enum atmel_mci_state	state;
188
	struct list_head	queue;
189

190 191 192
	bool			need_clock_update;
	bool			need_reset;
	u32			mode_reg;
193
	u32			cfg_reg;
194 195 196 197
	unsigned long		bus_hz;
	unsigned long		mapbase;
	struct clk		*mck;
	struct platform_device	*pdev;
198

199
	struct atmel_mci_slot	*slot[ATMCI_MAX_NR_SLOTS];
200 201 202 203 204 205

	struct atmel_mci_caps   caps;

	u32 (*prepare_data)(struct atmel_mci *host, struct mmc_data *data);
	void (*submit_data)(struct atmel_mci *host, struct mmc_data *data);
	void (*stop_transfer)(struct atmel_mci *host);
206 207 208 209 210 211 212
};

/**
 * struct atmel_mci_slot - MMC slot state
 * @mmc: The mmc_host representing this slot.
 * @host: The MMC controller this slot is using.
 * @sdc_reg: Value of SDCR to be written before using this slot.
213
 * @sdio_irq: SDIO irq mask for this slot.
214 215 216 217 218 219 220 221 222 223
 * @mrq: mmc_request currently being processed or waiting to be
 *	processed, or NULL when the slot is idle.
 * @queue_node: List node for placing this node in the @queue list of
 *	&struct atmel_mci.
 * @clock: Clock rate configured by set_ios(). Protected by host->lock.
 * @flags: Random state bits associated with the slot.
 * @detect_pin: GPIO pin used for card detection, or negative if not
 *	available.
 * @wp_pin: GPIO pin used for card write protect sending, or negative
 *	if not available.
224
 * @detect_is_active_high: The state of the detect pin when it is active.
225 226 227 228 229 230 231
 * @detect_timer: Timer used for debouncing @detect_pin interrupts.
 */
struct atmel_mci_slot {
	struct mmc_host		*mmc;
	struct atmel_mci	*host;

	u32			sdc_reg;
232
	u32			sdio_irq;
233 234 235 236 237 238 239 240 241

	struct mmc_request	*mrq;
	struct list_head	queue_node;

	unsigned int		clock;
	unsigned long		flags;
#define ATMCI_CARD_PRESENT	0
#define ATMCI_CARD_NEED_INIT	1
#define ATMCI_SHUTDOWN		2
242
#define ATMCI_SUSPENDED		3
243 244 245

	int			detect_pin;
	int			wp_pin;
246
	bool			detect_is_active_high;
247 248

	struct timer_list	detect_timer;
249 250 251 252 253 254 255 256 257
};

#define atmci_test_and_clear_pending(host, event)		\
	test_and_clear_bit(event, &host->pending_events)
#define atmci_set_completed(host, event)			\
	set_bit(event, &host->completed_events)
#define atmci_set_pending(host, event)				\
	set_bit(event, &host->pending_events)

H
Haavard Skinnemoen 已提交
258 259 260 261 262 263
/*
 * The debugfs stuff below is mostly optimized away when
 * CONFIG_DEBUG_FS is not set.
 */
static int atmci_req_show(struct seq_file *s, void *v)
{
264 265
	struct atmel_mci_slot	*slot = s->private;
	struct mmc_request	*mrq;
H
Haavard Skinnemoen 已提交
266 267 268 269 270
	struct mmc_command	*cmd;
	struct mmc_command	*stop;
	struct mmc_data		*data;

	/* Make sure we get a consistent snapshot */
271 272
	spin_lock_bh(&slot->host->lock);
	mrq = slot->mrq;
H
Haavard Skinnemoen 已提交
273 274 275 276 277 278 279 280 281 282 283

	if (mrq) {
		cmd = mrq->cmd;
		data = mrq->data;
		stop = mrq->stop;

		if (cmd)
			seq_printf(s,
				"CMD%u(0x%x) flg %x rsp %x %x %x %x err %d\n",
				cmd->opcode, cmd->arg, cmd->flags,
				cmd->resp[0], cmd->resp[1], cmd->resp[2],
284
				cmd->resp[3], cmd->error);
H
Haavard Skinnemoen 已提交
285 286 287 288 289 290 291 292 293
		if (data)
			seq_printf(s, "DATA %u / %u * %u flg %x err %d\n",
				data->bytes_xfered, data->blocks,
				data->blksz, data->flags, data->error);
		if (stop)
			seq_printf(s,
				"CMD%u(0x%x) flg %x rsp %x %x %x %x err %d\n",
				stop->opcode, stop->arg, stop->flags,
				stop->resp[0], stop->resp[1], stop->resp[2],
294
				stop->resp[3], stop->error);
H
Haavard Skinnemoen 已提交
295 296
	}

297
	spin_unlock_bh(&slot->host->lock);
H
Haavard Skinnemoen 已提交
298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324

	return 0;
}

static int atmci_req_open(struct inode *inode, struct file *file)
{
	return single_open(file, atmci_req_show, inode->i_private);
}

static const struct file_operations atmci_req_fops = {
	.owner		= THIS_MODULE,
	.open		= atmci_req_open,
	.read		= seq_read,
	.llseek		= seq_lseek,
	.release	= single_release,
};

static void atmci_show_status_reg(struct seq_file *s,
		const char *regname, u32 value)
{
	static const char	*sr_bit[] = {
		[0]	= "CMDRDY",
		[1]	= "RXRDY",
		[2]	= "TXRDY",
		[3]	= "BLKE",
		[4]	= "DTIP",
		[5]	= "NOTBUSY",
325 326
		[6]	= "ENDRX",
		[7]	= "ENDTX",
H
Haavard Skinnemoen 已提交
327 328
		[8]	= "SDIOIRQA",
		[9]	= "SDIOIRQB",
329 330 331
		[12]	= "SDIOWAIT",
		[14]	= "RXBUFF",
		[15]	= "TXBUFE",
H
Haavard Skinnemoen 已提交
332 333 334 335 336 337 338
		[16]	= "RINDE",
		[17]	= "RDIRE",
		[18]	= "RCRCE",
		[19]	= "RENDE",
		[20]	= "RTOE",
		[21]	= "DCRCE",
		[22]	= "DTOE",
339 340 341 342 343
		[23]	= "CSTOE",
		[24]	= "BLKOVRE",
		[25]	= "DMADONE",
		[26]	= "FIFOEMPTY",
		[27]	= "XFRDONE",
H
Haavard Skinnemoen 已提交
344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365
		[30]	= "OVRE",
		[31]	= "UNRE",
	};
	unsigned int		i;

	seq_printf(s, "%s:\t0x%08x", regname, value);
	for (i = 0; i < ARRAY_SIZE(sr_bit); i++) {
		if (value & (1 << i)) {
			if (sr_bit[i])
				seq_printf(s, " %s", sr_bit[i]);
			else
				seq_puts(s, " UNKNOWN");
		}
	}
	seq_putc(s, '\n');
}

static int atmci_regs_show(struct seq_file *s, void *v)
{
	struct atmel_mci	*host = s->private;
	u32			*buf;

366
	buf = kmalloc(ATMCI_REGS_SIZE, GFP_KERNEL);
H
Haavard Skinnemoen 已提交
367 368 369
	if (!buf)
		return -ENOMEM;

370 371 372 373 374 375
	/*
	 * Grab a more or less consistent snapshot. Note that we're
	 * not disabling interrupts, so IMR and SR may not be
	 * consistent.
	 */
	spin_lock_bh(&host->lock);
376
	clk_enable(host->mck);
377
	memcpy_fromio(buf, host->regs, ATMCI_REGS_SIZE);
378
	clk_disable(host->mck);
379
	spin_unlock_bh(&host->lock);
H
Haavard Skinnemoen 已提交
380 381

	seq_printf(s, "MR:\t0x%08x%s%s CLKDIV=%u\n",
382 383 384 385 386 387 388
			buf[ATMCI_MR / 4],
			buf[ATMCI_MR / 4] & ATMCI_MR_RDPROOF ? " RDPROOF" : "",
			buf[ATMCI_MR / 4] & ATMCI_MR_WRPROOF ? " WRPROOF" : "",
			buf[ATMCI_MR / 4] & 0xff);
	seq_printf(s, "DTOR:\t0x%08x\n", buf[ATMCI_DTOR / 4]);
	seq_printf(s, "SDCR:\t0x%08x\n", buf[ATMCI_SDCR / 4]);
	seq_printf(s, "ARGR:\t0x%08x\n", buf[ATMCI_ARGR / 4]);
H
Haavard Skinnemoen 已提交
389
	seq_printf(s, "BLKR:\t0x%08x BCNT=%u BLKLEN=%u\n",
390 391 392
			buf[ATMCI_BLKR / 4],
			buf[ATMCI_BLKR / 4] & 0xffff,
			(buf[ATMCI_BLKR / 4] >> 16) & 0xffff);
393
	if (host->caps.has_cstor_reg)
394
		seq_printf(s, "CSTOR:\t0x%08x\n", buf[ATMCI_CSTOR / 4]);
H
Haavard Skinnemoen 已提交
395 396 397

	/* Don't read RSPR and RDR; it will consume the data there */

398 399
	atmci_show_status_reg(s, "SR", buf[ATMCI_SR / 4]);
	atmci_show_status_reg(s, "IMR", buf[ATMCI_IMR / 4]);
H
Haavard Skinnemoen 已提交
400

401
	if (host->caps.has_dma) {
402 403
		u32 val;

404
		val = buf[ATMCI_DMA / 4];
405 406 407 408
		seq_printf(s, "DMA:\t0x%08x OFFSET=%u CHKSIZE=%u%s\n",
				val, val & 3,
				((val >> 4) & 3) ?
					1 << (((val >> 4) & 3) + 1) : 1,
409
				val & ATMCI_DMAEN ? " DMAEN" : "");
410 411 412
	}
	if (host->caps.has_cfg_reg) {
		u32 val;
413

414
		val = buf[ATMCI_CFG / 4];
415 416
		seq_printf(s, "CFG:\t0x%08x%s%s%s%s\n",
				val,
417 418 419 420
				val & ATMCI_CFG_FIFOMODE_1DATA ? " FIFOMODE_ONE_DATA" : "",
				val & ATMCI_CFG_FERRCTRL_COR ? " FERRCTRL_CLEAR_ON_READ" : "",
				val & ATMCI_CFG_HSMODE ? " HSMODE" : "",
				val & ATMCI_CFG_LSYNC ? " LSYNC" : "");
421 422
	}

423 424
	kfree(buf);

H
Haavard Skinnemoen 已提交
425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440
	return 0;
}

static int atmci_regs_open(struct inode *inode, struct file *file)
{
	return single_open(file, atmci_regs_show, inode->i_private);
}

static const struct file_operations atmci_regs_fops = {
	.owner		= THIS_MODULE,
	.open		= atmci_regs_open,
	.read		= seq_read,
	.llseek		= seq_lseek,
	.release	= single_release,
};

441
static void atmci_init_debugfs(struct atmel_mci_slot *slot)
H
Haavard Skinnemoen 已提交
442
{
443 444 445 446
	struct mmc_host		*mmc = slot->mmc;
	struct atmel_mci	*host = slot->host;
	struct dentry		*root;
	struct dentry		*node;
H
Haavard Skinnemoen 已提交
447 448 449 450 451 452 453 454 455 456 457 458

	root = mmc->debugfs_root;
	if (!root)
		return;

	node = debugfs_create_file("regs", S_IRUSR, root, host,
			&atmci_regs_fops);
	if (IS_ERR(node))
		return;
	if (!node)
		goto err;

459
	node = debugfs_create_file("req", S_IRUSR, root, slot, &atmci_req_fops);
H
Haavard Skinnemoen 已提交
460 461 462
	if (!node)
		goto err;

463 464 465 466
	node = debugfs_create_u32("state", S_IRUSR, root, (u32 *)&host->state);
	if (!node)
		goto err;

H
Haavard Skinnemoen 已提交
467 468 469 470 471 472 473 474 475 476 477 478 479
	node = debugfs_create_x32("pending_events", S_IRUSR, root,
				     (u32 *)&host->pending_events);
	if (!node)
		goto err;

	node = debugfs_create_x32("completed_events", S_IRUSR, root,
				     (u32 *)&host->completed_events);
	if (!node)
		goto err;

	return;

err:
480
	dev_err(&mmc->class_dev, "failed to initialize debugfs for slot\n");
H
Haavard Skinnemoen 已提交
481
}
482

483
static inline unsigned int atmci_ns_to_clocks(struct atmel_mci *host,
484 485
					unsigned int ns)
{
486 487 488 489 490 491 492 493
	/*
	 * It is easier here to use us instead of ns for the timeout,
	 * it prevents from overflows during calculation.
	 */
	unsigned int us = DIV_ROUND_UP(ns, 1000);

	/* Maximum clock frequency is host->bus_hz/2 */
	return us * (DIV_ROUND_UP(host->bus_hz, 2000000));
494 495 496
}

static void atmci_set_timeout(struct atmel_mci *host,
497
		struct atmel_mci_slot *slot, struct mmc_data *data)
498 499 500 501 502 503 504 505
{
	static unsigned	dtomul_to_shift[] = {
		0, 4, 7, 8, 10, 12, 16, 20
	};
	unsigned	timeout;
	unsigned	dtocyc;
	unsigned	dtomul;

506 507
	timeout = atmci_ns_to_clocks(host, data->timeout_ns)
		+ data->timeout_clks;
508 509 510 511 512 513 514 515 516 517 518 519 520

	for (dtomul = 0; dtomul < 8; dtomul++) {
		unsigned shift = dtomul_to_shift[dtomul];
		dtocyc = (timeout + (1 << shift) - 1) >> shift;
		if (dtocyc < 15)
			break;
	}

	if (dtomul >= 8) {
		dtomul = 7;
		dtocyc = 15;
	}

521
	dev_vdbg(&slot->mmc->class_dev, "setting timeout to %u cycles\n",
522
			dtocyc << dtomul_to_shift[dtomul]);
523
	atmci_writel(host, ATMCI_DTOR, (ATMCI_DTOMUL(dtomul) | ATMCI_DTOCYC(dtocyc)));
524 525 526 527 528 529 530 531 532 533 534 535 536
}

/*
 * Return mask with command flags to be enabled for this command.
 */
static u32 atmci_prepare_command(struct mmc_host *mmc,
				 struct mmc_command *cmd)
{
	struct mmc_data	*data;
	u32		cmdr;

	cmd->error = -EINPROGRESS;

537
	cmdr = ATMCI_CMDR_CMDNB(cmd->opcode);
538 539 540

	if (cmd->flags & MMC_RSP_PRESENT) {
		if (cmd->flags & MMC_RSP_136)
541
			cmdr |= ATMCI_CMDR_RSPTYP_136BIT;
542
		else
543
			cmdr |= ATMCI_CMDR_RSPTYP_48BIT;
544 545 546 547 548 549 550
	}

	/*
	 * This should really be MAXLAT_5 for CMD2 and ACMD41, but
	 * it's too difficult to determine whether this is an ACMD or
	 * not. Better make it 64.
	 */
551
	cmdr |= ATMCI_CMDR_MAXLAT_64CYC;
552 553

	if (mmc->ios.bus_mode == MMC_BUSMODE_OPENDRAIN)
554
		cmdr |= ATMCI_CMDR_OPDCMD;
555 556 557

	data = cmd->data;
	if (data) {
558
		cmdr |= ATMCI_CMDR_START_XFER;
559 560

		if (cmd->opcode == SD_IO_RW_EXTENDED) {
561
			cmdr |= ATMCI_CMDR_SDIO_BLOCK;
562 563
		} else {
			if (data->flags & MMC_DATA_STREAM)
564
				cmdr |= ATMCI_CMDR_STREAM;
565
			else if (data->blocks > 1)
566
				cmdr |= ATMCI_CMDR_MULTI_BLOCK;
567
			else
568
				cmdr |= ATMCI_CMDR_BLOCK;
569
		}
570 571

		if (data->flags & MMC_DATA_READ)
572
			cmdr |= ATMCI_CMDR_TRDIR_READ;
573 574 575 576 577
	}

	return cmdr;
}

578
static void atmci_send_command(struct atmel_mci *host,
579
		struct mmc_command *cmd, u32 cmd_flags)
580 581 582 583
{
	WARN_ON(host->cmd);
	host->cmd = cmd;

584
	dev_vdbg(&host->pdev->dev,
585 586 587
			"start command: ARGR=0x%08x CMDR=0x%08x\n",
			cmd->arg, cmd_flags);

588 589
	atmci_writel(host, ATMCI_ARGR, cmd->arg);
	atmci_writel(host, ATMCI_CMDR, cmd_flags);
590 591
}

592
static void atmci_send_stop_cmd(struct atmel_mci *host, struct mmc_data *data)
593
{
594
	atmci_send_command(host, data->stop, host->stop_cmdr);
595
	atmci_writel(host, ATMCI_IER, ATMCI_CMDRDY);
596 597
}

598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615
/*
 * Configure given PDC buffer taking care of alignement issues.
 * Update host->data_size and host->sg.
 */
static void atmci_pdc_set_single_buf(struct atmel_mci *host,
	enum atmci_xfer_dir dir, enum atmci_pdc_buf buf_nb)
{
	u32 pointer_reg, counter_reg;

	if (dir == XFER_RECEIVE) {
		pointer_reg = ATMEL_PDC_RPR;
		counter_reg = ATMEL_PDC_RCR;
	} else {
		pointer_reg = ATMEL_PDC_TPR;
		counter_reg = ATMEL_PDC_TCR;
	}

	if (buf_nb == PDC_SECOND_BUF) {
616 617
		pointer_reg += ATMEL_PDC_SCND_BUF_OFF;
		counter_reg += ATMEL_PDC_SCND_BUF_OFF;
618 619 620
	}

	atmci_writel(host, pointer_reg, sg_dma_address(host->sg));
621
	if (host->data_size <= sg_dma_len(host->sg)) {
622 623 624 625 626 627 628 629 630 631 632
		if (host->data_size & 0x3) {
			/* If size is different from modulo 4, transfer bytes */
			atmci_writel(host, counter_reg, host->data_size);
			atmci_writel(host, ATMCI_MR, host->mode_reg | ATMCI_MR_PDCFBYTE);
		} else {
			/* Else transfer 32-bits words */
			atmci_writel(host, counter_reg, host->data_size / 4);
		}
		host->data_size = 0;
	} else {
		/* We assume the size of a page is 32-bits aligned */
633 634
		atmci_writel(host, counter_reg, sg_dma_len(host->sg) / 4);
		host->data_size -= sg_dma_len(host->sg);
635 636 637 638 639 640 641 642 643 644 645
		if (host->data_size)
			host->sg = sg_next(host->sg);
	}
}

/*
 * Configure PDC buffer according to the data size ie configuring one or two
 * buffers. Don't use this function if you want to configure only the second
 * buffer. In this case, use atmci_pdc_set_single_buf.
 */
static void atmci_pdc_set_both_buf(struct atmel_mci *host, int dir)
646
{
647 648 649 650 651 652 653 654 655 656 657
	atmci_pdc_set_single_buf(host, dir, PDC_FIRST_BUF);
	if (host->data_size)
		atmci_pdc_set_single_buf(host, dir, PDC_SECOND_BUF);
}

/*
 * Unmap sg lists, called when transfer is finished.
 */
static void atmci_pdc_cleanup(struct atmel_mci *host)
{
	struct mmc_data         *data = host->data;
658

659
	if (data)
660 661 662 663
		dma_unmap_sg(&host->pdev->dev,
				data->sg, data->sg_len,
				((data->flags & MMC_DATA_WRITE)
				 ? DMA_TO_DEVICE : DMA_FROM_DEVICE));
664 665
}

666 667 668 669 670 671
/*
 * Disable PDC transfers. Update pending flags to EVENT_XFER_COMPLETE after
 * having received ATMCI_TXBUFE or ATMCI_RXBUFF interrupt. Enable ATMCI_NOTBUSY
 * interrupt needed for both transfer directions.
 */
static void atmci_pdc_complete(struct atmel_mci *host)
672
{
673 674
	atmci_writel(host, ATMEL_PDC_PTCR, ATMEL_PDC_RXTDIS | ATMEL_PDC_TXTDIS);
	atmci_pdc_cleanup(host);
675

676 677 678 679 680
	/*
	 * If the card was removed, data will be NULL. No point trying
	 * to send the stop command or waiting for NBUSY in this case.
	 */
	if (host->data) {
681
		atmci_set_pending(host, EVENT_XFER_COMPLETE);
682
		tasklet_schedule(&host->tasklet);
683
		atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
684 685 686
	}
}

687 688 689 690 691 692 693 694 695 696 697 698 699 700
static void atmci_dma_cleanup(struct atmel_mci *host)
{
	struct mmc_data                 *data = host->data;

	if (data)
		dma_unmap_sg(host->dma.chan->device->dev,
				data->sg, data->sg_len,
				((data->flags & MMC_DATA_WRITE)
				 ? DMA_TO_DEVICE : DMA_FROM_DEVICE));
}

/*
 * This function is called by the DMA driver from tasklet context.
 */
701 702 703 704 705 706 707
static void atmci_dma_complete(void *arg)
{
	struct atmel_mci	*host = arg;
	struct mmc_data		*data = host->data;

	dev_vdbg(&host->pdev->dev, "DMA complete\n");

708
	if (host->caps.has_dma)
709
		/* Disable DMA hardware handshaking on MCI */
710
		atmci_writel(host, ATMCI_DMA, atmci_readl(host, ATMCI_DMA) & ~ATMCI_DMAEN);
711

712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741
	atmci_dma_cleanup(host);

	/*
	 * If the card was removed, data will be NULL. No point trying
	 * to send the stop command or waiting for NBUSY in this case.
	 */
	if (data) {
		atmci_set_pending(host, EVENT_XFER_COMPLETE);
		tasklet_schedule(&host->tasklet);

		/*
		 * Regardless of what the documentation says, we have
		 * to wait for NOTBUSY even after block read
		 * operations.
		 *
		 * When the DMA transfer is complete, the controller
		 * may still be reading the CRC from the card, i.e.
		 * the data transfer is still in progress and we
		 * haven't seen all the potential error bits yet.
		 *
		 * The interrupt handler will schedule a different
		 * tasklet to finish things up when the data transfer
		 * is completely done.
		 *
		 * We may not complete the mmc request here anyway
		 * because the mmc layer may call back and cause us to
		 * violate the "don't submit new operations from the
		 * completion callback" rule of the dma engine
		 * framework.
		 */
742
		atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
743 744 745
	}
}

746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828
/*
 * Returns a mask of interrupt flags to be enabled after the whole
 * request has been prepared.
 */
static u32 atmci_prepare_data(struct atmel_mci *host, struct mmc_data *data)
{
	u32 iflags;

	data->error = -EINPROGRESS;

	host->sg = data->sg;
	host->data = data;
	host->data_chan = NULL;

	iflags = ATMCI_DATA_ERROR_FLAGS;

	/*
	 * Errata: MMC data write operation with less than 12
	 * bytes is impossible.
	 *
	 * Errata: MCI Transmit Data Register (TDR) FIFO
	 * corruption when length is not multiple of 4.
	 */
	if (data->blocks * data->blksz < 12
			|| (data->blocks * data->blksz) & 3)
		host->need_reset = true;

	host->pio_offset = 0;
	if (data->flags & MMC_DATA_READ)
		iflags |= ATMCI_RXRDY;
	else
		iflags |= ATMCI_TXRDY;

	return iflags;
}

/*
 * Set interrupt flags and set block length into the MCI mode register even
 * if this value is also accessible in the MCI block register. It seems to be
 * necessary before the High Speed MCI version. It also map sg and configure
 * PDC registers.
 */
static u32
atmci_prepare_data_pdc(struct atmel_mci *host, struct mmc_data *data)
{
	u32 iflags, tmp;
	unsigned int sg_len;
	enum dma_data_direction dir;

	data->error = -EINPROGRESS;

	host->data = data;
	host->sg = data->sg;
	iflags = ATMCI_DATA_ERROR_FLAGS;

	/* Enable pdc mode */
	atmci_writel(host, ATMCI_MR, host->mode_reg | ATMCI_MR_PDCMODE);

	if (data->flags & MMC_DATA_READ) {
		dir = DMA_FROM_DEVICE;
		iflags |= ATMCI_ENDRX | ATMCI_RXBUFF;
	} else {
		dir = DMA_TO_DEVICE;
		iflags |= ATMCI_ENDTX | ATMCI_TXBUFE;
	}

	/* Set BLKLEN */
	tmp = atmci_readl(host, ATMCI_MR);
	tmp &= 0x0000ffff;
	tmp |= ATMCI_BLKLEN(data->blksz);
	atmci_writel(host, ATMCI_MR, tmp);

	/* Configure PDC */
	host->data_size = data->blocks * data->blksz;
	sg_len = dma_map_sg(&host->pdev->dev, data->sg, data->sg_len, dir);
	if (host->data_size)
		atmci_pdc_set_both_buf(host,
			((dir == DMA_FROM_DEVICE) ? XFER_RECEIVE : XFER_TRANSMIT));

	return iflags;
}

static u32
829
atmci_prepare_data_dma(struct atmel_mci *host, struct mmc_data *data)
830 831 832 833 834 835
{
	struct dma_chan			*chan;
	struct dma_async_tx_descriptor	*desc;
	struct scatterlist		*sg;
	unsigned int			i;
	enum dma_data_direction		direction;
836
	enum dma_transfer_direction	slave_dirn;
837
	unsigned int			sglen;
838 839 840 841 842 843 844 845 846
	u32 iflags;

	data->error = -EINPROGRESS;

	WARN_ON(host->data);
	host->sg = NULL;
	host->data = data;

	iflags = ATMCI_DATA_ERROR_FLAGS;
847 848 849 850 851 852

	/*
	 * We don't do DMA on "complex" transfers, i.e. with
	 * non-word-aligned buffers or lengths. Also, we don't bother
	 * with all the DMA setup overhead for short transfers.
	 */
853 854
	if (data->blocks * data->blksz < ATMCI_DMA_THRESHOLD)
		return atmci_prepare_data(host, data);
855
	if (data->blksz & 3)
856
		return atmci_prepare_data(host, data);
857 858 859

	for_each_sg(data->sg, sg, data->sg_len, i) {
		if (sg->offset & 3 || sg->length & 3)
860
			return atmci_prepare_data(host, data);
861 862 863 864
	}

	/* If we don't have a channel, we can't do DMA */
	chan = host->dma.chan;
865
	if (chan)
866 867 868 869 870
		host->data_chan = chan;

	if (!chan)
		return -ENODEV;

871
	if (host->caps.has_dma)
872
		atmci_writel(host, ATMCI_DMA, ATMCI_DMA_CHKSIZE(3) | ATMCI_DMAEN);
873

874
	if (data->flags & MMC_DATA_READ) {
875
		direction = DMA_FROM_DEVICE;
876
		host->dma_conf.direction = slave_dirn = DMA_DEV_TO_MEM;
877
	} else {
878
		direction = DMA_TO_DEVICE;
879
		host->dma_conf.direction = slave_dirn = DMA_MEM_TO_DEV;
880
	}
881

882
	sglen = dma_map_sg(chan->device->dev, data->sg,
883
			data->sg_len, direction);
884

885
	dmaengine_slave_config(chan, &host->dma_conf);
886
	desc = dmaengine_prep_slave_sg(chan,
887
			data->sg, sglen, slave_dirn,
888 889
			DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
	if (!desc)
890
		goto unmap_exit;
891 892 893 894 895

	host->dma.data_desc = desc;
	desc->callback = atmci_dma_complete;
	desc->callback_param = host;

896
	return iflags;
897
unmap_exit:
898
	dma_unmap_sg(chan->device->dev, data->sg, data->sg_len, direction);
899
	return -ENOMEM;
900 901
}

902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921
static void
atmci_submit_data(struct atmel_mci *host, struct mmc_data *data)
{
	return;
}

/*
 * Start PDC according to transfer direction.
 */
static void
atmci_submit_data_pdc(struct atmel_mci *host, struct mmc_data *data)
{
	if (data->flags & MMC_DATA_READ)
		atmci_writel(host, ATMEL_PDC_PTCR, ATMEL_PDC_RXTEN);
	else
		atmci_writel(host, ATMEL_PDC_PTCR, ATMEL_PDC_TXTEN);
}

static void
atmci_submit_data_dma(struct atmel_mci *host, struct mmc_data *data)
922 923 924 925 926
{
	struct dma_chan			*chan = host->data_chan;
	struct dma_async_tx_descriptor	*desc = host->dma.data_desc;

	if (chan) {
927 928
		dmaengine_submit(desc);
		dma_async_issue_pending(chan);
929 930 931
	}
}

932
static void atmci_stop_transfer(struct atmel_mci *host)
933 934
{
	atmci_set_pending(host, EVENT_XFER_COMPLETE);
935
	atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
936 937
}

938
/*
939
 * Stop data transfer because error(s) occured.
940
 */
941
static void atmci_stop_transfer_pdc(struct atmel_mci *host)
942
{
943 944 945
	atmci_set_pending(host, EVENT_XFER_COMPLETE);
	atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
}
946

947 948 949
static void atmci_stop_transfer_dma(struct atmel_mci *host)
{
	struct dma_chan *chan = host->data_chan;
950

951 952 953 954 955 956 957
	if (chan) {
		dmaengine_terminate_all(chan);
		atmci_dma_cleanup(host);
	} else {
		/* Data transfer was stopped by the interrupt handler */
		atmci_set_pending(host, EVENT_XFER_COMPLETE);
		atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
958
	}
959 960
}

961 962 963 964
/*
 * Start a request: prepare data if needed, prepare the command and activate
 * interrupts.
 */
965 966
static void atmci_start_request(struct atmel_mci *host,
		struct atmel_mci_slot *slot)
967
{
968
	struct mmc_request	*mrq;
969
	struct mmc_command	*cmd;
970
	struct mmc_data		*data;
971
	u32			iflags;
972
	u32			cmdflags;
973

974 975
	mrq = slot->mrq;
	host->cur_slot = slot;
976
	host->mrq = mrq;
977

978 979
	host->pending_events = 0;
	host->completed_events = 0;
980
	host->data_status = 0;
981

982
	if (host->need_reset) {
983 984
		iflags = atmci_readl(host, ATMCI_IMR);
		iflags &= (ATMCI_SDIOIRQA | ATMCI_SDIOIRQB);
985 986 987
		atmci_writel(host, ATMCI_CR, ATMCI_CR_SWRST);
		atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIEN);
		atmci_writel(host, ATMCI_MR, host->mode_reg);
988
		if (host->caps.has_cfg_reg)
989
			atmci_writel(host, ATMCI_CFG, host->cfg_reg);
990
		atmci_writel(host, ATMCI_IER, iflags);
991 992
		host->need_reset = false;
	}
993
	atmci_writel(host, ATMCI_SDCR, slot->sdc_reg);
994

995
	iflags = atmci_readl(host, ATMCI_IMR);
996
	if (iflags & ~(ATMCI_SDIOIRQA | ATMCI_SDIOIRQB))
997 998 999 1000 1001
		dev_warn(&slot->mmc->class_dev, "WARNING: IMR=0x%08x\n",
				iflags);

	if (unlikely(test_and_clear_bit(ATMCI_CARD_NEED_INIT, &slot->flags))) {
		/* Send init sequence (74 clock cycles) */
1002 1003
		atmci_writel(host, ATMCI_CMDR, ATMCI_CMDR_SPCMD_INIT);
		while (!(atmci_readl(host, ATMCI_SR) & ATMCI_CMDRDY))
1004 1005
			cpu_relax();
	}
1006
	iflags = 0;
1007 1008
	data = mrq->data;
	if (data) {
1009
		atmci_set_timeout(host, slot, data);
1010 1011

		/* Must set block count/size before sending command */
1012
		atmci_writel(host, ATMCI_BLKR, ATMCI_BCNT(data->blocks)
1013
				| ATMCI_BLKLEN(data->blksz));
1014
		dev_vdbg(&slot->mmc->class_dev, "BLKR=0x%08x\n",
1015
			ATMCI_BCNT(data->blocks) | ATMCI_BLKLEN(data->blksz));
1016

1017
		iflags |= host->prepare_data(host, data);
1018 1019
	}

1020
	iflags |= ATMCI_CMDRDY;
1021
	cmd = mrq->cmd;
1022
	cmdflags = atmci_prepare_command(slot->mmc, cmd);
1023
	atmci_send_command(host, cmd, cmdflags);
1024 1025

	if (data)
1026
		host->submit_data(host, data);
1027 1028

	if (mrq->stop) {
1029
		host->stop_cmdr = atmci_prepare_command(slot->mmc, mrq->stop);
1030
		host->stop_cmdr |= ATMCI_CMDR_STOP_XFER;
1031
		if (!(data->flags & MMC_DATA_WRITE))
1032
			host->stop_cmdr |= ATMCI_CMDR_TRDIR_READ;
1033
		if (data->flags & MMC_DATA_STREAM)
1034
			host->stop_cmdr |= ATMCI_CMDR_STREAM;
1035
		else
1036
			host->stop_cmdr |= ATMCI_CMDR_MULTI_BLOCK;
1037 1038 1039 1040 1041 1042 1043 1044
	}

	/*
	 * We could have enabled interrupts earlier, but I suspect
	 * that would open up a nice can of interesting race
	 * conditions (e.g. command and data complete, but stop not
	 * prepared yet.)
	 */
1045
	atmci_writel(host, ATMCI_IER, iflags);
1046
}
1047

1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063
static void atmci_queue_request(struct atmel_mci *host,
		struct atmel_mci_slot *slot, struct mmc_request *mrq)
{
	dev_vdbg(&slot->mmc->class_dev, "queue request: state=%d\n",
			host->state);

	spin_lock_bh(&host->lock);
	slot->mrq = mrq;
	if (host->state == STATE_IDLE) {
		host->state = STATE_SENDING_CMD;
		atmci_start_request(host, slot);
	} else {
		list_add_tail(&slot->queue_node, &host->queue);
	}
	spin_unlock_bh(&host->lock);
}
1064

1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094
static void atmci_request(struct mmc_host *mmc, struct mmc_request *mrq)
{
	struct atmel_mci_slot	*slot = mmc_priv(mmc);
	struct atmel_mci	*host = slot->host;
	struct mmc_data		*data;

	WARN_ON(slot->mrq);

	/*
	 * We may "know" the card is gone even though there's still an
	 * electrical connection. If so, we really need to communicate
	 * this to the MMC core since there won't be any more
	 * interrupts as the card is completely removed. Otherwise,
	 * the MMC core might believe the card is still there even
	 * though the card was just removed very slowly.
	 */
	if (!test_bit(ATMCI_CARD_PRESENT, &slot->flags)) {
		mrq->cmd->error = -ENOMEDIUM;
		mmc_request_done(mmc, mrq);
		return;
	}

	/* We don't support multiple blocks of weird lengths. */
	data = mrq->data;
	if (data && data->blocks > 1 && data->blksz & 3) {
		mrq->cmd->error = -EINVAL;
		mmc_request_done(mmc, mrq);
	}

	atmci_queue_request(host, slot, mrq);
1095 1096 1097 1098
}

static void atmci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
{
1099 1100 1101
	struct atmel_mci_slot	*slot = mmc_priv(mmc);
	struct atmel_mci	*host = slot->host;
	unsigned int		i;
1102

1103
	slot->sdc_reg &= ~ATMCI_SDCBUS_MASK;
1104 1105
	switch (ios->bus_width) {
	case MMC_BUS_WIDTH_1:
1106
		slot->sdc_reg |= ATMCI_SDCBUS_1BIT;
1107 1108
		break;
	case MMC_BUS_WIDTH_4:
1109
		slot->sdc_reg |= ATMCI_SDCBUS_4BIT;
1110 1111 1112
		break;
	}

1113
	if (ios->clock) {
1114
		unsigned int clock_min = ~0U;
1115 1116
		u32 clkdiv;

1117 1118
		spin_lock_bh(&host->lock);
		if (!host->mode_reg) {
1119
			clk_enable(host->mck);
1120 1121
			atmci_writel(host, ATMCI_CR, ATMCI_CR_SWRST);
			atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIEN);
1122
			if (host->caps.has_cfg_reg)
1123
				atmci_writel(host, ATMCI_CFG, host->cfg_reg);
1124
		}
1125

1126 1127 1128 1129 1130
		/*
		 * Use mirror of ios->clock to prevent race with mmc
		 * core ios update when finding the minimum.
		 */
		slot->clock = ios->clock;
1131
		for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
1132 1133 1134 1135 1136 1137
			if (host->slot[i] && host->slot[i]->clock
					&& host->slot[i]->clock < clock_min)
				clock_min = host->slot[i]->clock;
		}

		/* Calculate clock divider */
1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156
		if (host->caps.has_odd_clk_div) {
			clkdiv = DIV_ROUND_UP(host->bus_hz, clock_min) - 2;
			if (clkdiv > 511) {
				dev_warn(&mmc->class_dev,
				         "clock %u too slow; using %lu\n",
				         clock_min, host->bus_hz / (511 + 2));
				clkdiv = 511;
			}
			host->mode_reg = ATMCI_MR_CLKDIV(clkdiv >> 1)
			                 | ATMCI_MR_CLKODD(clkdiv & 1);
		} else {
			clkdiv = DIV_ROUND_UP(host->bus_hz, 2 * clock_min) - 1;
			if (clkdiv > 255) {
				dev_warn(&mmc->class_dev,
				         "clock %u too slow; using %lu\n",
				         clock_min, host->bus_hz / (2 * 256));
				clkdiv = 255;
			}
			host->mode_reg = ATMCI_MR_CLKDIV(clkdiv);
1157 1158
		}

1159 1160 1161 1162 1163
		/*
		 * WRPROOF and RDPROOF prevent overruns/underruns by
		 * stopping the clock when the FIFO is full/empty.
		 * This state is not expected to last for long.
		 */
1164
		if (host->caps.has_rwproof)
1165
			host->mode_reg |= (ATMCI_MR_WRPROOF | ATMCI_MR_RDPROOF);
1166

1167
		if (host->caps.has_cfg_reg) {
1168 1169
			/* setup High Speed mode in relation with card capacity */
			if (ios->timing == MMC_TIMING_SD_HS)
1170
				host->cfg_reg |= ATMCI_CFG_HSMODE;
1171
			else
1172
				host->cfg_reg &= ~ATMCI_CFG_HSMODE;
1173 1174 1175
		}

		if (list_empty(&host->queue)) {
1176
			atmci_writel(host, ATMCI_MR, host->mode_reg);
1177
			if (host->caps.has_cfg_reg)
1178
				atmci_writel(host, ATMCI_CFG, host->cfg_reg);
1179
		} else {
1180
			host->need_clock_update = true;
1181
		}
1182 1183

		spin_unlock_bh(&host->lock);
1184
	} else {
1185 1186 1187 1188
		bool any_slot_active = false;

		spin_lock_bh(&host->lock);
		slot->clock = 0;
1189
		for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
1190 1191 1192 1193
			if (host->slot[i] && host->slot[i]->clock) {
				any_slot_active = true;
				break;
			}
1194
		}
1195
		if (!any_slot_active) {
1196
			atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIDIS);
1197
			if (host->mode_reg) {
1198
				atmci_readl(host, ATMCI_MR);
1199 1200 1201 1202 1203
				clk_disable(host->mck);
			}
			host->mode_reg = 0;
		}
		spin_unlock_bh(&host->lock);
1204 1205 1206
	}

	switch (ios->power_mode) {
1207 1208 1209
	case MMC_POWER_UP:
		set_bit(ATMCI_CARD_NEED_INIT, &slot->flags);
		break;
1210 1211 1212 1213 1214
	default:
		/*
		 * TODO: None of the currently available AVR32-based
		 * boards allow MMC power to be turned off. Implement
		 * power control when this can be tested properly.
1215 1216 1217 1218 1219 1220 1221
		 *
		 * We also need to hook this into the clock management
		 * somehow so that newly inserted cards aren't
		 * subjected to a fast clock before we have a chance
		 * to figure out what the maximum rate is. Currently,
		 * there's no way to avoid this, and there never will
		 * be for boards that don't support power control.
1222 1223 1224 1225 1226 1227 1228
		 */
		break;
	}
}

static int atmci_get_ro(struct mmc_host *mmc)
{
1229 1230
	int			read_only = -ENOSYS;
	struct atmel_mci_slot	*slot = mmc_priv(mmc);
1231

1232 1233
	if (gpio_is_valid(slot->wp_pin)) {
		read_only = gpio_get_value(slot->wp_pin);
1234 1235 1236 1237 1238 1239 1240
		dev_dbg(&mmc->class_dev, "card is %s\n",
				read_only ? "read-only" : "read-write");
	}

	return read_only;
}

1241 1242 1243 1244 1245 1246
static int atmci_get_cd(struct mmc_host *mmc)
{
	int			present = -ENOSYS;
	struct atmel_mci_slot	*slot = mmc_priv(mmc);

	if (gpio_is_valid(slot->detect_pin)) {
1247 1248
		present = !(gpio_get_value(slot->detect_pin) ^
			    slot->detect_is_active_high);
1249 1250 1251 1252 1253 1254 1255
		dev_dbg(&mmc->class_dev, "card is %spresent\n",
				present ? "" : "not ");
	}

	return present;
}

1256 1257 1258 1259 1260 1261
static void atmci_enable_sdio_irq(struct mmc_host *mmc, int enable)
{
	struct atmel_mci_slot	*slot = mmc_priv(mmc);
	struct atmel_mci	*host = slot->host;

	if (enable)
1262
		atmci_writel(host, ATMCI_IER, slot->sdio_irq);
1263
	else
1264
		atmci_writel(host, ATMCI_IDR, slot->sdio_irq);
1265 1266
}

1267
static const struct mmc_host_ops atmci_ops = {
1268 1269 1270
	.request	= atmci_request,
	.set_ios	= atmci_set_ios,
	.get_ro		= atmci_get_ro,
1271
	.get_cd		= atmci_get_cd,
1272
	.enable_sdio_irq = atmci_enable_sdio_irq,
1273 1274
};

1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287
/* Called with host->lock held */
static void atmci_request_end(struct atmel_mci *host, struct mmc_request *mrq)
	__releases(&host->lock)
	__acquires(&host->lock)
{
	struct atmel_mci_slot	*slot = NULL;
	struct mmc_host		*prev_mmc = host->cur_slot->mmc;

	WARN_ON(host->cmd || host->data);

	/*
	 * Update the MMC clock rate if necessary. This may be
	 * necessary if set_ios() is called when a different slot is
L
Lucas De Marchi 已提交
1288
	 * busy transferring data.
1289
	 */
1290
	if (host->need_clock_update) {
1291
		atmci_writel(host, ATMCI_MR, host->mode_reg);
1292
		if (host->caps.has_cfg_reg)
1293
			atmci_writel(host, ATMCI_CFG, host->cfg_reg);
1294
	}
1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315

	host->cur_slot->mrq = NULL;
	host->mrq = NULL;
	if (!list_empty(&host->queue)) {
		slot = list_entry(host->queue.next,
				struct atmel_mci_slot, queue_node);
		list_del(&slot->queue_node);
		dev_vdbg(&host->pdev->dev, "list not empty: %s is next\n",
				mmc_hostname(slot->mmc));
		host->state = STATE_SENDING_CMD;
		atmci_start_request(host, slot);
	} else {
		dev_vdbg(&host->pdev->dev, "list empty\n");
		host->state = STATE_IDLE;
	}

	spin_unlock(&host->lock);
	mmc_request_done(prev_mmc, mrq);
	spin_lock(&host->lock);
}

1316
static void atmci_command_complete(struct atmel_mci *host,
1317
			struct mmc_command *cmd)
1318
{
1319 1320
	u32		status = host->cmd_status;

1321
	/* Read the response from the card (up to 16 bytes) */
1322 1323 1324 1325
	cmd->resp[0] = atmci_readl(host, ATMCI_RSPR);
	cmd->resp[1] = atmci_readl(host, ATMCI_RSPR);
	cmd->resp[2] = atmci_readl(host, ATMCI_RSPR);
	cmd->resp[3] = atmci_readl(host, ATMCI_RSPR);
1326

1327
	if (status & ATMCI_RTOE)
1328
		cmd->error = -ETIMEDOUT;
1329
	else if ((cmd->flags & MMC_RSP_CRC) && (status & ATMCI_RCRCE))
1330
		cmd->error = -EILSEQ;
1331
	else if (status & (ATMCI_RINDE | ATMCI_RDIRE | ATMCI_RENDE))
1332 1333 1334 1335 1336
		cmd->error = -EIO;
	else
		cmd->error = 0;

	if (cmd->error) {
1337
		dev_dbg(&host->pdev->dev,
1338 1339 1340
			"command error: status=0x%08x\n", status);

		if (cmd->data) {
1341
			host->stop_transfer(host);
1342
			host->data = NULL;
1343
			atmci_writel(host, ATMCI_IDR, ATMCI_NOTBUSY
1344
					| ATMCI_TXRDY | ATMCI_RXRDY
1345 1346 1347 1348 1349 1350 1351
					| ATMCI_DATA_ERROR_FLAGS);
		}
	}
}

static void atmci_detect_change(unsigned long data)
{
1352 1353 1354
	struct atmel_mci_slot	*slot = (struct atmel_mci_slot *)data;
	bool			present;
	bool			present_old;
1355 1356

	/*
1357 1358 1359 1360
	 * atmci_cleanup_slot() sets the ATMCI_SHUTDOWN flag before
	 * freeing the interrupt. We must not re-enable the interrupt
	 * if it has been freed, and if we're shutting down, it
	 * doesn't really matter whether the card is present or not.
1361 1362
	 */
	smp_rmb();
1363
	if (test_bit(ATMCI_SHUTDOWN, &slot->flags))
1364 1365
		return;

1366
	enable_irq(gpio_to_irq(slot->detect_pin));
1367 1368
	present = !(gpio_get_value(slot->detect_pin) ^
		    slot->detect_is_active_high);
1369
	present_old = test_bit(ATMCI_CARD_PRESENT, &slot->flags);
1370

1371 1372
	dev_vdbg(&slot->mmc->class_dev, "detect change: %d (was %d)\n",
			present, present_old);
1373

1374 1375 1376 1377 1378
	if (present != present_old) {
		struct atmel_mci	*host = slot->host;
		struct mmc_request	*mrq;

		dev_dbg(&slot->mmc->class_dev, "card %s\n",
1379 1380
			present ? "inserted" : "removed");

1381 1382 1383 1384 1385 1386
		spin_lock(&host->lock);

		if (!present)
			clear_bit(ATMCI_CARD_PRESENT, &slot->flags);
		else
			set_bit(ATMCI_CARD_PRESENT, &slot->flags);
1387 1388

		/* Clean up queue if present */
1389
		mrq = slot->mrq;
1390
		if (mrq) {
1391 1392 1393 1394 1395
			if (mrq == host->mrq) {
				/*
				 * Reset controller to terminate any ongoing
				 * commands or data transfers.
				 */
1396 1397 1398
				atmci_writel(host, ATMCI_CR, ATMCI_CR_SWRST);
				atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIEN);
				atmci_writel(host, ATMCI_MR, host->mode_reg);
1399
				if (host->caps.has_cfg_reg)
1400
					atmci_writel(host, ATMCI_CFG, host->cfg_reg);
1401 1402 1403 1404 1405 1406

				host->data = NULL;
				host->cmd = NULL;

				switch (host->state) {
				case STATE_IDLE:
1407
					break;
1408 1409 1410 1411 1412 1413
				case STATE_SENDING_CMD:
					mrq->cmd->error = -ENOMEDIUM;
					if (!mrq->data)
						break;
					/* fall through */
				case STATE_SENDING_DATA:
1414
					mrq->data->error = -ENOMEDIUM;
1415
					host->stop_transfer(host);
1416
					break;
1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427
				case STATE_DATA_BUSY:
				case STATE_DATA_ERROR:
					if (mrq->data->error == -EINPROGRESS)
						mrq->data->error = -ENOMEDIUM;
					if (!mrq->stop)
						break;
					/* fall through */
				case STATE_SENDING_STOP:
					mrq->stop->error = -ENOMEDIUM;
					break;
				}
1428

1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441
				atmci_request_end(host, mrq);
			} else {
				list_del(&slot->queue_node);
				mrq->cmd->error = -ENOMEDIUM;
				if (mrq->data)
					mrq->data->error = -ENOMEDIUM;
				if (mrq->stop)
					mrq->stop->error = -ENOMEDIUM;

				spin_unlock(&host->lock);
				mmc_request_done(slot->mmc, mrq);
				spin_lock(&host->lock);
			}
1442
		}
1443
		spin_unlock(&host->lock);
1444

1445
		mmc_detect_change(slot->mmc, 0);
1446 1447 1448 1449 1450
	}
}

static void atmci_tasklet_func(unsigned long priv)
{
1451
	struct atmel_mci	*host = (struct atmel_mci *)priv;
1452 1453
	struct mmc_request	*mrq = host->mrq;
	struct mmc_data		*data = host->data;
1454 1455 1456 1457 1458
	struct mmc_command	*cmd = host->cmd;
	enum atmel_mci_state	state = host->state;
	enum atmel_mci_state	prev_state;
	u32			status;

1459 1460
	spin_lock(&host->lock);

1461
	state = host->state;
1462

1463
	dev_vdbg(&host->pdev->dev,
1464 1465
		"tasklet: state %u pending/completed/mask %lx/%lx/%x\n",
		state, host->pending_events, host->completed_events,
1466
		atmci_readl(host, ATMCI_IMR));
1467

1468 1469
	do {
		prev_state = state;
1470

1471
		switch (state) {
1472 1473 1474
		case STATE_IDLE:
			break;

1475 1476 1477 1478
		case STATE_SENDING_CMD:
			if (!atmci_test_and_clear_pending(host,
						EVENT_CMD_COMPLETE))
				break;
1479

1480 1481 1482 1483
			host->cmd = NULL;
			atmci_set_completed(host, EVENT_CMD_COMPLETE);
			atmci_command_complete(host, mrq->cmd);
			if (!mrq->data || cmd->error) {
1484 1485
				atmci_request_end(host, host->mrq);
				goto unlock;
1486
			}
1487

1488 1489
			prev_state = state = STATE_SENDING_DATA;
			/* fall through */
1490

1491 1492 1493
		case STATE_SENDING_DATA:
			if (atmci_test_and_clear_pending(host,
						EVENT_DATA_ERROR)) {
1494
				host->stop_transfer(host);
1495
				if (data->stop)
1496
					atmci_send_stop_cmd(host, data);
1497 1498 1499
				state = STATE_DATA_ERROR;
				break;
			}
1500

1501 1502 1503
			if (!atmci_test_and_clear_pending(host,
						EVENT_XFER_COMPLETE))
				break;
1504

1505 1506 1507
			atmci_set_completed(host, EVENT_XFER_COMPLETE);
			prev_state = state = STATE_DATA_BUSY;
			/* fall through */
1508

1509 1510 1511 1512 1513 1514 1515 1516 1517
		case STATE_DATA_BUSY:
			if (!atmci_test_and_clear_pending(host,
						EVENT_DATA_COMPLETE))
				break;

			host->data = NULL;
			atmci_set_completed(host, EVENT_DATA_COMPLETE);
			status = host->data_status;
			if (unlikely(status & ATMCI_DATA_ERROR_FLAGS)) {
1518
				if (status & ATMCI_DTOE) {
1519
					dev_dbg(&host->pdev->dev,
1520 1521
							"data timeout error\n");
					data->error = -ETIMEDOUT;
1522
				} else if (status & ATMCI_DCRCE) {
1523
					dev_dbg(&host->pdev->dev,
1524 1525 1526
							"data CRC error\n");
					data->error = -EILSEQ;
				} else {
1527
					dev_dbg(&host->pdev->dev,
1528 1529 1530 1531 1532 1533 1534
						"data FIFO error (status=%08x)\n",
						status);
					data->error = -EIO;
				}
			} else {
				data->bytes_xfered = data->blocks * data->blksz;
				data->error = 0;
1535
				atmci_writel(host, ATMCI_IDR, ATMCI_DATA_ERROR_FLAGS);
1536 1537 1538
			}

			if (!data->stop) {
1539 1540
				atmci_request_end(host, host->mrq);
				goto unlock;
1541
			}
1542

1543 1544
			prev_state = state = STATE_SENDING_STOP;
			if (!data->error)
1545
				atmci_send_stop_cmd(host, data);
1546 1547 1548 1549 1550 1551 1552 1553 1554
			/* fall through */

		case STATE_SENDING_STOP:
			if (!atmci_test_and_clear_pending(host,
						EVENT_CMD_COMPLETE))
				break;

			host->cmd = NULL;
			atmci_command_complete(host, mrq->stop);
1555 1556
			atmci_request_end(host, host->mrq);
			goto unlock;
1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568

		case STATE_DATA_ERROR:
			if (!atmci_test_and_clear_pending(host,
						EVENT_XFER_COMPLETE))
				break;

			state = STATE_DATA_BUSY;
			break;
		}
	} while (state != prev_state);

	host->state = state;
1569 1570 1571

unlock:
	spin_unlock(&host->lock);
1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584
}

static void atmci_read_data_pio(struct atmel_mci *host)
{
	struct scatterlist	*sg = host->sg;
	void			*buf = sg_virt(sg);
	unsigned int		offset = host->pio_offset;
	struct mmc_data		*data = host->data;
	u32			value;
	u32			status;
	unsigned int		nbytes = 0;

	do {
1585
		value = atmci_readl(host, ATMCI_RDR);
1586 1587 1588 1589 1590 1591 1592
		if (likely(offset + 4 <= sg->length)) {
			put_unaligned(value, (u32 *)(buf + offset));

			offset += 4;
			nbytes += 4;

			if (offset == sg->length) {
1593
				flush_dcache_page(sg_page(sg));
1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616
				host->sg = sg = sg_next(sg);
				if (!sg)
					goto done;

				offset = 0;
				buf = sg_virt(sg);
			}
		} else {
			unsigned int remaining = sg->length - offset;
			memcpy(buf + offset, &value, remaining);
			nbytes += remaining;

			flush_dcache_page(sg_page(sg));
			host->sg = sg = sg_next(sg);
			if (!sg)
				goto done;

			offset = 4 - remaining;
			buf = sg_virt(sg);
			memcpy(buf, (u8 *)&value + remaining, offset);
			nbytes += offset;
		}

1617
		status = atmci_readl(host, ATMCI_SR);
1618
		if (status & ATMCI_DATA_ERROR_FLAGS) {
1619
			atmci_writel(host, ATMCI_IDR, (ATMCI_NOTBUSY | ATMCI_RXRDY
1620 1621
						| ATMCI_DATA_ERROR_FLAGS));
			host->data_status = status;
1622 1623
			data->bytes_xfered += nbytes;
			smp_wmb();
1624 1625
			atmci_set_pending(host, EVENT_DATA_ERROR);
			tasklet_schedule(&host->tasklet);
1626
			return;
1627
		}
1628
	} while (status & ATMCI_RXRDY);
1629 1630 1631 1632 1633 1634 1635

	host->pio_offset = offset;
	data->bytes_xfered += nbytes;

	return;

done:
1636 1637
	atmci_writel(host, ATMCI_IDR, ATMCI_RXRDY);
	atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
1638
	data->bytes_xfered += nbytes;
1639
	smp_wmb();
1640
	atmci_set_pending(host, EVENT_XFER_COMPLETE);
1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655
}

static void atmci_write_data_pio(struct atmel_mci *host)
{
	struct scatterlist	*sg = host->sg;
	void			*buf = sg_virt(sg);
	unsigned int		offset = host->pio_offset;
	struct mmc_data		*data = host->data;
	u32			value;
	u32			status;
	unsigned int		nbytes = 0;

	do {
		if (likely(offset + 4 <= sg->length)) {
			value = get_unaligned((u32 *)(buf + offset));
1656
			atmci_writel(host, ATMCI_TDR, value);
1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676

			offset += 4;
			nbytes += 4;
			if (offset == sg->length) {
				host->sg = sg = sg_next(sg);
				if (!sg)
					goto done;

				offset = 0;
				buf = sg_virt(sg);
			}
		} else {
			unsigned int remaining = sg->length - offset;

			value = 0;
			memcpy(&value, buf + offset, remaining);
			nbytes += remaining;

			host->sg = sg = sg_next(sg);
			if (!sg) {
1677
				atmci_writel(host, ATMCI_TDR, value);
1678 1679 1680 1681 1682 1683
				goto done;
			}

			offset = 4 - remaining;
			buf = sg_virt(sg);
			memcpy((u8 *)&value + remaining, buf, offset);
1684
			atmci_writel(host, ATMCI_TDR, value);
1685 1686 1687
			nbytes += offset;
		}

1688
		status = atmci_readl(host, ATMCI_SR);
1689
		if (status & ATMCI_DATA_ERROR_FLAGS) {
1690
			atmci_writel(host, ATMCI_IDR, (ATMCI_NOTBUSY | ATMCI_TXRDY
1691 1692
						| ATMCI_DATA_ERROR_FLAGS));
			host->data_status = status;
1693 1694
			data->bytes_xfered += nbytes;
			smp_wmb();
1695 1696
			atmci_set_pending(host, EVENT_DATA_ERROR);
			tasklet_schedule(&host->tasklet);
1697
			return;
1698
		}
1699
	} while (status & ATMCI_TXRDY);
1700 1701 1702 1703 1704 1705 1706

	host->pio_offset = offset;
	data->bytes_xfered += nbytes;

	return;

done:
1707 1708
	atmci_writel(host, ATMCI_IDR, ATMCI_TXRDY);
	atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
1709
	data->bytes_xfered += nbytes;
1710
	smp_wmb();
1711
	atmci_set_pending(host, EVENT_XFER_COMPLETE);
1712 1713
}

1714
static void atmci_cmd_interrupt(struct atmel_mci *host, u32 status)
1715
{
1716
	atmci_writel(host, ATMCI_IDR, ATMCI_CMDRDY);
1717

1718
	host->cmd_status = status;
1719
	smp_wmb();
1720
	atmci_set_pending(host, EVENT_CMD_COMPLETE);
1721 1722 1723
	tasklet_schedule(&host->tasklet);
}

1724 1725 1726 1727
static void atmci_sdio_interrupt(struct atmel_mci *host, u32 status)
{
	int	i;

1728
	for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
1729 1730 1731 1732 1733 1734 1735 1736
		struct atmel_mci_slot *slot = host->slot[i];
		if (slot && (status & slot->sdio_irq)) {
			mmc_signal_sdio_irq(slot->mmc);
		}
	}
}


1737 1738
static irqreturn_t atmci_interrupt(int irq, void *dev_id)
{
1739
	struct atmel_mci	*host = dev_id;
1740 1741 1742 1743
	u32			status, mask, pending;
	unsigned int		pass_count = 0;

	do {
1744 1745
		status = atmci_readl(host, ATMCI_SR);
		mask = atmci_readl(host, ATMCI_IMR);
1746 1747 1748 1749 1750
		pending = status & mask;
		if (!pending)
			break;

		if (pending & ATMCI_DATA_ERROR_FLAGS) {
1751
			atmci_writel(host, ATMCI_IDR, ATMCI_DATA_ERROR_FLAGS
1752
					| ATMCI_RXRDY | ATMCI_TXRDY);
1753
			pending &= atmci_readl(host, ATMCI_IMR);
1754

1755
			host->data_status = status;
1756
			smp_wmb();
1757 1758 1759
			atmci_set_pending(host, EVENT_DATA_ERROR);
			tasklet_schedule(&host->tasklet);
		}
1760 1761 1762

		if (pending & ATMCI_TXBUFE) {
			atmci_writel(host, ATMCI_IDR, ATMCI_TXBUFE);
1763
			atmci_writel(host, ATMCI_IDR, ATMCI_ENDTX);
1764 1765 1766 1767 1768 1769 1770
			/*
			 * We can receive this interruption before having configured
			 * the second pdc buffer, so we need to reconfigure first and
			 * second buffers again
			 */
			if (host->data_size) {
				atmci_pdc_set_both_buf(host, XFER_TRANSMIT);
1771
				atmci_writel(host, ATMCI_IER, ATMCI_ENDTX);
1772 1773 1774 1775
				atmci_writel(host, ATMCI_IER, ATMCI_TXBUFE);
			} else {
				atmci_pdc_complete(host);
			}
1776 1777
		} else if (pending & ATMCI_ENDTX) {
			atmci_writel(host, ATMCI_IDR, ATMCI_ENDTX);
1778 1779 1780

			if (host->data_size) {
				atmci_pdc_set_single_buf(host,
1781 1782
						XFER_TRANSMIT, PDC_SECOND_BUF);
				atmci_writel(host, ATMCI_IER, ATMCI_ENDTX);
1783 1784 1785 1786 1787
			}
		}

		if (pending & ATMCI_RXBUFF) {
			atmci_writel(host, ATMCI_IDR, ATMCI_RXBUFF);
1788
			atmci_writel(host, ATMCI_IDR, ATMCI_ENDRX);
1789 1790 1791 1792 1793 1794 1795
			/*
			 * We can receive this interruption before having configured
			 * the second pdc buffer, so we need to reconfigure first and
			 * second buffers again
			 */
			if (host->data_size) {
				atmci_pdc_set_both_buf(host, XFER_RECEIVE);
1796
				atmci_writel(host, ATMCI_IER, ATMCI_ENDRX);
1797 1798 1799 1800
				atmci_writel(host, ATMCI_IER, ATMCI_RXBUFF);
			} else {
				atmci_pdc_complete(host);
			}
1801 1802 1803 1804 1805 1806 1807 1808
		} else if (pending & ATMCI_ENDRX) {
			atmci_writel(host, ATMCI_IDR, ATMCI_ENDRX);

			if (host->data_size) {
				atmci_pdc_set_single_buf(host,
						XFER_RECEIVE, PDC_SECOND_BUF);
				atmci_writel(host, ATMCI_IER, ATMCI_ENDRX);
			}
1809 1810
		}

1811

1812
		if (pending & ATMCI_NOTBUSY) {
1813
			atmci_writel(host, ATMCI_IDR,
1814
					ATMCI_DATA_ERROR_FLAGS | ATMCI_NOTBUSY);
1815 1816
			if (!host->data_status)
				host->data_status = status;
1817
			smp_wmb();
1818 1819 1820
			atmci_set_pending(host, EVENT_DATA_COMPLETE);
			tasklet_schedule(&host->tasklet);
		}
1821
		if (pending & ATMCI_RXRDY)
1822
			atmci_read_data_pio(host);
1823
		if (pending & ATMCI_TXRDY)
1824 1825
			atmci_write_data_pio(host);

1826
		if (pending & ATMCI_CMDRDY)
1827
			atmci_cmd_interrupt(host, status);
1828

1829
		if (pending & (ATMCI_SDIOIRQA | ATMCI_SDIOIRQB))
1830 1831
			atmci_sdio_interrupt(host, status);

1832 1833 1834 1835 1836 1837 1838
	} while (pass_count++ < 5);

	return pass_count ? IRQ_HANDLED : IRQ_NONE;
}

static irqreturn_t atmci_detect_interrupt(int irq, void *dev_id)
{
1839
	struct atmel_mci_slot	*slot = dev_id;
1840 1841 1842 1843 1844 1845 1846

	/*
	 * Disable interrupts until the pin has stabilized and check
	 * the state then. Use mod_timer() since we may be in the
	 * middle of the timer routine when this interrupt triggers.
	 */
	disable_irq_nosync(irq);
1847
	mod_timer(&slot->detect_timer, jiffies + msecs_to_jiffies(20));
1848 1849 1850 1851

	return IRQ_HANDLED;
}

1852 1853
static int __init atmci_init_slot(struct atmel_mci *host,
		struct mci_slot_pdata *slot_data, unsigned int id,
1854
		u32 sdc_reg, u32 sdio_irq)
1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867
{
	struct mmc_host			*mmc;
	struct atmel_mci_slot		*slot;

	mmc = mmc_alloc_host(sizeof(struct atmel_mci_slot), &host->pdev->dev);
	if (!mmc)
		return -ENOMEM;

	slot = mmc_priv(mmc);
	slot->mmc = mmc;
	slot->host = host;
	slot->detect_pin = slot_data->detect_pin;
	slot->wp_pin = slot_data->wp_pin;
1868
	slot->detect_is_active_high = slot_data->detect_is_active_high;
1869
	slot->sdc_reg = sdc_reg;
1870
	slot->sdio_irq = sdio_irq;
1871 1872 1873 1874 1875

	mmc->ops = &atmci_ops;
	mmc->f_min = DIV_ROUND_UP(host->bus_hz, 512);
	mmc->f_max = host->bus_hz / 2;
	mmc->ocr_avail	= MMC_VDD_32_33 | MMC_VDD_33_34;
1876 1877
	if (sdio_irq)
		mmc->caps |= MMC_CAP_SDIO_IRQ;
1878
	if (host->caps.has_highspeed)
1879
		mmc->caps |= MMC_CAP_SD_HIGHSPEED;
1880 1881 1882
	if (slot_data->bus_width >= 4)
		mmc->caps |= MMC_CAP_4_BIT_DATA;

1883
	mmc->max_segs = 64;
1884 1885 1886 1887 1888 1889 1890 1891 1892 1893
	mmc->max_req_size = 32768 * 512;
	mmc->max_blk_size = 32768;
	mmc->max_blk_count = 512;

	/* Assume card is present initially */
	set_bit(ATMCI_CARD_PRESENT, &slot->flags);
	if (gpio_is_valid(slot->detect_pin)) {
		if (gpio_request(slot->detect_pin, "mmc_detect")) {
			dev_dbg(&mmc->class_dev, "no detect pin available\n");
			slot->detect_pin = -EBUSY;
1894 1895
		} else if (gpio_get_value(slot->detect_pin) ^
				slot->detect_is_active_high) {
1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960
			clear_bit(ATMCI_CARD_PRESENT, &slot->flags);
		}
	}

	if (!gpio_is_valid(slot->detect_pin))
		mmc->caps |= MMC_CAP_NEEDS_POLL;

	if (gpio_is_valid(slot->wp_pin)) {
		if (gpio_request(slot->wp_pin, "mmc_wp")) {
			dev_dbg(&mmc->class_dev, "no WP pin available\n");
			slot->wp_pin = -EBUSY;
		}
	}

	host->slot[id] = slot;
	mmc_add_host(mmc);

	if (gpio_is_valid(slot->detect_pin)) {
		int ret;

		setup_timer(&slot->detect_timer, atmci_detect_change,
				(unsigned long)slot);

		ret = request_irq(gpio_to_irq(slot->detect_pin),
				atmci_detect_interrupt,
				IRQF_TRIGGER_FALLING | IRQF_TRIGGER_RISING,
				"mmc-detect", slot);
		if (ret) {
			dev_dbg(&mmc->class_dev,
				"could not request IRQ %d for detect pin\n",
				gpio_to_irq(slot->detect_pin));
			gpio_free(slot->detect_pin);
			slot->detect_pin = -EBUSY;
		}
	}

	atmci_init_debugfs(slot);

	return 0;
}

static void __exit atmci_cleanup_slot(struct atmel_mci_slot *slot,
		unsigned int id)
{
	/* Debugfs stuff is cleaned up by mmc core */

	set_bit(ATMCI_SHUTDOWN, &slot->flags);
	smp_wmb();

	mmc_remove_host(slot->mmc);

	if (gpio_is_valid(slot->detect_pin)) {
		int pin = slot->detect_pin;

		free_irq(gpio_to_irq(pin), slot);
		del_timer_sync(&slot->detect_timer);
		gpio_free(pin);
	}
	if (gpio_is_valid(slot->wp_pin))
		gpio_free(slot->wp_pin);

	slot->host->slot[id] = NULL;
	mmc_free_host(slot->mmc);
}

1961
static bool atmci_filter(struct dma_chan *chan, void *slave)
1962
{
1963
	struct mci_dma_data	*sl = slave;
1964

1965 1966
	if (sl && find_slave_dev(sl) == chan->device->dev) {
		chan->private = slave_data_ptr(sl);
1967
		return true;
1968
	} else {
1969
		return false;
1970
	}
1971
}
1972

1973
static bool atmci_configure_dma(struct atmel_mci *host)
1974 1975 1976 1977
{
	struct mci_platform_data	*pdata;

	if (host == NULL)
1978
		return false;
1979 1980 1981 1982 1983 1984 1985 1986 1987 1988

	pdata = host->pdev->dev.platform_data;

	if (pdata && find_slave_dev(pdata->dma_slave)) {
		dma_cap_mask_t mask;

		/* Try to grab a DMA channel */
		dma_cap_zero(mask);
		dma_cap_set(DMA_SLAVE, mask);
		host->dma.chan =
1989
			dma_request_channel(mask, atmci_filter, pdata->dma_slave);
1990
	}
1991 1992 1993 1994
	if (!host->dma.chan) {
		dev_warn(&host->pdev->dev, "no DMA channel available\n");
		return false;
	} else {
1995
		dev_info(&host->pdev->dev,
L
Ludovic Desroches 已提交
1996
					"using %s for DMA transfers\n",
1997
					dma_chan_name(host->dma.chan));
1998 1999 2000 2001 2002 2003 2004 2005

		host->dma_conf.src_addr = host->mapbase + ATMCI_RDR;
		host->dma_conf.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
		host->dma_conf.src_maxburst = 1;
		host->dma_conf.dst_addr = host->mapbase + ATMCI_TDR;
		host->dma_conf.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
		host->dma_conf.dst_maxburst = 1;
		host->dma_conf.device_fc = false;
2006 2007
		return true;
	}
2008
}
2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028

static inline unsigned int atmci_get_version(struct atmel_mci *host)
{
	return atmci_readl(host, ATMCI_VERSION) & 0x00000fff;
}

/*
 * HSMCI (High Speed MCI) module is not fully compatible with MCI module.
 * HSMCI provides DMA support and a new config register but no more supports
 * PDC.
 */
static void __init atmci_get_cap(struct atmel_mci *host)
{
	unsigned int version;

	version = atmci_get_version(host);
	dev_info(&host->pdev->dev,
			"version: 0x%x\n", version);

	host->caps.has_dma = 0;
2029
	host->caps.has_pdc = 1;
2030 2031 2032 2033
	host->caps.has_cfg_reg = 0;
	host->caps.has_cstor_reg = 0;
	host->caps.has_highspeed = 0;
	host->caps.has_rwproof = 0;
2034
	host->caps.has_odd_clk_div = 0;
2035 2036 2037 2038

	/* keep only major version number */
	switch (version & 0xf00) {
	case 0x500:
2039 2040 2041
		host->caps.has_odd_clk_div = 1;
	case 0x400:
	case 0x300:
2042 2043
#ifdef CONFIG_AT_HDMAC
		host->caps.has_dma = 1;
2044
#else
2045 2046
		dev_info(&host->pdev->dev,
			"has dma capability but dma engine is not selected, then use pio\n");
2047
#endif
2048
		host->caps.has_pdc = 0;
2049 2050 2051
		host->caps.has_cfg_reg = 1;
		host->caps.has_cstor_reg = 1;
		host->caps.has_highspeed = 1;
2052
	case 0x200:
2053
		host->caps.has_rwproof = 1;
2054
	case 0x100:
2055 2056
		break;
	default:
2057
		host->caps.has_pdc = 0;
2058 2059 2060 2061 2062
		dev_warn(&host->pdev->dev,
				"Unmanaged mci version, set minimum capabilities\n");
		break;
	}
}
2063

2064 2065 2066
static int __init atmci_probe(struct platform_device *pdev)
{
	struct mci_platform_data	*pdata;
2067 2068 2069 2070 2071
	struct atmel_mci		*host;
	struct resource			*regs;
	unsigned int			nr_slots;
	int				irq;
	int				ret;
2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082

	regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (!regs)
		return -ENXIO;
	pdata = pdev->dev.platform_data;
	if (!pdata)
		return -ENXIO;
	irq = platform_get_irq(pdev, 0);
	if (irq < 0)
		return irq;

2083 2084
	host = kzalloc(sizeof(struct atmel_mci), GFP_KERNEL);
	if (!host)
2085 2086 2087
		return -ENOMEM;

	host->pdev = pdev;
2088 2089
	spin_lock_init(&host->lock);
	INIT_LIST_HEAD(&host->queue);
2090 2091 2092 2093 2094 2095 2096 2097

	host->mck = clk_get(&pdev->dev, "mci_clk");
	if (IS_ERR(host->mck)) {
		ret = PTR_ERR(host->mck);
		goto err_clk_get;
	}

	ret = -ENOMEM;
2098
	host->regs = ioremap(regs->start, resource_size(regs));
2099 2100 2101 2102
	if (!host->regs)
		goto err_ioremap;

	clk_enable(host->mck);
2103
	atmci_writel(host, ATMCI_CR, ATMCI_CR_SWRST);
2104 2105 2106 2107 2108
	host->bus_hz = clk_get_rate(host->mck);
	clk_disable(host->mck);

	host->mapbase = regs->start;

2109
	tasklet_init(&host->tasklet, atmci_tasklet_func, (unsigned long)host);
2110

2111
	ret = request_irq(irq, atmci_interrupt, 0, dev_name(&pdev->dev), host);
2112 2113 2114
	if (ret)
		goto err_request_irq;

2115 2116
	/* Get MCI capabilities and set operations according to it */
	atmci_get_cap(host);
2117
	if (host->caps.has_dma && atmci_configure_dma(host)) {
2118 2119 2120 2121 2122 2123 2124 2125 2126
		host->prepare_data = &atmci_prepare_data_dma;
		host->submit_data = &atmci_submit_data_dma;
		host->stop_transfer = &atmci_stop_transfer_dma;
	} else if (host->caps.has_pdc) {
		dev_info(&pdev->dev, "using PDC\n");
		host->prepare_data = &atmci_prepare_data_pdc;
		host->submit_data = &atmci_submit_data_pdc;
		host->stop_transfer = &atmci_stop_transfer_pdc;
	} else {
2127
		dev_info(&pdev->dev, "using PIO\n");
2128 2129 2130 2131 2132
		host->prepare_data = &atmci_prepare_data;
		host->submit_data = &atmci_submit_data;
		host->stop_transfer = &atmci_stop_transfer;
	}

2133 2134
	platform_set_drvdata(pdev, host);

2135 2136 2137 2138 2139
	/* We need at least one slot to succeed */
	nr_slots = 0;
	ret = -ENODEV;
	if (pdata->slot[0].bus_width) {
		ret = atmci_init_slot(host, &pdata->slot[0],
2140
				0, ATMCI_SDCSEL_SLOT_A, ATMCI_SDIOIRQA);
2141 2142 2143 2144 2145
		if (!ret)
			nr_slots++;
	}
	if (pdata->slot[1].bus_width) {
		ret = atmci_init_slot(host, &pdata->slot[1],
2146
				1, ATMCI_SDCSEL_SLOT_B, ATMCI_SDIOIRQB);
2147 2148
		if (!ret)
			nr_slots++;
2149 2150
	}

2151 2152
	if (!nr_slots) {
		dev_err(&pdev->dev, "init failed: no slot defined\n");
2153
		goto err_init_slot;
2154
	}
2155

2156 2157 2158
	dev_info(&pdev->dev,
			"Atmel MCI controller at 0x%08lx irq %d, %u slots\n",
			host->mapbase, irq, nr_slots);
H
Haavard Skinnemoen 已提交
2159

2160 2161
	return 0;

2162
err_init_slot:
2163 2164
	if (host->dma.chan)
		dma_release_channel(host->dma.chan);
2165
	free_irq(irq, host);
2166 2167 2168 2169 2170
err_request_irq:
	iounmap(host->regs);
err_ioremap:
	clk_put(host->mck);
err_clk_get:
2171
	kfree(host);
2172 2173 2174 2175 2176
	return ret;
}

static int __exit atmci_remove(struct platform_device *pdev)
{
2177 2178
	struct atmel_mci	*host = platform_get_drvdata(pdev);
	unsigned int		i;
2179 2180 2181

	platform_set_drvdata(pdev, NULL);

2182
	for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
2183 2184 2185
		if (host->slot[i])
			atmci_cleanup_slot(host->slot[i], i);
	}
2186

2187
	clk_enable(host->mck);
2188 2189 2190
	atmci_writel(host, ATMCI_IDR, ~0UL);
	atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIDIS);
	atmci_readl(host, ATMCI_SR);
2191
	clk_disable(host->mck);
2192

2193
#ifdef CONFIG_MMC_ATMELMCI_DMA
2194 2195
	if (host->dma.chan)
		dma_release_channel(host->dma.chan);
2196 2197
#endif

2198 2199
	free_irq(platform_get_irq(pdev, 0), host);
	iounmap(host->regs);
2200

2201 2202
	clk_put(host->mck);
	kfree(host);
2203 2204 2205 2206

	return 0;
}

2207 2208 2209 2210 2211 2212
#ifdef CONFIG_PM
static int atmci_suspend(struct device *dev)
{
	struct atmel_mci *host = dev_get_drvdata(dev);
	int i;

2213
	 for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243
		struct atmel_mci_slot *slot = host->slot[i];
		int ret;

		if (!slot)
			continue;
		ret = mmc_suspend_host(slot->mmc);
		if (ret < 0) {
			while (--i >= 0) {
				slot = host->slot[i];
				if (slot
				&& test_bit(ATMCI_SUSPENDED, &slot->flags)) {
					mmc_resume_host(host->slot[i]->mmc);
					clear_bit(ATMCI_SUSPENDED, &slot->flags);
				}
			}
			return ret;
		} else {
			set_bit(ATMCI_SUSPENDED, &slot->flags);
		}
	}

	return 0;
}

static int atmci_resume(struct device *dev)
{
	struct atmel_mci *host = dev_get_drvdata(dev);
	int i;
	int ret = 0;

2244
	for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267
		struct atmel_mci_slot *slot = host->slot[i];
		int err;

		slot = host->slot[i];
		if (!slot)
			continue;
		if (!test_bit(ATMCI_SUSPENDED, &slot->flags))
			continue;
		err = mmc_resume_host(slot->mmc);
		if (err < 0)
			ret = err;
		else
			clear_bit(ATMCI_SUSPENDED, &slot->flags);
	}

	return ret;
}
static SIMPLE_DEV_PM_OPS(atmci_pm, atmci_suspend, atmci_resume);
#define ATMCI_PM_OPS	(&atmci_pm)
#else
#define ATMCI_PM_OPS	NULL
#endif

2268 2269 2270 2271
static struct platform_driver atmci_driver = {
	.remove		= __exit_p(atmci_remove),
	.driver		= {
		.name		= "atmel_mci",
2272
		.pm		= ATMCI_PM_OPS,
2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285
	},
};

static int __init atmci_init(void)
{
	return platform_driver_probe(&atmci_driver, atmci_probe);
}

static void __exit atmci_exit(void)
{
	platform_driver_unregister(&atmci_driver);
}

2286
late_initcall(atmci_init); /* try to load after dma driver when built-in */
2287 2288 2289
module_exit(atmci_exit);

MODULE_DESCRIPTION("Atmel Multimedia Card Interface driver");
J
Jean Delvare 已提交
2290
MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
2291
MODULE_LICENSE("GPL v2");