netxen_nic_hw.c 50.9 KB
Newer Older
A
Amit S. Kale 已提交
1
/*
D
Dhananjay Phadke 已提交
2
 * Copyright (C) 2003 - 2009 NetXen, Inc.
D
Dhananjay Phadke 已提交
3
 * Copyright (C) 2009 - QLogic Corporation.
A
Amit S. Kale 已提交
4
 * All rights reserved.
5
 *
A
Amit S. Kale 已提交
6 7 8 9
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; either version 2
 * of the License, or (at your option) any later version.
10
 *
A
Amit S. Kale 已提交
11 12 13 14
 * This program is distributed in the hope that it will be useful, but
 * WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
15
 *
A
Amit S. Kale 已提交
16 17 18 19
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
 * MA  02111-1307, USA.
20
 *
A
Amit S. Kale 已提交
21
 * The full GNU General Public License is included in this distribution
A
Amit Kumar Salecha 已提交
22
 * in the file called "COPYING".
23
 *
A
Amit S. Kale 已提交
24 25
 */

26
#include <linux/slab.h>
A
Amit S. Kale 已提交
27 28 29
#include "netxen_nic.h"
#include "netxen_nic_hw.h"

30 31
#include <net/ip.h>

32 33 34
#define MASK(n) ((1ULL<<(n))-1)
#define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | ((addr >> 25) & 0x3ff))
#define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | ((addr >> 25) & 0x3ff))
35
#define OCM_WIN_P3P(addr) (addr & 0xffc0000)
36 37 38 39 40 41 42 43 44 45
#define MS_WIN(addr) (addr & 0x0ffc0000)

#define GET_MEM_OFFS_2M(addr) (addr & MASK(18))

#define CRB_BLK(off)	((off >> 20) & 0x3f)
#define CRB_SUBBLK(off)	((off >> 16) & 0xf)
#define CRB_WINDOW_2M	(0x130060)
#define CRB_HI(off)	((crb_hub_agt[CRB_BLK(off)] << 20) | ((off) & 0xf0000))
#define CRB_INDIRECT_2M	(0x1e0000UL)

46 47 48 49 50
static void netxen_nic_io_write_128M(struct netxen_adapter *adapter,
		void __iomem *addr, u32 data);
static u32 netxen_nic_io_read_128M(struct netxen_adapter *adapter,
		void __iomem *addr);

D
Dhananjay Phadke 已提交
51 52 53 54 55 56 57 58 59 60 61 62 63 64 65
#ifndef readq
static inline u64 readq(void __iomem *addr)
{
	return readl(addr) | (((u64) readl(addr + 4)) << 32LL);
}
#endif

#ifndef writeq
static inline void writeq(u64 val, void __iomem *addr)
{
	writel(((u32) (val)), (addr));
	writel(((u32) (val >> 32)), (addr + 4));
}
#endif

66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90
#define ADDR_IN_RANGE(addr, low, high)	\
	(((addr) < (high)) && ((addr) >= (low)))

#define PCI_OFFSET_FIRST_RANGE(adapter, off)    \
	((adapter)->ahw.pci_base0 + (off))
#define PCI_OFFSET_SECOND_RANGE(adapter, off)   \
	((adapter)->ahw.pci_base1 + (off) - SECOND_PAGE_GROUP_START)
#define PCI_OFFSET_THIRD_RANGE(adapter, off)    \
	((adapter)->ahw.pci_base2 + (off) - THIRD_PAGE_GROUP_START)

static void __iomem *pci_base_offset(struct netxen_adapter *adapter,
					    unsigned long off)
{
	if (ADDR_IN_RANGE(off, FIRST_PAGE_GROUP_START, FIRST_PAGE_GROUP_END))
		return PCI_OFFSET_FIRST_RANGE(adapter, off);

	if (ADDR_IN_RANGE(off, SECOND_PAGE_GROUP_START, SECOND_PAGE_GROUP_END))
		return PCI_OFFSET_SECOND_RANGE(adapter, off);

	if (ADDR_IN_RANGE(off, THIRD_PAGE_GROUP_START, THIRD_PAGE_GROUP_END))
		return PCI_OFFSET_THIRD_RANGE(adapter, off);

	return NULL;
}

91 92
static crb_128M_2M_block_map_t
crb_128M_2M_map[64] __cacheline_aligned_in_smp = {
93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319
    {{{0, 0,         0,         0} } },		/* 0: PCI */
    {{{1, 0x0100000, 0x0102000, 0x120000},	/* 1: PCIE */
	  {1, 0x0110000, 0x0120000, 0x130000},
	  {1, 0x0120000, 0x0122000, 0x124000},
	  {1, 0x0130000, 0x0132000, 0x126000},
	  {1, 0x0140000, 0x0142000, 0x128000},
	  {1, 0x0150000, 0x0152000, 0x12a000},
	  {1, 0x0160000, 0x0170000, 0x110000},
	  {1, 0x0170000, 0x0172000, 0x12e000},
	  {0, 0x0000000, 0x0000000, 0x000000},
	  {0, 0x0000000, 0x0000000, 0x000000},
	  {0, 0x0000000, 0x0000000, 0x000000},
	  {0, 0x0000000, 0x0000000, 0x000000},
	  {0, 0x0000000, 0x0000000, 0x000000},
	  {0, 0x0000000, 0x0000000, 0x000000},
	  {1, 0x01e0000, 0x01e0800, 0x122000},
	  {0, 0x0000000, 0x0000000, 0x000000} } },
	{{{1, 0x0200000, 0x0210000, 0x180000} } },/* 2: MN */
    {{{0, 0,         0,         0} } },	    /* 3: */
    {{{1, 0x0400000, 0x0401000, 0x169000} } },/* 4: P2NR1 */
    {{{1, 0x0500000, 0x0510000, 0x140000} } },/* 5: SRE   */
    {{{1, 0x0600000, 0x0610000, 0x1c0000} } },/* 6: NIU   */
    {{{1, 0x0700000, 0x0704000, 0x1b8000} } },/* 7: QM    */
    {{{1, 0x0800000, 0x0802000, 0x170000},  /* 8: SQM0  */
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {1, 0x08f0000, 0x08f2000, 0x172000} } },
    {{{1, 0x0900000, 0x0902000, 0x174000},	/* 9: SQM1*/
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {1, 0x09f0000, 0x09f2000, 0x176000} } },
    {{{0, 0x0a00000, 0x0a02000, 0x178000},	/* 10: SQM2*/
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {1, 0x0af0000, 0x0af2000, 0x17a000} } },
    {{{0, 0x0b00000, 0x0b02000, 0x17c000},	/* 11: SQM3*/
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
	{{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },/* 12: I2Q */
	{{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },/* 13: TMR */
	{{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },/* 14: ROMUSB */
	{{{1, 0x0f00000, 0x0f01000, 0x164000} } },/* 15: PEG4 */
	{{{0, 0x1000000, 0x1004000, 0x1a8000} } },/* 16: XDMA */
	{{{1, 0x1100000, 0x1101000, 0x160000} } },/* 17: PEG0 */
	{{{1, 0x1200000, 0x1201000, 0x161000} } },/* 18: PEG1 */
	{{{1, 0x1300000, 0x1301000, 0x162000} } },/* 19: PEG2 */
	{{{1, 0x1400000, 0x1401000, 0x163000} } },/* 20: PEG3 */
	{{{1, 0x1500000, 0x1501000, 0x165000} } },/* 21: P2ND */
	{{{1, 0x1600000, 0x1601000, 0x166000} } },/* 22: P2NI */
	{{{0, 0,         0,         0} } },	/* 23: */
	{{{0, 0,         0,         0} } },	/* 24: */
	{{{0, 0,         0,         0} } },	/* 25: */
	{{{0, 0,         0,         0} } },	/* 26: */
	{{{0, 0,         0,         0} } },	/* 27: */
	{{{0, 0,         0,         0} } },	/* 28: */
	{{{1, 0x1d00000, 0x1d10000, 0x190000} } },/* 29: MS */
    {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },/* 30: P2NR2 */
    {{{1, 0x1f00000, 0x1f10000, 0x150000} } },/* 31: EPG */
	{{{0} } },				/* 32: PCI */
	{{{1, 0x2100000, 0x2102000, 0x120000},	/* 33: PCIE */
	  {1, 0x2110000, 0x2120000, 0x130000},
	  {1, 0x2120000, 0x2122000, 0x124000},
	  {1, 0x2130000, 0x2132000, 0x126000},
	  {1, 0x2140000, 0x2142000, 0x128000},
	  {1, 0x2150000, 0x2152000, 0x12a000},
	  {1, 0x2160000, 0x2170000, 0x110000},
	  {1, 0x2170000, 0x2172000, 0x12e000},
	  {0, 0x0000000, 0x0000000, 0x000000},
	  {0, 0x0000000, 0x0000000, 0x000000},
	  {0, 0x0000000, 0x0000000, 0x000000},
	  {0, 0x0000000, 0x0000000, 0x000000},
	  {0, 0x0000000, 0x0000000, 0x000000},
	  {0, 0x0000000, 0x0000000, 0x000000},
	  {0, 0x0000000, 0x0000000, 0x000000},
	  {0, 0x0000000, 0x0000000, 0x000000} } },
	{{{1, 0x2200000, 0x2204000, 0x1b0000} } },/* 34: CAM */
	{{{0} } },				/* 35: */
	{{{0} } },				/* 36: */
	{{{0} } },				/* 37: */
	{{{0} } },				/* 38: */
	{{{0} } },				/* 39: */
	{{{1, 0x2800000, 0x2804000, 0x1a4000} } },/* 40: TMR */
	{{{1, 0x2900000, 0x2901000, 0x16b000} } },/* 41: P2NR3 */
	{{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },/* 42: RPMX1 */
	{{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },/* 43: RPMX2 */
	{{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },/* 44: RPMX3 */
	{{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },/* 45: RPMX4 */
	{{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },/* 46: RPMX5 */
	{{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },/* 47: RPMX6 */
	{{{1, 0x3000000, 0x3000400, 0x1adc00} } },/* 48: RPMX7 */
	{{{0, 0x3100000, 0x3104000, 0x1a8000} } },/* 49: XDMA */
	{{{1, 0x3200000, 0x3204000, 0x1d4000} } },/* 50: I2Q */
	{{{1, 0x3300000, 0x3304000, 0x1a0000} } },/* 51: ROMUSB */
	{{{0} } },				/* 52: */
	{{{1, 0x3500000, 0x3500400, 0x1ac000} } },/* 53: RPMX0 */
	{{{1, 0x3600000, 0x3600400, 0x1ae000} } },/* 54: RPMX8 */
	{{{1, 0x3700000, 0x3700400, 0x1ae400} } },/* 55: RPMX9 */
	{{{1, 0x3800000, 0x3804000, 0x1d0000} } },/* 56: OCM0 */
	{{{1, 0x3900000, 0x3904000, 0x1b4000} } },/* 57: CRYPTO */
	{{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },/* 58: SMB */
	{{{0} } },				/* 59: I2C0 */
	{{{0} } },				/* 60: I2C1 */
	{{{1, 0x3d00000, 0x3d04000, 0x1d8000} } },/* 61: LPC */
	{{{1, 0x3e00000, 0x3e01000, 0x167000} } },/* 62: P2NC */
	{{{1, 0x3f00000, 0x3f01000, 0x168000} } }	/* 63: P2NR0 */
};

/*
 * top 12 bits of crb internal address (hub, agent)
 */
static unsigned crb_hub_agt[64] =
{
	0,
	NETXEN_HW_CRB_HUB_AGT_ADR_PS,
	NETXEN_HW_CRB_HUB_AGT_ADR_MN,
	NETXEN_HW_CRB_HUB_AGT_ADR_MS,
	0,
	NETXEN_HW_CRB_HUB_AGT_ADR_SRE,
	NETXEN_HW_CRB_HUB_AGT_ADR_NIU,
	NETXEN_HW_CRB_HUB_AGT_ADR_QMN,
	NETXEN_HW_CRB_HUB_AGT_ADR_SQN0,
	NETXEN_HW_CRB_HUB_AGT_ADR_SQN1,
	NETXEN_HW_CRB_HUB_AGT_ADR_SQN2,
	NETXEN_HW_CRB_HUB_AGT_ADR_SQN3,
	NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
	NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
	NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
	NETXEN_HW_CRB_HUB_AGT_ADR_PGN4,
	NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
	NETXEN_HW_CRB_HUB_AGT_ADR_PGN0,
	NETXEN_HW_CRB_HUB_AGT_ADR_PGN1,
	NETXEN_HW_CRB_HUB_AGT_ADR_PGN2,
	NETXEN_HW_CRB_HUB_AGT_ADR_PGN3,
	NETXEN_HW_CRB_HUB_AGT_ADR_PGND,
	NETXEN_HW_CRB_HUB_AGT_ADR_PGNI,
	NETXEN_HW_CRB_HUB_AGT_ADR_PGS0,
	NETXEN_HW_CRB_HUB_AGT_ADR_PGS1,
	NETXEN_HW_CRB_HUB_AGT_ADR_PGS2,
	NETXEN_HW_CRB_HUB_AGT_ADR_PGS3,
	0,
	NETXEN_HW_CRB_HUB_AGT_ADR_PGSI,
	NETXEN_HW_CRB_HUB_AGT_ADR_SN,
	0,
	NETXEN_HW_CRB_HUB_AGT_ADR_EG,
	0,
	NETXEN_HW_CRB_HUB_AGT_ADR_PS,
	NETXEN_HW_CRB_HUB_AGT_ADR_CAM,
	0,
	0,
	0,
	0,
	0,
	NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
	0,
	NETXEN_HW_CRB_HUB_AGT_ADR_RPMX1,
	NETXEN_HW_CRB_HUB_AGT_ADR_RPMX2,
	NETXEN_HW_CRB_HUB_AGT_ADR_RPMX3,
	NETXEN_HW_CRB_HUB_AGT_ADR_RPMX4,
	NETXEN_HW_CRB_HUB_AGT_ADR_RPMX5,
	NETXEN_HW_CRB_HUB_AGT_ADR_RPMX6,
	NETXEN_HW_CRB_HUB_AGT_ADR_RPMX7,
	NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
	NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
	NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
	0,
	NETXEN_HW_CRB_HUB_AGT_ADR_RPMX0,
	NETXEN_HW_CRB_HUB_AGT_ADR_RPMX8,
	NETXEN_HW_CRB_HUB_AGT_ADR_RPMX9,
	NETXEN_HW_CRB_HUB_AGT_ADR_OCM0,
	0,
	NETXEN_HW_CRB_HUB_AGT_ADR_SMB,
	NETXEN_HW_CRB_HUB_AGT_ADR_I2C0,
	NETXEN_HW_CRB_HUB_AGT_ADR_I2C1,
	0,
	NETXEN_HW_CRB_HUB_AGT_ADR_PGNC,
	0,
};

A
Amit S. Kale 已提交
320 321
/*  PCI Windowing for DDR regions.  */

322
#define NETXEN_WINDOW_ONE 	0x2000000 /*CRB Window: bit 25 of CRB address */
A
Amit S. Kale 已提交
323

324 325 326 327 328 329 330 331 332 333 334 335
#define NETXEN_PCIE_SEM_TIMEOUT	10000

int
netxen_pcie_sem_lock(struct netxen_adapter *adapter, int sem, u32 id_reg)
{
	int done = 0, timeout = 0;

	while (!done) {
		done = NXRD32(adapter, NETXEN_PCIE_REG(PCIE_SEM_LOCK(sem)));
		if (done == 1)
			break;
		if (++timeout >= NETXEN_PCIE_SEM_TIMEOUT)
336
			return -EIO;
337 338 339 340 341 342 343 344 345 346 347 348
		msleep(1);
	}

	if (id_reg)
		NXWR32(adapter, id_reg, adapter->portnum);

	return 0;
}

void
netxen_pcie_sem_unlock(struct netxen_adapter *adapter, int sem)
{
A
Amit Kumar Salecha 已提交
349
	NXRD32(adapter, NETXEN_PCIE_REG(PCIE_SEM_UNLOCK(sem)));
350 351
}

352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380
int netxen_niu_xg_init_port(struct netxen_adapter *adapter, int port)
{
	if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
		NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_1+(0x10000*port), 0x1447);
		NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_0+(0x10000*port), 0x5);
	}

	return 0;
}

/* Disable an XG interface */
int netxen_niu_disable_xg_port(struct netxen_adapter *adapter)
{
	__u32 mac_cfg;
	u32 port = adapter->physical_port;

	if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
		return 0;

	if (port > NETXEN_NIU_MAX_XG_PORTS)
		return -EINVAL;

	mac_cfg = 0;
	if (NXWR32(adapter,
			NETXEN_NIU_XGE_CONFIG_0 + (0x10000 * port), mac_cfg))
		return -EIO;
	return 0;
}

381 382 383 384 385 386 387 388 389
#define NETXEN_UNICAST_ADDR(port, index) \
	(NETXEN_UNICAST_ADDR_BASE+(port*32)+(index*8))
#define NETXEN_MCAST_ADDR(port, index) \
	(NETXEN_MULTICAST_ADDR_BASE+(port*0x80)+(index*8))
#define MAC_HI(addr) \
	((addr[2] << 16) | (addr[1] << 8) | (addr[0]))
#define MAC_LO(addr) \
	((addr[5] << 16) | (addr[4] << 8) | (addr[3]))

390 391
int netxen_p2_nic_set_promisc(struct netxen_adapter *adapter, u32 mode)
{
N
Narender Kumar 已提交
392 393 394
	u32 mac_cfg;
	u32 cnt = 0;
	__u32 reg = 0x0200;
395
	u32 port = adapter->physical_port;
N
Narender Kumar 已提交
396
	u16 board_type = adapter->ahw.board_type;
397 398 399 400

	if (port > NETXEN_NIU_MAX_XG_PORTS)
		return -EINVAL;

N
Narender Kumar 已提交
401 402 403
	mac_cfg = NXRD32(adapter, NETXEN_NIU_XGE_CONFIG_0 + (0x10000 * port));
	mac_cfg &= ~0x4;
	NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_0 + (0x10000 * port), mac_cfg);
404

N
Narender Kumar 已提交
405 406 407
	if ((board_type == NETXEN_BRDTYPE_P2_SB31_10G_IMEZ) ||
			(board_type == NETXEN_BRDTYPE_P2_SB31_10G_HMEZ))
		reg = (0x20 << port);
408

N
Narender Kumar 已提交
409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436
	NXWR32(adapter, NETXEN_NIU_FRAME_COUNT_SELECT, reg);

	mdelay(10);

	while (NXRD32(adapter, NETXEN_NIU_FRAME_COUNT) && ++cnt < 20)
		mdelay(10);

	if (cnt < 20) {

		reg = NXRD32(adapter,
			NETXEN_NIU_XGE_CONFIG_1 + (0x10000 * port));

		if (mode == NETXEN_NIU_PROMISC_MODE)
			reg = (reg | 0x2000UL);
		else
			reg = (reg & ~0x2000UL);

		if (mode == NETXEN_NIU_ALLMULTI_MODE)
			reg = (reg | 0x1000UL);
		else
			reg = (reg & ~0x1000UL);

		NXWR32(adapter,
			NETXEN_NIU_XGE_CONFIG_1 + (0x10000 * port), reg);
	}

	mac_cfg |= 0x4;
	NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_0 + (0x10000 * port), mac_cfg);
437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466

	return 0;
}

int netxen_p2_nic_set_mac_addr(struct netxen_adapter *adapter, u8 *addr)
{
	u32 mac_hi, mac_lo;
	u32 reg_hi, reg_lo;

	u8 phy = adapter->physical_port;

	if (phy >= NETXEN_NIU_MAX_XG_PORTS)
		return -EINVAL;

	mac_lo = ((u32)addr[0] << 16) | ((u32)addr[1] << 24);
	mac_hi = addr[2] | ((u32)addr[3] << 8) |
		((u32)addr[4] << 16) | ((u32)addr[5] << 24);

	reg_lo = NETXEN_NIU_XGE_STATION_ADDR_0_1 + (0x10000 * phy);
	reg_hi = NETXEN_NIU_XGE_STATION_ADDR_0_HI + (0x10000 * phy);

	/* write twice to flush */
	if (NXWR32(adapter, reg_lo, mac_lo) || NXWR32(adapter, reg_hi, mac_hi))
		return -EIO;
	if (NXWR32(adapter, reg_lo, mac_lo) || NXWR32(adapter, reg_hi, mac_hi))
		return -EIO;

	return 0;
}

467 468 469 470 471
static int
netxen_nic_enable_mcast_filter(struct netxen_adapter *adapter)
{
	u32	val = 0;
	u16 port = adapter->physical_port;
472
	u8 *addr = adapter->mac_addr;
473 474 475 476

	if (adapter->mc_enabled)
		return 0;

477
	val = NXRD32(adapter, NETXEN_MAC_ADDR_CNTL_REG);
478
	val |= (1UL << (28+port));
479
	NXWR32(adapter, NETXEN_MAC_ADDR_CNTL_REG, val);
480 481 482

	/* add broadcast addr to filter */
	val = 0xffffff;
483 484
	NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
	NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0)+4, val);
485 486 487

	/* add station addr to filter */
	val = MAC_HI(addr);
488
	NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1), val);
489
	val = MAC_LO(addr);
490
	NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, val);
491 492 493 494 495 496 497 498 499 500

	adapter->mc_enabled = 1;
	return 0;
}

static int
netxen_nic_disable_mcast_filter(struct netxen_adapter *adapter)
{
	u32	val = 0;
	u16 port = adapter->physical_port;
501
	u8 *addr = adapter->mac_addr;
502 503 504 505

	if (!adapter->mc_enabled)
		return 0;

506
	val = NXRD32(adapter, NETXEN_MAC_ADDR_CNTL_REG);
507
	val &= ~(1UL << (28+port));
508
	NXWR32(adapter, NETXEN_MAC_ADDR_CNTL_REG, val);
509 510

	val = MAC_HI(addr);
511
	NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
512
	val = MAC_LO(addr);
513
	NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0)+4, val);
514

515 516
	NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1), 0);
	NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, 0);
517 518 519 520 521 522 523 524 525 526 527 528 529 530 531

	adapter->mc_enabled = 0;
	return 0;
}

static int
netxen_nic_set_mcast_addr(struct netxen_adapter *adapter,
		int index, u8 *addr)
{
	u32 hi = 0, lo = 0;
	u16 port = adapter->physical_port;

	lo = MAC_LO(addr);
	hi = MAC_HI(addr);

532 533
	NXWR32(adapter, NETXEN_MCAST_ADDR(port, index), hi);
	NXWR32(adapter, NETXEN_MCAST_ADDR(port, index)+4, lo);
534 535 536 537

	return 0;
}

538
void netxen_p2_nic_set_multi(struct net_device *netdev)
A
Amit S. Kale 已提交
539
{
540
	struct netxen_adapter *adapter = netdev_priv(netdev);
541
	struct netdev_hw_addr *ha;
542
	u8 null_addr[6];
543
	int i;
544 545

	memset(null_addr, 0, 6);
A
Amit S. Kale 已提交
546 547

	if (netdev->flags & IFF_PROMISC) {
548 549 550 551 552 553 554 555 556 557

		adapter->set_promisc(adapter,
				NETXEN_NIU_PROMISC_MODE);

		/* Full promiscuous mode */
		netxen_nic_disable_mcast_filter(adapter);

		return;
	}

558
	if (netdev_mc_empty(netdev)) {
559 560 561 562 563 564 565 566
		adapter->set_promisc(adapter,
				NETXEN_NIU_NON_PROMISC_MODE);
		netxen_nic_disable_mcast_filter(adapter);
		return;
	}

	adapter->set_promisc(adapter, NETXEN_NIU_ALLMULTI_MODE);
	if (netdev->flags & IFF_ALLMULTI ||
567
			netdev_mc_count(netdev) > adapter->max_mc_count) {
568 569
		netxen_nic_disable_mcast_filter(adapter);
		return;
A
Amit S. Kale 已提交
570
	}
571 572 573

	netxen_nic_enable_mcast_filter(adapter);

574
	i = 0;
575 576
	netdev_for_each_mc_addr(ha, netdev)
		netxen_nic_set_mcast_addr(adapter, i++, ha->addr);
577 578

	/* Clear out remaining addresses */
579 580
	while (i < adapter->max_mc_count)
		netxen_nic_set_mcast_addr(adapter, i++, null_addr);
A
Amit S. Kale 已提交
581 582
}

583 584
static int
netxen_send_cmd_descs(struct netxen_adapter *adapter,
585
		struct cmd_desc_type0 *cmd_desc_arr, int nr_desc)
586
{
587
	u32 i, producer, consumer;
588 589
	struct netxen_cmd_buffer *pbuf;
	struct cmd_desc_type0 *cmd_desc;
590
	struct nx_host_tx_ring *tx_ring;
591 592 593

	i = 0;

594 595 596
	if (adapter->is_up != NETXEN_ADAPTER_UP_MAGIC)
		return -EIO;

597
	tx_ring = adapter->tx_ring;
598
	__netif_tx_lock_bh(tx_ring->txq);
599

600 601 602
	producer = tx_ring->producer;
	consumer = tx_ring->sw_consumer;

603 604 605
	if (nr_desc >= netxen_tx_avail(tx_ring)) {
		netif_tx_stop_queue(tx_ring->txq);
		__netif_tx_unlock_bh(tx_ring->txq);
606 607 608
		return -EBUSY;
	}

609 610 611
	do {
		cmd_desc = &cmd_desc_arr[i];

612
		pbuf = &tx_ring->cmd_buf_arr[producer];
613 614 615
		pbuf->skb = NULL;
		pbuf->frag_count = 0;

616
		memcpy(&tx_ring->desc_head[producer],
617 618
			&cmd_desc_arr[i], sizeof(struct cmd_desc_type0));

619
		producer = get_next_index(producer, tx_ring->num_desc);
620 621
		i++;

622
	} while (i != nr_desc);
623

624
	tx_ring->producer = producer;
625

626
	netxen_nic_update_cmd_producer(adapter, tx_ring);
627

628
	__netif_tx_unlock_bh(tx_ring->txq);
629

630 631 632
	return 0;
}

633 634
static int
nx_p3_sre_macaddr_change(struct netxen_adapter *adapter, u8 *addr, unsigned op)
635 636
{
	nx_nic_req_t req;
637 638
	nx_mac_req_t *mac_req;
	u64 word;
639 640

	memset(&req, 0, sizeof(nx_nic_req_t));
641 642 643 644 645 646 647 648
	req.qhdr = cpu_to_le64(NX_NIC_REQUEST << 23);

	word = NX_MAC_EVENT | ((u64)adapter->portnum << 16);
	req.req_hdr = cpu_to_le64(word);

	mac_req = (nx_mac_req_t *)&req.words[0];
	mac_req->op = op;
	memcpy(mac_req->mac_addr, addr, 6);
649

650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666
	return netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
}

static int nx_p3_nic_add_mac(struct netxen_adapter *adapter,
		u8 *addr, struct list_head *del_list)
{
	struct list_head *head;
	nx_mac_list_t *cur;

	/* look up if already exists */
	list_for_each(head, del_list) {
		cur = list_entry(head, nx_mac_list_t, list);

		if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0) {
			list_move_tail(head, &adapter->mac_list);
			return 0;
		}
667 668
	}

669 670 671 672 673 674 675 676 677 678
	cur = kzalloc(sizeof(nx_mac_list_t), GFP_ATOMIC);
	if (cur == NULL) {
		printk(KERN_ERR "%s: failed to add mac address filter\n",
				adapter->netdev->name);
		return -ENOMEM;
	}
	memcpy(cur->mac_addr, addr, ETH_ALEN);
	list_add_tail(&cur->list, &adapter->mac_list);
	return nx_p3_sre_macaddr_change(adapter,
				cur->mac_addr, NETXEN_MAC_ADD);
679 680 681 682 683
}

void netxen_p3_nic_set_multi(struct net_device *netdev)
{
	struct netxen_adapter *adapter = netdev_priv(netdev);
684
	struct netdev_hw_addr *ha;
685
	u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
686
	u32 mode = VPORT_MISS_MODE_DROP;
687 688 689
	LIST_HEAD(del_list);
	struct list_head *head;
	nx_mac_list_t *cur;
690

A
Amit Kumar Salecha 已提交
691 692 693
	if (adapter->is_up != NETXEN_ADAPTER_UP_MAGIC)
		return;

694
	list_splice_tail_init(&adapter->mac_list, &del_list);
695

696
	nx_p3_nic_add_mac(adapter, adapter->mac_addr, &del_list);
697
	nx_p3_nic_add_mac(adapter, bcast_addr, &del_list);
698 699 700 701 702 703 704

	if (netdev->flags & IFF_PROMISC) {
		mode = VPORT_MISS_MODE_ACCEPT_ALL;
		goto send_fw_cmd;
	}

	if ((netdev->flags & IFF_ALLMULTI) ||
705
			(netdev_mc_count(netdev) > adapter->max_mc_count)) {
706 707 708 709
		mode = VPORT_MISS_MODE_ACCEPT_MULTI;
		goto send_fw_cmd;
	}

710
	if (!netdev_mc_empty(netdev)) {
711 712
		netdev_for_each_mc_addr(ha, netdev)
			nx_p3_nic_add_mac(adapter, ha->addr, &del_list);
713
	}
714 715 716

send_fw_cmd:
	adapter->set_promisc(adapter, mode);
717 718 719 720 721 722 723
	head = &del_list;
	while (!list_empty(head)) {
		cur = list_entry(head->next, nx_mac_list_t, list);

		nx_p3_sre_macaddr_change(adapter,
				cur->mac_addr, NETXEN_MAC_DEL);
		list_del(&cur->list);
724 725 726 727
		kfree(cur);
	}
}

728 729 730
int netxen_p3_nic_set_promisc(struct netxen_adapter *adapter, u32 mode)
{
	nx_nic_req_t req;
731
	u64 word;
732 733 734

	memset(&req, 0, sizeof(nx_nic_req_t));

735 736 737 738 739 740
	req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);

	word = NX_NIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE |
			((u64)adapter->portnum << 16);
	req.req_hdr = cpu_to_le64(word);

741 742 743 744 745 746
	req.words[0] = cpu_to_le64(mode);

	return netxen_send_cmd_descs(adapter,
				(struct cmd_desc_type0 *)&req, 1);
}

747 748
void netxen_p3_free_mac_list(struct netxen_adapter *adapter)
{
749 750 751 752 753 754 755 756
	nx_mac_list_t *cur;
	struct list_head *head = &adapter->mac_list;

	while (!list_empty(head)) {
		cur = list_entry(head->next, nx_mac_list_t, list);
		nx_p3_sre_macaddr_change(adapter,
				cur->mac_addr, NETXEN_MAC_DEL);
		list_del(&cur->list);
757 758 759 760
		kfree(cur);
	}
}

D
Dhananjay Phadke 已提交
761 762 763 764 765 766 767
int netxen_p3_nic_set_mac_addr(struct netxen_adapter *adapter, u8 *addr)
{
	/* assuming caller has already copied new addr to netdev */
	netxen_p3_nic_set_multi(adapter->netdev);
	return 0;
}

768 769 770 771 772 773 774 775
#define	NETXEN_CONFIG_INTR_COALESCE	3

/*
 * Send the interrupt coalescing parameter set by ethtool to the card.
 */
int netxen_config_intr_coalesce(struct netxen_adapter *adapter)
{
	nx_nic_req_t req;
776 777
	u64 word[6];
	int rv, i;
778 779

	memset(&req, 0, sizeof(nx_nic_req_t));
780
	memset(word, 0, sizeof(word));
781

782
	req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
783

784 785
	word[0] = NETXEN_CONFIG_INTR_COALESCE | ((u64)adapter->portnum << 16);
	req.req_hdr = cpu_to_le64(word[0]);
786

787 788 789
	memcpy(&word[0], &adapter->coal, sizeof(adapter->coal));
	for (i = 0; i < 6; i++)
		req.words[i] = cpu_to_le64(word[i]);
790 791 792 793 794 795 796 797 798 799

	rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
	if (rv != 0) {
		printk(KERN_ERR "ERROR. Could not send "
			"interrupt coalescing parameters\n");
	}

	return rv;
}

800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828
int netxen_config_hw_lro(struct netxen_adapter *adapter, int enable)
{
	nx_nic_req_t req;
	u64 word;
	int rv = 0;

	if ((adapter->flags & NETXEN_NIC_LRO_ENABLED) == enable)
		return 0;

	memset(&req, 0, sizeof(nx_nic_req_t));

	req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);

	word = NX_NIC_H2C_OPCODE_CONFIG_HW_LRO | ((u64)adapter->portnum << 16);
	req.req_hdr = cpu_to_le64(word);

	req.words[0] = cpu_to_le64(enable);

	rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
	if (rv != 0) {
		printk(KERN_ERR "ERROR. Could not send "
			"configure hw lro request\n");
	}

	adapter->flags ^= NETXEN_NIC_LRO_ENABLED;

	return rv;
}

829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859
int netxen_config_bridged_mode(struct netxen_adapter *adapter, int enable)
{
	nx_nic_req_t req;
	u64 word;
	int rv = 0;

	if (!!(adapter->flags & NETXEN_NIC_BRIDGE_ENABLED) == enable)
		return rv;

	memset(&req, 0, sizeof(nx_nic_req_t));

	req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);

	word = NX_NIC_H2C_OPCODE_CONFIG_BRIDGING |
		((u64)adapter->portnum << 16);
	req.req_hdr = cpu_to_le64(word);

	req.words[0] = cpu_to_le64(enable);

	rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
	if (rv != 0) {
		printk(KERN_ERR "ERROR. Could not send "
				"configure bridge mode request\n");
	}

	adapter->flags ^= NETXEN_NIC_BRIDGE_ENABLED;

	return rv;
}


860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906
#define RSS_HASHTYPE_IP_TCP	0x3

int netxen_config_rss(struct netxen_adapter *adapter, int enable)
{
	nx_nic_req_t req;
	u64 word;
	int i, rv;

	u64 key[] = { 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
			0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
			0x255b0ec26d5a56daULL };


	memset(&req, 0, sizeof(nx_nic_req_t));
	req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);

	word = NX_NIC_H2C_OPCODE_CONFIG_RSS | ((u64)adapter->portnum << 16);
	req.req_hdr = cpu_to_le64(word);

	/*
	 * RSS request:
	 * bits 3-0: hash_method
	 *      5-4: hash_type_ipv4
	 *	7-6: hash_type_ipv6
	 *	  8: enable
	 *        9: use indirection table
	 *    47-10: reserved
	 *    63-48: indirection table mask
	 */
	word =  ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
		((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
		((u64)(enable & 0x1) << 8) |
		((0x7ULL) << 48);
	req.words[0] = cpu_to_le64(word);
	for (i = 0; i < 5; i++)
		req.words[i+1] = cpu_to_le64(key[i]);


	rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
	if (rv != 0) {
		printk(KERN_ERR "%s: could not configure RSS\n",
				adapter->netdev->name);
	}

	return rv;
}

907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930
int netxen_config_ipaddr(struct netxen_adapter *adapter, u32 ip, int cmd)
{
	nx_nic_req_t req;
	u64 word;
	int rv;

	memset(&req, 0, sizeof(nx_nic_req_t));
	req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);

	word = NX_NIC_H2C_OPCODE_CONFIG_IPADDR | ((u64)adapter->portnum << 16);
	req.req_hdr = cpu_to_le64(word);

	req.words[0] = cpu_to_le64(cmd);
	req.words[1] = cpu_to_le64(ip);

	rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
	if (rv != 0) {
		printk(KERN_ERR "%s: could not notify %s IP 0x%x reuqest\n",
				adapter->netdev->name,
				(cmd == NX_IP_UP) ? "Add" : "Remove", ip);
	}
	return rv;
}

931 932 933 934 935 936 937 938 939 940 941
int netxen_linkevent_request(struct netxen_adapter *adapter, int enable)
{
	nx_nic_req_t req;
	u64 word;
	int rv;

	memset(&req, 0, sizeof(nx_nic_req_t));
	req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);

	word = NX_NIC_H2C_OPCODE_GET_LINKEVENT | ((u64)adapter->portnum << 16);
	req.req_hdr = cpu_to_le64(word);
942
	req.words[0] = cpu_to_le64(enable | (enable << 8));
943 944 945 946 947 948 949 950 951 952

	rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
	if (rv != 0) {
		printk(KERN_ERR "%s: could not configure link notification\n",
				adapter->netdev->name);
	}

	return rv;
}

953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975
int netxen_send_lro_cleanup(struct netxen_adapter *adapter)
{
	nx_nic_req_t req;
	u64 word;
	int rv;

	memset(&req, 0, sizeof(nx_nic_req_t));
	req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);

	word = NX_NIC_H2C_OPCODE_LRO_REQUEST |
		((u64)adapter->portnum << 16) |
		((u64)NX_NIC_LRO_REQUEST_CLEANUP << 56) ;

	req.req_hdr = cpu_to_le64(word);

	rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
	if (rv != 0) {
		printk(KERN_ERR "%s: could not cleanup lro flows\n",
				adapter->netdev->name);
	}
	return rv;
}

A
Amit S. Kale 已提交
976 977 978 979
/*
 * netxen_nic_change_mtu - Change the Maximum Transfer Unit
 * @returns 0 on success, negative on failure
 */
980 981 982

#define MTU_FUDGE_FACTOR	100

A
Amit S. Kale 已提交
983 984
int netxen_nic_change_mtu(struct net_device *netdev, int mtu)
{
985
	struct netxen_adapter *adapter = netdev_priv(netdev);
986
	int max_mtu;
987
	int rc = 0;
A
Amit S. Kale 已提交
988

989 990 991 992 993 994 995 996
	if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
		max_mtu = P3_MAX_MTU;
	else
		max_mtu = P2_MAX_MTU;

	if (mtu > max_mtu) {
		printk(KERN_ERR "%s: mtu > %d bytes unsupported\n",
				netdev->name, max_mtu);
A
Amit S. Kale 已提交
997 998 999
		return -EINVAL;
	}

1000
	if (adapter->set_mtu)
1001
		rc = adapter->set_mtu(adapter, mtu);
A
Amit S. Kale 已提交
1002

1003 1004
	if (!rc)
		netdev->mtu = mtu;
1005

1006
	return rc;
A
Amit S. Kale 已提交
1007 1008 1009
}

static int netxen_get_flash_block(struct netxen_adapter *adapter, int base,
A
Al Viro 已提交
1010
				  int size, __le32 * buf)
A
Amit S. Kale 已提交
1011
{
1012
	int i, v, addr;
A
Al Viro 已提交
1013
	__le32 *ptr32;
A
Amit S. Kale 已提交
1014 1015 1016 1017

	addr = base;
	ptr32 = buf;
	for (i = 0; i < size / sizeof(u32); i++) {
A
Al Viro 已提交
1018
		if (netxen_rom_fast_read(adapter, addr, &v) == -1)
A
Amit S. Kale 已提交
1019
			return -1;
A
Al Viro 已提交
1020
		*ptr32 = cpu_to_le32(v);
A
Amit S. Kale 已提交
1021 1022 1023 1024
		ptr32++;
		addr += sizeof(u32);
	}
	if ((char *)buf + size > (char *)ptr32) {
A
Al Viro 已提交
1025 1026
		__le32 local;
		if (netxen_rom_fast_read(adapter, addr, &v) == -1)
A
Amit S. Kale 已提交
1027
			return -1;
A
Al Viro 已提交
1028
		local = cpu_to_le32(v);
A
Amit S. Kale 已提交
1029 1030 1031 1032 1033 1034
		memcpy(ptr32, &local, (char *)buf + size - (char *)ptr32);
	}

	return 0;
}

1035
int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, u64 *mac)
A
Amit S. Kale 已提交
1036
{
D
Dhananjay Phadke 已提交
1037 1038
	__le32 *pmac = (__le32 *) mac;
	u32 offset;
A
Amit S. Kale 已提交
1039

1040
	offset = NX_FW_MAC_ADDR_OFFSET + (adapter->portnum * sizeof(u64));
D
Dhananjay Phadke 已提交
1041 1042

	if (netxen_get_flash_block(adapter, offset, sizeof(u64), pmac) == -1)
A
Amit S. Kale 已提交
1043
		return -1;
D
Dhananjay Phadke 已提交
1044

A
Al Viro 已提交
1045
	if (*mac == cpu_to_le64(~0ULL)) {
D
Dhananjay Phadke 已提交
1046

1047 1048
		offset = NX_OLD_MAC_ADDR_OFFSET +
			(adapter->portnum * sizeof(u64));
D
Dhananjay Phadke 已提交
1049

A
Amit S. Kale 已提交
1050
		if (netxen_get_flash_block(adapter,
D
Dhananjay Phadke 已提交
1051
					offset, sizeof(u64), pmac) == -1)
A
Amit S. Kale 已提交
1052
			return -1;
D
Dhananjay Phadke 已提交
1053

A
Al Viro 已提交
1054
		if (*mac == cpu_to_le64(~0ULL))
A
Amit S. Kale 已提交
1055 1056 1057 1058 1059
			return -1;
	}
	return 0;
}

1060
int netxen_p3_get_mac_addr(struct netxen_adapter *adapter, u64 *mac)
D
Dhananjay Phadke 已提交
1061 1062 1063 1064 1065 1066 1067
{
	uint32_t crbaddr, mac_hi, mac_lo;
	int pci_func = adapter->ahw.pci_func;

	crbaddr = CRB_MAC_BLOCK_START +
		(4 * ((pci_func/2) * 3)) + (4 * (pci_func & 1));

1068 1069
	mac_lo = NXRD32(adapter, crbaddr);
	mac_hi = NXRD32(adapter, crbaddr+4);
D
Dhananjay Phadke 已提交
1070 1071

	if (pci_func & 1)
1072
		*mac = le64_to_cpu((mac_lo >> 16) | ((u64)mac_hi << 16));
D
Dhananjay Phadke 已提交
1073
	else
1074
		*mac = le64_to_cpu((u64)mac_lo | ((u64)mac_hi << 32));
D
Dhananjay Phadke 已提交
1075 1076 1077 1078

	return 0;
}

A
Amit S. Kale 已提交
1079 1080 1081
/*
 * Changes the CRB window to the specified window.
 */
1082
static void
1083 1084
netxen_nic_pci_set_crbwindow_128M(struct netxen_adapter *adapter,
		u32 window)
A
Amit S. Kale 已提交
1085 1086
{
	void __iomem *offset;
1087 1088
	int count = 10;
	u8 func = adapter->ahw.pci_func;
A
Amit S. Kale 已提交
1089

1090
	if (adapter->ahw.crb_win == window)
A
Amit S. Kale 已提交
1091
		return;
1092

1093 1094
	offset = PCI_OFFSET_SECOND_RANGE(adapter,
			NETXEN_PCIX_PH_REG(PCIE_CRB_WINDOW_REG(func)));
A
Amit S. Kale 已提交
1095

1096 1097 1098 1099
	writel(window, offset);
	do {
		if (window == readl(offset))
			break;
A
Amit S. Kale 已提交
1100

1101 1102 1103 1104 1105
		if (printk_ratelimit())
			dev_warn(&adapter->pdev->dev,
					"failed to set CRB window to %d\n",
					(window == NETXEN_WINDOW_ONE));
		udelay(1);
A
Amit S. Kale 已提交
1106

1107
	} while (--count > 0);
A
Amit S. Kale 已提交
1108

1109 1110
	if (count > 0)
		adapter->ahw.crb_win = window;
A
Amit S. Kale 已提交
1111 1112
}

1113
/*
1114
 * Returns < 0 if off is not valid,
1115 1116 1117 1118 1119 1120
 *	 1 if window access is needed. 'off' is set to offset from
 *	   CRB space in 128M pci map
 *	 0 if no window access is needed. 'off' is set to 2M addr
 * In: 'off' is offset from base in 128M pci map
 */
static int
1121 1122
netxen_nic_pci_get_crb_addr_2M(struct netxen_adapter *adapter,
		ulong off, void __iomem **addr)
1123 1124 1125 1126
{
	crb_128M_2M_sub_block_map_t *m;


1127
	if ((off >= NETXEN_CRB_MAX) || (off < NETXEN_PCI_CRBSPACE))
1128
		return -EINVAL;
1129

1130
	off -= NETXEN_PCI_CRBSPACE;
1131 1132 1133 1134

	/*
	 * Try direct map
	 */
1135
	m = &crb_128M_2M_map[CRB_BLK(off)].sub_block[CRB_SUBBLK(off)];
1136

1137 1138 1139
	if (m->valid && (m->start_128M <= off) && (m->end_128M > off)) {
		*addr = adapter->ahw.pci_base0 + m->start_2M +
			(off - m->start_128M);
1140 1141 1142 1143 1144 1145
		return 0;
	}

	/*
	 * Not in direct map, use crb window
	 */
1146 1147
	*addr = adapter->ahw.pci_base0 + CRB_INDIRECT_2M +
		(off & MASK(16));
1148 1149 1150 1151 1152 1153 1154 1155 1156
	return 1;
}

/*
 * In: 'off' is offset from CRB space in 128M pci map
 * Out: 'off' is 2M pci map addr
 * side effect: lock crb window
 */
static void
1157
netxen_nic_pci_set_crbwindow_2M(struct netxen_adapter *adapter, ulong off)
1158
{
1159 1160
	u32 window;
	void __iomem *addr = adapter->ahw.pci_base0 + CRB_WINDOW_2M;
1161

1162 1163 1164
	off -= NETXEN_PCI_CRBSPACE;

	window = CRB_HI(off);
1165 1166

	if (adapter->ahw.crb_win == window)
1167
		return;
1168 1169 1170 1171 1172 1173

	writel(window, addr);
	if (readl(addr) != window) {
		if (printk_ratelimit())
			dev_warn(&adapter->pdev->dev,
				"failed to set CRB window to %d off 0x%lx\n",
1174
				window, off);
1175
	}
1176
	adapter->ahw.crb_win = window;
1177 1178
}

1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204
static void __iomem *
netxen_nic_map_indirect_address_128M(struct netxen_adapter *adapter,
		ulong win_off, void __iomem **mem_ptr)
{
	ulong off = win_off;
	void __iomem *addr;
	resource_size_t mem_base;

	if (ADDR_IN_WINDOW1(win_off))
		off = NETXEN_CRB_NORMAL(win_off);

	addr = pci_base_offset(adapter, off);
	if (addr)
		return addr;

	if (adapter->ahw.pci_len0 == 0)
		off -= NETXEN_PCI_CRBSPACE;

	mem_base = pci_resource_start(adapter->pdev, 0);
	*mem_ptr = ioremap(mem_base + (off & PAGE_MASK), PAGE_SIZE);
	if (*mem_ptr)
		addr = *mem_ptr + (off & (PAGE_SIZE - 1));

	return addr;
}

1205
static int
1206
netxen_nic_hw_write_wx_128M(struct netxen_adapter *adapter, ulong off, u32 data)
A
Amit S. Kale 已提交
1207
{
1208
	unsigned long flags;
1209
	void __iomem *addr, *mem_ptr = NULL;
A
Amit S. Kale 已提交
1210

1211 1212 1213
	addr = netxen_nic_map_indirect_address_128M(adapter, off, &mem_ptr);
	if (!addr)
		return -EIO;
1214

1215
	if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
1216
		netxen_nic_io_write_128M(adapter, addr, data);
1217
	} else {        /* Window 0 */
1218
		write_lock_irqsave(&adapter->ahw.crb_lock, flags);
1219
		netxen_nic_pci_set_crbwindow_128M(adapter, 0);
1220
		writel(data, addr);
1221 1222
		netxen_nic_pci_set_crbwindow_128M(adapter,
				NETXEN_WINDOW_ONE);
1223
		write_unlock_irqrestore(&adapter->ahw.crb_lock, flags);
1224 1225
	}

1226 1227 1228
	if (mem_ptr)
		iounmap(mem_ptr);

A
Amit S. Kale 已提交
1229 1230 1231
	return 0;
}

1232
static u32
1233
netxen_nic_hw_read_wx_128M(struct netxen_adapter *adapter, ulong off)
A
Amit S. Kale 已提交
1234
{
1235
	unsigned long flags;
1236
	void __iomem *addr, *mem_ptr = NULL;
1237
	u32 data;
D
Dhananjay Phadke 已提交
1238

1239 1240 1241
	addr = netxen_nic_map_indirect_address_128M(adapter, off, &mem_ptr);
	if (!addr)
		return -EIO;
A
Amit S. Kale 已提交
1242

1243
	if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
1244
		data = netxen_nic_io_read_128M(adapter, addr);
1245
	} else {        /* Window 0 */
1246
		write_lock_irqsave(&adapter->ahw.crb_lock, flags);
1247
		netxen_nic_pci_set_crbwindow_128M(adapter, 0);
1248
		data = readl(addr);
1249 1250
		netxen_nic_pci_set_crbwindow_128M(adapter,
				NETXEN_WINDOW_ONE);
1251
		write_unlock_irqrestore(&adapter->ahw.crb_lock, flags);
1252
	}
A
Amit S. Kale 已提交
1253

1254 1255 1256
	if (mem_ptr)
		iounmap(mem_ptr);

1257
	return data;
A
Amit S. Kale 已提交
1258 1259
}

1260
static int
1261
netxen_nic_hw_write_wx_2M(struct netxen_adapter *adapter, ulong off, u32 data)
1262
{
1263
	unsigned long flags;
1264
	int rv;
1265
	void __iomem *addr = NULL;
A
Amit S. Kale 已提交
1266

1267
	rv = netxen_nic_pci_get_crb_addr_2M(adapter, off, &addr);
A
Amit S. Kale 已提交
1268

1269
	if (rv == 0) {
1270
		writel(data, addr);
1271
		return 0;
1272 1273
	}

1274 1275
	if (rv > 0) {
		/* indirect access */
1276
		write_lock_irqsave(&adapter->ahw.crb_lock, flags);
1277
		crb_win_lock(adapter);
1278 1279
		netxen_nic_pci_set_crbwindow_2M(adapter, off);
		writel(data, addr);
1280
		crb_win_unlock(adapter);
1281
		write_unlock_irqrestore(&adapter->ahw.crb_lock, flags);
1282 1283
		return 0;
	}
1284

1285 1286 1287 1288
	dev_err(&adapter->pdev->dev,
			"%s: invalid offset: 0x%016lx\n", __func__, off);
	dump_stack();
	return -EIO;
A
Amit S. Kale 已提交
1289 1290
}

1291
static u32
1292
netxen_nic_hw_read_wx_2M(struct netxen_adapter *adapter, ulong off)
1293
{
1294
	unsigned long flags;
1295
	int rv;
1296
	u32 data;
1297
	void __iomem *addr = NULL;
A
Amit S. Kale 已提交
1298

1299
	rv = netxen_nic_pci_get_crb_addr_2M(adapter, off, &addr);
1300

1301
	if (rv == 0)
1302
		return readl(addr);
1303

1304 1305
	if (rv > 0) {
		/* indirect access */
1306
		write_lock_irqsave(&adapter->ahw.crb_lock, flags);
1307
		crb_win_lock(adapter);
1308 1309
		netxen_nic_pci_set_crbwindow_2M(adapter, off);
		data = readl(addr);
1310
		crb_win_unlock(adapter);
1311
		write_unlock_irqrestore(&adapter->ahw.crb_lock, flags);
1312 1313
		return data;
	}
1314

1315 1316 1317 1318
	dev_err(&adapter->pdev->dev,
			"%s: invalid offset: 0x%016lx\n", __func__, off);
	dump_stack();
	return -1;
1319 1320
}

1321 1322 1323
/* window 1 registers only */
static void netxen_nic_io_write_128M(struct netxen_adapter *adapter,
		void __iomem *addr, u32 data)
1324
{
1325
	read_lock(&adapter->ahw.crb_lock);
1326
	writel(data, addr);
1327
	read_unlock(&adapter->ahw.crb_lock);
1328 1329 1330 1331 1332 1333 1334
}

static u32 netxen_nic_io_read_128M(struct netxen_adapter *adapter,
		void __iomem *addr)
{
	u32 val;

1335
	read_lock(&adapter->ahw.crb_lock);
1336
	val = readl(addr);
1337
	read_unlock(&adapter->ahw.crb_lock);
1338 1339

	return val;
1340 1341
}

1342 1343
static void netxen_nic_io_write_2M(struct netxen_adapter *adapter,
		void __iomem *addr, u32 data)
1344
{
1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356
	writel(data, addr);
}

static u32 netxen_nic_io_read_2M(struct netxen_adapter *adapter,
		void __iomem *addr)
{
	return readl(addr);
}

void __iomem *
netxen_get_ioaddr(struct netxen_adapter *adapter, u32 offset)
{
1357
	void __iomem *addr = NULL;
1358 1359

	if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
1360 1361 1362 1363 1364 1365 1366 1367
		if ((offset < NETXEN_CRB_PCIX_HOST2) &&
				(offset > NETXEN_CRB_PCIX_HOST))
			addr = PCI_OFFSET_SECOND_RANGE(adapter, offset);
		else
			addr = NETXEN_CRB_NORMALIZE(adapter, offset);
	} else {
		WARN_ON(netxen_nic_pci_get_crb_addr_2M(adapter,
					offset, &addr));
1368 1369
	}

1370
	return addr;
1371 1372
}

1373 1374 1375
static int
netxen_nic_pci_set_window_128M(struct netxen_adapter *adapter,
		u64 addr, u32 *start)
1376
{
1377 1378 1379
	if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
		*start = (addr - NETXEN_ADDR_OCM0  + NETXEN_PCI_OCM0);
		return 0;
1380
	} else if (ADDR_IN_RANGE(addr,
1381 1382 1383 1384
				NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
		*start = (addr - NETXEN_ADDR_OCM1 + NETXEN_PCI_OCM1);
		return 0;
	}
1385

1386 1387
	return -EIO;
}
1388

1389 1390 1391 1392
static int
netxen_nic_pci_set_window_2M(struct netxen_adapter *adapter,
		u64 addr, u32 *start)
{
1393
	u32 window;
1394
	struct pci_dev *pdev = adapter->pdev;
1395

1396 1397 1398 1399 1400 1401
	if ((addr & 0x00ff800) == 0xff800) {
		if (printk_ratelimit())
			dev_warn(&pdev->dev, "QM access not handled\n");
		return -EIO;
	}

1402 1403 1404 1405 1406
	if (NX_IS_REVISION_P3P(adapter->ahw.revision_id))
		window = OCM_WIN_P3P(addr);
	else
		window = OCM_WIN(addr);

1407
	writel(window, adapter->ahw.ocm_win_crb);
1408 1409
	/* read back to flush */
	readl(adapter->ahw.ocm_win_crb);
1410 1411 1412 1413

	adapter->ahw.ocm_win = window;
	*start = NETXEN_PCI_OCM0_2M + GET_MEM_OFFS_2M(addr);
	return 0;
1414
}
1415 1416 1417 1418 1419 1420 1421 1422 1423 1424

static int
netxen_nic_pci_mem_access_direct(struct netxen_adapter *adapter, u64 off,
		u64 *data, int op)
{
	void __iomem *addr, *mem_ptr = NULL;
	resource_size_t mem_base;
	int ret = -EIO;
	u32 start;

1425
	spin_lock(&adapter->ahw.mem_lock);
1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440

	ret = adapter->pci_set_window(adapter, off, &start);
	if (ret != 0)
		goto unlock;

	addr = pci_base_offset(adapter, start);
	if (addr)
		goto noremap;

	mem_base = pci_resource_start(adapter->pdev, 0) + (start & PAGE_MASK);

	mem_ptr = ioremap(mem_base, PAGE_SIZE);
	if (mem_ptr == NULL) {
		ret = -EIO;
		goto unlock;
A
Amit S. Kale 已提交
1441
	}
1442 1443 1444 1445 1446 1447 1448 1449 1450 1451

	addr = mem_ptr + (start & (PAGE_SIZE - 1));

noremap:
	if (op == 0)	/* read */
		*data = readq(addr);
	else		/* write */
		writeq(*data, addr);

unlock:
1452 1453
	spin_unlock(&adapter->ahw.mem_lock);

1454 1455 1456
	if (mem_ptr)
		iounmap(mem_ptr);
	return ret;
A
Amit S. Kale 已提交
1457 1458
}

1459 1460
#define MAX_CTL_CHECK   1000

1461
static int
1462
netxen_nic_pci_mem_write_128M(struct netxen_adapter *adapter,
1463
		u64 off, u64 data)
1464
{
1465 1466
	int j, ret;
	u32 temp, off_lo, off_hi, addr_hi, data_hi, data_lo;
D
Dhananjay Phadke 已提交
1467
	void __iomem *mem_crb;
1468

1469 1470
	/* Only 64-bit aligned access */
	if (off & 7)
1471 1472
		return -EIO;

1473
	/* P2 has different SIU and MIU test agent base addr */
1474 1475
	if (ADDR_IN_RANGE(off, NETXEN_ADDR_QDR_NET,
				NETXEN_ADDR_QDR_NET_MAX_P2)) {
1476 1477 1478 1479 1480 1481 1482
		mem_crb = pci_base_offset(adapter,
				NETXEN_CRB_QDR_NET+SIU_TEST_AGT_BASE);
		addr_hi = SIU_TEST_AGT_ADDR_HI;
		data_lo = SIU_TEST_AGT_WRDATA_LO;
		data_hi = SIU_TEST_AGT_WRDATA_HI;
		off_lo = off & SIU_TEST_AGT_ADDR_MASK;
		off_hi = SIU_TEST_AGT_UPPER_ADDR(off);
1483 1484
		goto correct;
	}
1485

1486
	if (ADDR_IN_RANGE(off, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
1487 1488 1489 1490 1491 1492 1493
		mem_crb = pci_base_offset(adapter,
				NETXEN_CRB_DDR_NET+MIU_TEST_AGT_BASE);
		addr_hi = MIU_TEST_AGT_ADDR_HI;
		data_lo = MIU_TEST_AGT_WRDATA_LO;
		data_hi = MIU_TEST_AGT_WRDATA_HI;
		off_lo = off & MIU_TEST_AGT_ADDR_MASK;
		off_hi = 0;
1494 1495 1496
		goto correct;
	}

1497 1498 1499 1500 1501 1502 1503 1504
	if (ADDR_IN_RANGE(off, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX) ||
		ADDR_IN_RANGE(off, NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
		if (adapter->ahw.pci_len0 != 0) {
			return netxen_nic_pci_mem_access_direct(adapter,
					off, &data, 1);
		}
	}

1505 1506 1507
	return -EIO;

correct:
1508
	spin_lock(&adapter->ahw.mem_lock);
1509
	netxen_nic_pci_set_crbwindow_128M(adapter, 0);
1510

1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521
	writel(off_lo, (mem_crb + MIU_TEST_AGT_ADDR_LO));
	writel(off_hi, (mem_crb + addr_hi));
	writel(data & 0xffffffff, (mem_crb + data_lo));
	writel((data >> 32) & 0xffffffff, (mem_crb + data_hi));
	writel((TA_CTL_ENABLE | TA_CTL_WRITE), (mem_crb + TEST_AGT_CTRL));
	writel((TA_CTL_START | TA_CTL_ENABLE | TA_CTL_WRITE),
			(mem_crb + TEST_AGT_CTRL));

	for (j = 0; j < MAX_CTL_CHECK; j++) {
		temp = readl((mem_crb + TEST_AGT_CTRL));
		if ((temp & TA_CTL_BUSY) == 0)
1522 1523 1524
			break;
	}

1525 1526 1527 1528 1529 1530 1531 1532
	if (j >= MAX_CTL_CHECK) {
		if (printk_ratelimit())
			dev_err(&adapter->pdev->dev,
					"failed to write through agent\n");
		ret = -EIO;
	} else
		ret = 0;

1533
	netxen_nic_pci_set_crbwindow_128M(adapter, NETXEN_WINDOW_ONE);
1534
	spin_unlock(&adapter->ahw.mem_lock);
1535 1536 1537
	return ret;
}

1538
static int
1539
netxen_nic_pci_mem_read_128M(struct netxen_adapter *adapter,
1540
		u64 off, u64 *data)
1541
{
1542 1543 1544
	int j, ret;
	u32 temp, off_lo, off_hi, addr_hi, data_hi, data_lo;
	u64 val;
D
Dhananjay Phadke 已提交
1545
	void __iomem *mem_crb;
1546

1547 1548
	/* Only 64-bit aligned access */
	if (off & 7)
1549 1550
		return -EIO;

1551
	/* P2 has different SIU and MIU test agent base addr */
1552 1553
	if (ADDR_IN_RANGE(off, NETXEN_ADDR_QDR_NET,
				NETXEN_ADDR_QDR_NET_MAX_P2)) {
1554 1555 1556 1557 1558 1559 1560
		mem_crb = pci_base_offset(adapter,
				NETXEN_CRB_QDR_NET+SIU_TEST_AGT_BASE);
		addr_hi = SIU_TEST_AGT_ADDR_HI;
		data_lo = SIU_TEST_AGT_RDDATA_LO;
		data_hi = SIU_TEST_AGT_RDDATA_HI;
		off_lo = off & SIU_TEST_AGT_ADDR_MASK;
		off_hi = SIU_TEST_AGT_UPPER_ADDR(off);
1561 1562
		goto correct;
	}
1563

1564
	if (ADDR_IN_RANGE(off, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
1565 1566 1567 1568 1569 1570 1571
		mem_crb = pci_base_offset(adapter,
				NETXEN_CRB_DDR_NET+MIU_TEST_AGT_BASE);
		addr_hi = MIU_TEST_AGT_ADDR_HI;
		data_lo = MIU_TEST_AGT_RDDATA_LO;
		data_hi = MIU_TEST_AGT_RDDATA_HI;
		off_lo = off & MIU_TEST_AGT_ADDR_MASK;
		off_hi = 0;
1572 1573 1574
		goto correct;
	}

1575 1576 1577 1578 1579 1580 1581 1582
	if (ADDR_IN_RANGE(off, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX) ||
		ADDR_IN_RANGE(off, NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
		if (adapter->ahw.pci_len0 != 0) {
			return netxen_nic_pci_mem_access_direct(adapter,
					off, data, 0);
		}
	}

1583
	return -EIO;
1584

1585
correct:
1586
	spin_lock(&adapter->ahw.mem_lock);
1587
	netxen_nic_pci_set_crbwindow_128M(adapter, 0);
1588

1589 1590 1591 1592
	writel(off_lo, (mem_crb + MIU_TEST_AGT_ADDR_LO));
	writel(off_hi, (mem_crb + addr_hi));
	writel(TA_CTL_ENABLE, (mem_crb + TEST_AGT_CTRL));
	writel((TA_CTL_START|TA_CTL_ENABLE), (mem_crb + TEST_AGT_CTRL));
1593

1594 1595 1596
	for (j = 0; j < MAX_CTL_CHECK; j++) {
		temp = readl(mem_crb + TEST_AGT_CTRL);
		if ((temp & TA_CTL_BUSY) == 0)
1597
			break;
1598
	}
1599

1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611
	if (j >= MAX_CTL_CHECK) {
		if (printk_ratelimit())
			dev_err(&adapter->pdev->dev,
					"failed to read through agent\n");
		ret = -EIO;
	} else {

		temp = readl(mem_crb + data_hi);
		val = ((u64)temp << 32);
		val |= readl(mem_crb + data_lo);
		*data = val;
		ret = 0;
1612 1613
	}

1614
	netxen_nic_pci_set_crbwindow_128M(adapter, NETXEN_WINDOW_ONE);
1615
	spin_unlock(&adapter->ahw.mem_lock);
1616

1617
	return ret;
1618 1619
}

1620
static int
1621
netxen_nic_pci_mem_write_2M(struct netxen_adapter *adapter,
1622
		u64 off, u64 data)
1623
{
1624
	int i, j, ret;
1625
	u32 temp, off8;
1626
	u64 stride;
1627
	void __iomem *mem_crb;
1628

1629 1630
	/* Only 64-bit aligned access */
	if (off & 7)
1631 1632
		return -EIO;

1633
	/* P3 onward, test agent base for MIU and SIU is same */
1634 1635
	if (ADDR_IN_RANGE(off, NETXEN_ADDR_QDR_NET,
				NETXEN_ADDR_QDR_NET_MAX_P3)) {
1636 1637
		mem_crb = netxen_get_ioaddr(adapter,
				NETXEN_CRB_QDR_NET+MIU_TEST_AGT_BASE);
1638 1639 1640 1641
		goto correct;
	}

	if (ADDR_IN_RANGE(off, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
1642 1643
		mem_crb = netxen_get_ioaddr(adapter,
				NETXEN_CRB_DDR_NET+MIU_TEST_AGT_BASE);
1644
		goto correct;
1645 1646
	}

1647 1648 1649
	if (ADDR_IN_RANGE(off, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX))
		return netxen_nic_pci_mem_access_direct(adapter, off, &data, 1);

1650 1651 1652
	return -EIO;

correct:
1653 1654 1655
	stride = NX_IS_REVISION_P3P(adapter->ahw.revision_id) ? 16 : 8;

	off8 = off & ~(stride-1);
1656

1657
	spin_lock(&adapter->ahw.mem_lock);
1658

1659 1660
	writel(off8, (mem_crb + MIU_TEST_AGT_ADDR_LO));
	writel(0, (mem_crb + MIU_TEST_AGT_ADDR_HI));
1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691

	i = 0;
	if (stride == 16) {
		writel(TA_CTL_ENABLE, (mem_crb + TEST_AGT_CTRL));
		writel((TA_CTL_START | TA_CTL_ENABLE),
				(mem_crb + TEST_AGT_CTRL));

		for (j = 0; j < MAX_CTL_CHECK; j++) {
			temp = readl(mem_crb + TEST_AGT_CTRL);
			if ((temp & TA_CTL_BUSY) == 0)
				break;
		}

		if (j >= MAX_CTL_CHECK) {
			ret = -EIO;
			goto done;
		}

		i = (off & 0xf) ? 0 : 2;
		writel(readl(mem_crb + MIU_TEST_AGT_RDDATA(i)),
				mem_crb + MIU_TEST_AGT_WRDATA(i));
		writel(readl(mem_crb + MIU_TEST_AGT_RDDATA(i+1)),
				mem_crb + MIU_TEST_AGT_WRDATA(i+1));
		i = (off & 0xf) ? 2 : 0;
	}

	writel(data & 0xffffffff,
			mem_crb + MIU_TEST_AGT_WRDATA(i));
	writel((data >> 32) & 0xffffffff,
			mem_crb + MIU_TEST_AGT_WRDATA(i+1));

1692 1693 1694 1695 1696 1697 1698 1699
	writel((TA_CTL_ENABLE | TA_CTL_WRITE), (mem_crb + TEST_AGT_CTRL));
	writel((TA_CTL_START | TA_CTL_ENABLE | TA_CTL_WRITE),
			(mem_crb + TEST_AGT_CTRL));

	for (j = 0; j < MAX_CTL_CHECK; j++) {
		temp = readl(mem_crb + TEST_AGT_CTRL);
		if ((temp & TA_CTL_BUSY) == 0)
			break;
1700 1701
	}

1702 1703 1704
	if (j >= MAX_CTL_CHECK) {
		if (printk_ratelimit())
			dev_err(&adapter->pdev->dev,
1705
					"failed to write through agent\n");
1706 1707 1708 1709
		ret = -EIO;
	} else
		ret = 0;

1710
done:
1711
	spin_unlock(&adapter->ahw.mem_lock);
1712 1713 1714 1715

	return ret;
}

1716
static int
1717
netxen_nic_pci_mem_read_2M(struct netxen_adapter *adapter,
1718
		u64 off, u64 *data)
1719
{
1720 1721
	int j, ret;
	u32 temp, off8;
1722
	u64 val, stride;
1723
	void __iomem *mem_crb;
1724

1725 1726
	/* Only 64-bit aligned access */
	if (off & 7)
1727
		return -EIO;
1728

1729
	/* P3 onward, test agent base for MIU and SIU is same */
1730 1731
	if (ADDR_IN_RANGE(off, NETXEN_ADDR_QDR_NET,
				NETXEN_ADDR_QDR_NET_MAX_P3)) {
1732 1733
		mem_crb = netxen_get_ioaddr(adapter,
				NETXEN_CRB_QDR_NET+MIU_TEST_AGT_BASE);
1734
		goto correct;
1735 1736
	}

1737
	if (ADDR_IN_RANGE(off, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
1738 1739
		mem_crb = netxen_get_ioaddr(adapter,
				NETXEN_CRB_DDR_NET+MIU_TEST_AGT_BASE);
1740 1741 1742
		goto correct;
	}

1743 1744 1745 1746
	if (ADDR_IN_RANGE(off, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
		return netxen_nic_pci_mem_access_direct(adapter,
				off, data, 0);
	}
1747

1748 1749 1750
	return -EIO;

correct:
1751 1752 1753
	stride = NX_IS_REVISION_P3P(adapter->ahw.revision_id) ? 16 : 8;

	off8 = off & ~(stride-1);
1754

1755
	spin_lock(&adapter->ahw.mem_lock);
1756

1757 1758 1759 1760
	writel(off8, (mem_crb + MIU_TEST_AGT_ADDR_LO));
	writel(0, (mem_crb + MIU_TEST_AGT_ADDR_HI));
	writel(TA_CTL_ENABLE, (mem_crb + TEST_AGT_CTRL));
	writel((TA_CTL_START | TA_CTL_ENABLE), (mem_crb + TEST_AGT_CTRL));
1761

1762 1763 1764
	for (j = 0; j < MAX_CTL_CHECK; j++) {
		temp = readl(mem_crb + TEST_AGT_CTRL);
		if ((temp & TA_CTL_BUSY) == 0)
1765 1766 1767
			break;
	}

1768 1769 1770 1771 1772
	if (j >= MAX_CTL_CHECK) {
		if (printk_ratelimit())
			dev_err(&adapter->pdev->dev,
					"failed to read through agent\n");
		ret = -EIO;
1773
	} else {
1774 1775 1776 1777 1778
		off8 = MIU_TEST_AGT_RDDATA_LO;
		if ((stride == 16) && (off & 0xf))
			off8 = MIU_TEST_AGT_RDDATA_UPPER_LO;

		temp = readl(mem_crb + off8 + 4);
1779
		val = (u64)temp << 32;
1780
		val |= readl(mem_crb + off8);
1781 1782
		*data = val;
		ret = 0;
1783 1784
	}

1785
	spin_unlock(&adapter->ahw.mem_lock);
1786 1787

	return ret;
1788 1789
}

1790 1791
void
netxen_setup_hwops(struct netxen_adapter *adapter)
1792
{
1793 1794
	adapter->init_port = netxen_niu_xg_init_port;
	adapter->stop_port = netxen_niu_disable_xg_port;
1795

1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808
	if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
		adapter->crb_read = netxen_nic_hw_read_wx_128M,
		adapter->crb_write = netxen_nic_hw_write_wx_128M,
		adapter->pci_set_window = netxen_nic_pci_set_window_128M,
		adapter->pci_mem_read = netxen_nic_pci_mem_read_128M,
		adapter->pci_mem_write = netxen_nic_pci_mem_write_128M,
		adapter->io_read = netxen_nic_io_read_128M,
		adapter->io_write = netxen_nic_io_write_128M,

		adapter->macaddr_set = netxen_p2_nic_set_mac_addr;
		adapter->set_multi = netxen_p2_nic_set_multi;
		adapter->set_mtu = netxen_nic_set_mtu_xgb;
		adapter->set_promisc = netxen_p2_nic_set_promisc;
1809

1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826
	} else {
		adapter->crb_read = netxen_nic_hw_read_wx_2M,
		adapter->crb_write = netxen_nic_hw_write_wx_2M,
		adapter->pci_set_window = netxen_nic_pci_set_window_2M,
		adapter->pci_mem_read = netxen_nic_pci_mem_read_2M,
		adapter->pci_mem_write = netxen_nic_pci_mem_write_2M,
		adapter->io_read = netxen_nic_io_read_2M,
		adapter->io_write = netxen_nic_io_write_2M,

		adapter->set_mtu = nx_fw_cmd_set_mtu;
		adapter->set_promisc = netxen_p3_nic_set_promisc;
		adapter->macaddr_set = netxen_p3_nic_set_mac_addr;
		adapter->set_multi = netxen_p3_nic_set_multi;

		adapter->phy_read = nx_fw_cmd_query_phy;
		adapter->phy_write = nx_fw_cmd_set_phy;
	}
1827 1828
}

A
Amit S. Kale 已提交
1829 1830
int netxen_nic_get_board_info(struct netxen_adapter *adapter)
{
1831
	int offset, board_type, magic;
1832
	struct pci_dev *pdev = adapter->pdev;
A
Amit S. Kale 已提交
1833

1834
	offset = NX_FW_MAGIC_OFFSET;
1835 1836
	if (netxen_rom_fast_read(adapter, offset, &magic))
		return -EIO;
A
Amit S. Kale 已提交
1837

1838 1839 1840
	if (magic != NETXEN_BDINFO_MAGIC) {
		dev_err(&pdev->dev, "invalid board config, magic=%08x\n",
			magic);
1841
		return -EIO;
A
Amit S. Kale 已提交
1842 1843
	}

1844
	offset = NX_BRDTYPE_OFFSET;
1845 1846 1847 1848 1849 1850
	if (netxen_rom_fast_read(adapter, offset, &board_type))
		return -EIO;

	adapter->ahw.board_type = board_type;

	if (board_type == NETXEN_BRDTYPE_P3_4_GB_MM) {
1851
		u32 gpio = NXRD32(adapter, NETXEN_ROMUSB_GLB_PAD_GPIO_I);
1852
		if ((gpio & 0x8000) == 0)
1853
			board_type = NETXEN_BRDTYPE_P3_10G_TP;
1854 1855
	}

D
Dhananjay Phadke 已提交
1856
	switch (board_type) {
A
Amit S. Kale 已提交
1857
	case NETXEN_BRDTYPE_P2_SB35_4G:
1858
		adapter->ahw.port_type = NETXEN_NIC_GBE;
A
Amit S. Kale 已提交
1859 1860 1861 1862 1863
		break;
	case NETXEN_BRDTYPE_P2_SB31_10G:
	case NETXEN_BRDTYPE_P2_SB31_10G_IMEZ:
	case NETXEN_BRDTYPE_P2_SB31_10G_HMEZ:
	case NETXEN_BRDTYPE_P2_SB31_10G_CX4:
1864 1865 1866 1867 1868 1869
	case NETXEN_BRDTYPE_P3_HMEZ:
	case NETXEN_BRDTYPE_P3_XG_LOM:
	case NETXEN_BRDTYPE_P3_10G_CX4:
	case NETXEN_BRDTYPE_P3_10G_CX4_LP:
	case NETXEN_BRDTYPE_P3_IMEZ:
	case NETXEN_BRDTYPE_P3_10G_SFP_PLUS:
D
Dhananjay Phadke 已提交
1870 1871
	case NETXEN_BRDTYPE_P3_10G_SFP_CT:
	case NETXEN_BRDTYPE_P3_10G_SFP_QT:
1872 1873
	case NETXEN_BRDTYPE_P3_10G_XFP:
	case NETXEN_BRDTYPE_P3_10000_BASE_T:
1874
		adapter->ahw.port_type = NETXEN_NIC_XGBE;
A
Amit S. Kale 已提交
1875 1876 1877 1878 1879
		break;
	case NETXEN_BRDTYPE_P1_BD:
	case NETXEN_BRDTYPE_P1_SB:
	case NETXEN_BRDTYPE_P1_SMAX:
	case NETXEN_BRDTYPE_P1_SOCK:
1880 1881 1882
	case NETXEN_BRDTYPE_P3_REF_QG:
	case NETXEN_BRDTYPE_P3_4_GB:
	case NETXEN_BRDTYPE_P3_4_GB_MM:
1883
		adapter->ahw.port_type = NETXEN_NIC_GBE;
A
Amit S. Kale 已提交
1884
		break;
1885
	case NETXEN_BRDTYPE_P3_10G_TP:
1886
		adapter->ahw.port_type = (adapter->portnum < 2) ?
1887 1888
			NETXEN_NIC_XGBE : NETXEN_NIC_GBE;
		break;
A
Amit S. Kale 已提交
1889
	default:
1890 1891
		dev_err(&pdev->dev, "unknown board type %x\n", board_type);
		adapter->ahw.port_type = NETXEN_NIC_XGBE;
A
Amit S. Kale 已提交
1892 1893 1894
		break;
	}

1895
	return 0;
A
Amit S. Kale 已提交
1896 1897 1898 1899
}

/* NIU access sections */

1900
int netxen_nic_set_mtu_gb(struct netxen_adapter *adapter, int new_mtu)
A
Amit S. Kale 已提交
1901
{
1902
	new_mtu += MTU_FUDGE_FACTOR;
1903
	NXWR32(adapter, NETXEN_NIU_GB_MAX_FRAME_SIZE(adapter->physical_port),
1904
		new_mtu);
A
Amit S. Kale 已提交
1905 1906 1907
	return 0;
}

1908
int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu)
A
Amit S. Kale 已提交
1909
{
1910
	new_mtu += MTU_FUDGE_FACTOR;
1911
	if (adapter->physical_port == 0)
1912
		NXWR32(adapter, NETXEN_NIU_XGE_MAX_FRAME_SIZE, new_mtu);
1913
	else
1914
		NXWR32(adapter, NETXEN_NIU_XG1_MAX_FRAME_SIZE, new_mtu);
A
Amit S. Kale 已提交
1915 1916 1917
	return 0;
}

1918
void netxen_nic_set_link_parameters(struct netxen_adapter *adapter)
A
Amit S. Kale 已提交
1919
{
A
Al Viro 已提交
1920 1921
	__u32 status;
	__u32 autoneg;
1922
	__u32 port_mode;
A
Amit S. Kale 已提交
1923

1924 1925 1926 1927 1928 1929
	if (!netif_carrier_ok(adapter->netdev)) {
		adapter->link_speed   = 0;
		adapter->link_duplex  = -1;
		adapter->link_autoneg = AUTONEG_ENABLE;
		return;
	}
1930

1931
	if (adapter->ahw.port_type == NETXEN_NIC_GBE) {
1932
		port_mode = NXRD32(adapter, NETXEN_PORT_MODE_ADDR);
1933 1934 1935 1936 1937 1938 1939
		if (port_mode == NETXEN_PORT_MODE_802_3_AP) {
			adapter->link_speed   = SPEED_1000;
			adapter->link_duplex  = DUPLEX_FULL;
			adapter->link_autoneg = AUTONEG_DISABLE;
			return;
		}

1940 1941 1942 1943
		if (adapter->phy_read &&
		    adapter->phy_read(adapter,
				      NETXEN_NIU_GB_MII_MGMT_ADDR_PHY_STATUS,
				      &status) == 0) {
A
Amit S. Kale 已提交
1944 1945 1946
			if (netxen_get_phy_link(status)) {
				switch (netxen_get_phy_speed(status)) {
				case 0:
1947
					adapter->link_speed = SPEED_10;
A
Amit S. Kale 已提交
1948 1949
					break;
				case 1:
1950
					adapter->link_speed = SPEED_100;
A
Amit S. Kale 已提交
1951 1952
					break;
				case 2:
1953
					adapter->link_speed = SPEED_1000;
A
Amit S. Kale 已提交
1954 1955
					break;
				default:
1956
					adapter->link_speed = 0;
A
Amit S. Kale 已提交
1957 1958 1959 1960
					break;
				}
				switch (netxen_get_phy_duplex(status)) {
				case 0:
1961
					adapter->link_duplex = DUPLEX_HALF;
A
Amit S. Kale 已提交
1962 1963
					break;
				case 1:
1964
					adapter->link_duplex = DUPLEX_FULL;
A
Amit S. Kale 已提交
1965 1966
					break;
				default:
1967
					adapter->link_duplex = -1;
A
Amit S. Kale 已提交
1968 1969
					break;
				}
1970 1971 1972 1973
				if (adapter->phy_read &&
				    adapter->phy_read(adapter,
						      NETXEN_NIU_GB_MII_MGMT_ADDR_AUTONEG,
						      &autoneg) != 0)
1974
					adapter->link_autoneg = autoneg;
A
Amit S. Kale 已提交
1975 1976 1977 1978
			} else
				goto link_down;
		} else {
		      link_down:
1979
			adapter->link_speed = 0;
1980
			adapter->link_duplex = -1;
A
Amit S. Kale 已提交
1981 1982 1983 1984
		}
	}
}

1985 1986 1987 1988 1989 1990 1991 1992
int
netxen_nic_wol_supported(struct netxen_adapter *adapter)
{
	u32 wol_cfg;

	if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
		return 0;

1993
	wol_cfg = NXRD32(adapter, NETXEN_WOL_CONFIG_NV);
1994
	if (wol_cfg & (1UL << adapter->portnum)) {
1995
		wol_cfg = NXRD32(adapter, NETXEN_WOL_CONFIG);
1996 1997 1998 1999 2000 2001
		if (wol_cfg & (1 << adapter->portnum))
			return 1;
	}

	return 0;
}