pata_hpt3x2n.c 14.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10
/*
 * Libata driver for the highpoint 372N and 302N UDMA66 ATA controllers.
 *
 * This driver is heavily based upon:
 *
 * linux/drivers/ide/pci/hpt366.c		Version 0.36	April 25, 2003
 *
 * Copyright (C) 1999-2003		Andre Hedrick <andre@linux-ide.org>
 * Portions Copyright (C) 2001	        Sun Microsystems, Inc.
 * Portions Copyright (C) 2003		Red Hat Inc
11
 * Portions Copyright (C) 2005-2009	MontaVista Software, Inc.
12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 *
 * TODO
 *	Work out best PLL policy
 */

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/init.h>
#include <linux/blkdev.h>
#include <linux/delay.h>
#include <scsi/scsi_host.h>
#include <linux/libata.h>

#define DRV_NAME	"pata_hpt3x2n"
28
#define DRV_VERSION	"0.3.10"
29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47

enum {
	HPT_PCI_FAST	=	(1 << 31),
	PCI66		=	(1 << 1),
	USE_DPLL	=	(1 << 0)
};

struct hpt_clock {
	u8	xfer_speed;
	u32	timing;
};

struct hpt_chip {
	const char *name;
	struct hpt_clock *clocks[3];
};

/* key for bus clock timings
 * bit
48 49 50 51 52
 * 0:3    data_high_time. Inactive time of DIOW_/DIOR_ for PIO and MW DMA.
 *        cycles = value + 1
 * 4:8    data_low_time. Active time of DIOW_/DIOR_ for PIO and MW DMA.
 *        cycles = value + 1
 * 9:12   cmd_high_time. Inactive time of DIOW_/DIOR_ during task file
53
 *        register access.
54
 * 13:17  cmd_low_time. Active time of DIOW_/DIOR_ during task file
55
 *        register access.
56 57 58 59
 * 18:20  udma_cycle_time. Clock cycles for UDMA xfer.
 * 21     CLK frequency for UDMA: 0=ATA clock, 1=dual ATA clock.
 * 22:24  pre_high_time. Time to initialize 1st cycle for PIO and MW DMA xfer.
 * 25:27  cmd_pre_high_time. Time to initialize 1st PIO cycle for task file
60
 *        register access.
61 62 63 64 65
 * 28     UDMA enable.
 * 29     DMA  enable.
 * 30     PIO_MST enable. If set, the chip is in bus master mode during
 *        PIO xfer.
 * 31     FIFO enable. Only for PIO.
66
 */
67

68 69 70 71 72 73 74 75 76 77 78 79 80 81
/* 66MHz DPLL clocks */

static struct hpt_clock hpt3x2n_clocks[] = {
	{	XFER_UDMA_7,	0x1c869c62	},
	{	XFER_UDMA_6,	0x1c869c62	},
	{	XFER_UDMA_5,	0x1c8a9c62	},
	{	XFER_UDMA_4,	0x1c8a9c62	},
	{	XFER_UDMA_3,	0x1c8e9c62	},
	{	XFER_UDMA_2,	0x1c929c62	},
	{	XFER_UDMA_1,	0x1c9a9c62	},
	{	XFER_UDMA_0,	0x1c829c62	},

	{	XFER_MW_DMA_2,	0x2c829c62	},
	{	XFER_MW_DMA_1,	0x2c829c66	},
82
	{	XFER_MW_DMA_0,	0x2c829d2e	},
83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100

	{	XFER_PIO_4,	0x0c829c62	},
	{	XFER_PIO_3,	0x0c829c84	},
	{	XFER_PIO_2,	0x0c829ca6	},
	{	XFER_PIO_1,	0x0d029d26	},
	{	XFER_PIO_0,	0x0d029d5e	},
};

/**
 *	hpt3x2n_find_mode	-	reset the hpt3x2n bus
 *	@ap: ATA port
 *	@speed: transfer mode
 *
 *	Return the 32bit register programming information for this channel
 *	that matches the speed provided. For the moment the clocks table
 *	is hard coded but easy to change. This will be needed if we use
 *	different DPLLs
 */
101

102 103 104
static u32 hpt3x2n_find_mode(struct ata_port *ap, int speed)
{
	struct hpt_clock *clocks = hpt3x2n_clocks;
105

106 107 108 109 110 111 112 113 114 115
	while(clocks->xfer_speed) {
		if (clocks->xfer_speed == speed)
			return clocks->timing;
		clocks++;
	}
	BUG();
	return 0xffffffffU;	/* silence compiler warning */
}

/**
116 117
 *	hpt3x2n_cable_detect	-	Detect the cable type
 *	@ap: ATA port to detect on
118
 *
119
 *	Return the cable type attached to this port
120
 */
121

122
static int hpt3x2n_cable_detect(struct ata_port *ap)
123 124 125
{
	u8 scr2, ata66;
	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
126

127 128
	pci_read_config_byte(pdev, 0x5B, &scr2);
	pci_write_config_byte(pdev, 0x5B, scr2 & ~0x01);
129 130 131

	udelay(10); /* debounce */

132 133 134 135
	/* Cable register now active */
	pci_read_config_byte(pdev, 0x5A, &ata66);
	/* Restore state */
	pci_write_config_byte(pdev, 0x5B, scr2);
136

137
	if (ata66 & (2 >> ap->port_no))
138
		return ATA_CBL_PATA40;
139
	else
140 141 142 143 144
		return ATA_CBL_PATA80;
}

/**
 *	hpt3x2n_pre_reset	-	reset the hpt3x2n bus
T
Tejun Heo 已提交
145
 *	@link: ATA link to reset
146
 *	@deadline: deadline jiffies for the operation
147 148 149 150
 *
 *	Perform the initial reset handling for the 3x2n series controllers.
 *	Reset the hardware and state machine,
 */
151

152
static int hpt3x2n_pre_reset(struct ata_link *link, unsigned long deadline)
153
{
T
Tejun Heo 已提交
154
	struct ata_port *ap = link->ap;
155
	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
156
	/* Reset the state machine */
157
	pci_write_config_byte(pdev, 0x50 + 4 * ap->port_no, 0x37);
158
	udelay(100);
159

T
Tejun Heo 已提交
160
	return ata_sff_prereset(link, deadline);
161
}
162

163 164
static void hpt3x2n_set_mode(struct ata_port *ap, struct ata_device *adev,
			     u8 mode)
165 166 167
{
	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
	u32 addr1, addr2;
168
	u32 reg, timing, mask;
169 170 171 172
	u8 fast;

	addr1 = 0x40 + 4 * (adev->devno + 2 * ap->port_no);
	addr2 = 0x51 + 4 * ap->port_no;
173

174 175 176 177
	/* Fast interrupt prediction disable, hold off interrupt disable */
	pci_read_config_byte(pdev, addr2, &fast);
	fast &= ~0x07;
	pci_write_config_byte(pdev, addr2, fast);
178

179 180 181 182 183 184 185 186 187 188
	/* Determine timing mask and find matching mode entry */
	if (mode < XFER_MW_DMA_0)
		mask = 0xcfc3ffff;
	else if (mode < XFER_UDMA_0)
		mask = 0x31c001ff;
	else
		mask = 0x303c0000;

	timing = hpt3x2n_find_mode(ap, mode);

189
	pci_read_config_dword(pdev, addr1, &reg);
190 191 192 193 194 195 196 197 198 199 200 201 202 203 204
	reg = (reg & ~mask) | (timing & mask);
	pci_write_config_dword(pdev, addr1, reg);
}

/**
 *	hpt3x2n_set_piomode		-	PIO setup
 *	@ap: ATA interface
 *	@adev: device on the interface
 *
 *	Perform PIO mode setup.
 */

static void hpt3x2n_set_piomode(struct ata_port *ap, struct ata_device *adev)
{
	hpt3x2n_set_mode(ap, adev, adev->pio_mode);
205 206 207 208 209 210 211
}

/**
 *	hpt3x2n_set_dmamode		-	DMA timing setup
 *	@ap: ATA interface
 *	@adev: Device being configured
 *
212
 *	Set up the channel for MWDMA or UDMA modes.
213
 */
214

215 216
static void hpt3x2n_set_dmamode(struct ata_port *ap, struct ata_device *adev)
{
217
	hpt3x2n_set_mode(ap, adev, adev->dma_mode);
218 219 220 221 222 223 224 225
}

/**
 *	hpt3x2n_bmdma_end		-	DMA engine stop
 *	@qc: ATA command
 *
 *	Clean up after the HPT3x2n and later DMA engine
 */
226

227 228 229 230 231 232
static void hpt3x2n_bmdma_stop(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
	int mscreg = 0x50 + 2 * ap->port_no;
	u8 bwsr_stat, msc_stat;
233

234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252
	pci_read_config_byte(pdev, 0x6A, &bwsr_stat);
	pci_read_config_byte(pdev, mscreg, &msc_stat);
	if (bwsr_stat & (1 << ap->port_no))
		pci_write_config_byte(pdev, mscreg, msc_stat | 0x30);
	ata_bmdma_stop(qc);
}

/**
 *	hpt3x2n_set_clock	-	clock control
 *	@ap: ATA port
 *	@source: 0x21 or 0x23 for PLL or PCI sourced clock
 *
 *	Switch the ATA bus clock between the PLL and PCI clock sources
 *	while correctly isolating the bus and resetting internal logic
 *
 *	We must use the DPLL for
 *	-	writing
 *	-	second channel UDMA7 (SATA ports) or higher
 *	-	66MHz PCI
253
 *
254 255
 *	or we will underclock the device and get reduced performance.
 */
256

257 258
static void hpt3x2n_set_clock(struct ata_port *ap, int source)
{
259
	void __iomem *bmdma = ap->ioaddr.bmdma_addr - ap->port_no * 8;
260

261
	/* Tristate the bus */
T
Tejun Heo 已提交
262 263
	iowrite8(0x80, bmdma+0x73);
	iowrite8(0x80, bmdma+0x77);
264

265
	/* Switch clock and reset channels */
T
Tejun Heo 已提交
266 267
	iowrite8(source, bmdma+0x7B);
	iowrite8(0xC0, bmdma+0x79);
268

269 270 271
	/* Reset state machines, avoid enabling the disabled channels */
	iowrite8(ioread8(bmdma+0x70) | 0x32, bmdma+0x70);
	iowrite8(ioread8(bmdma+0x74) | 0x32, bmdma+0x74);
272

273
	/* Complete reset */
T
Tejun Heo 已提交
274
	iowrite8(0x00, bmdma+0x79);
275

276
	/* Reconnect channels to bus */
T
Tejun Heo 已提交
277 278
	iowrite8(0x00, bmdma+0x73);
	iowrite8(0x00, bmdma+0x77);
279 280
}

281
static int hpt3x2n_use_dpll(struct ata_port *ap, int writing)
282 283
{
	long flags = (long)ap->host->private_data;
284

285
	/* See if we should use the DPLL */
286
	if (writing)
287 288 289
		return USE_DPLL;	/* Needed for write */
	if (flags & PCI66)
		return USE_DPLL;	/* Needed at 66Mhz */
290
	return 0;
291 292
}

293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309
static int hpt3x2n_qc_defer(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	struct ata_port *alt = ap->host->ports[ap->port_no ^ 1];
	int rc, flags = (long)ap->host->private_data;
	int dpll = hpt3x2n_use_dpll(ap, qc->tf.flags & ATA_TFLAG_WRITE);

	/* First apply the usual rules */
	rc = ata_std_qc_defer(qc);
	if (rc != 0)
		return rc;

	if ((flags & USE_DPLL) != dpll && alt->qc_active)
		return ATA_DEFER_PORT;
	return 0;
}

T
Tejun Heo 已提交
310
static unsigned int hpt3x2n_qc_issue(struct ata_queued_cmd *qc)
311 312 313
{
	struct ata_port *ap = qc->ap;
	int flags = (long)ap->host->private_data;
314
	int dpll = hpt3x2n_use_dpll(ap, qc->tf.flags & ATA_TFLAG_WRITE);
315

316 317 318 319 320 321
	if ((flags & USE_DPLL) != dpll) {
		flags &= ~USE_DPLL;
		flags |= dpll;
		ap->host->private_data = (void *)(long)flags;

		hpt3x2n_set_clock(ap, dpll ? 0x21 : 0x23);
322
	}
T
Tejun Heo 已提交
323
	return ata_sff_qc_issue(qc);
324 325 326
}

static struct scsi_host_template hpt3x2n_sht = {
327
	ATA_BMDMA_SHT(DRV_NAME),
328 329 330 331 332
};

/*
 *	Configuration for HPT3x2n.
 */
333

334
static struct ata_port_operations hpt3x2n_port_ops = {
335
	.inherits	= &ata_bmdma_port_ops,
336

337
	.bmdma_stop	= hpt3x2n_bmdma_stop,
338 339

	.qc_defer	= hpt3x2n_qc_defer,
T
Tejun Heo 已提交
340
	.qc_issue	= hpt3x2n_qc_issue,
341

342 343 344
	.cable_detect	= hpt3x2n_cable_detect,
	.set_piomode	= hpt3x2n_set_piomode,
	.set_dmamode	= hpt3x2n_set_dmamode,
345
	.prereset	= hpt3x2n_pre_reset,
346
};
347 348 349

/**
 *	hpt3xn_calibrate_dpll		-	Calibrate the DPLL loop
350
 *	@dev: PCI device
351 352 353 354 355 356 357 358 359 360
 *
 *	Perform a calibration cycle on the HPT3xN DPLL. Returns 1 if this
 *	succeeds
 */

static int hpt3xn_calibrate_dpll(struct pci_dev *dev)
{
	u8 reg5b;
	u32 reg5c;
	int tries;
361

362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386
	for(tries = 0; tries < 0x5000; tries++) {
		udelay(50);
		pci_read_config_byte(dev, 0x5b, &reg5b);
		if (reg5b & 0x80) {
			/* See if it stays set */
			for(tries = 0; tries < 0x1000; tries ++) {
				pci_read_config_byte(dev, 0x5b, &reg5b);
				/* Failed ? */
				if ((reg5b & 0x80) == 0)
					return 0;
			}
			/* Turn off tuning, we have the DPLL set */
			pci_read_config_dword(dev, 0x5c, &reg5c);
			pci_write_config_dword(dev, 0x5c, reg5c & ~ 0x100);
			return 1;
		}
	}
	/* Never went stable */
	return 0;
}

static int hpt3x2n_pci_clock(struct pci_dev *pdev)
{
	unsigned long freq;
	u32 fcnt;
387
	unsigned long iobase = pci_resource_start(pdev, 4);
388

389
	fcnt = inl(iobase + 0x90);	/* Not PCI readable for some chips */
390 391 392 393 394
	if ((fcnt >> 12) != 0xABCDE) {
		printk(KERN_WARNING "hpt3xn: BIOS clock data not set.\n");
		return 33;	/* Not BIOS set */
	}
	fcnt &= 0x1FF;
395

396
	freq = (fcnt * 77) / 192;
397

398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436
	/* Clamp to bands */
	if (freq < 40)
		return 33;
	if (freq < 45)
		return 40;
	if (freq < 55)
		return 50;
	return 66;
}

/**
 *	hpt3x2n_init_one		-	Initialise an HPT37X/302
 *	@dev: PCI device
 *	@id: Entry in match table
 *
 *	Initialise an HPT3x2n device. There are some interesting complications
 *	here. Firstly the chip may report 366 and be one of several variants.
 *	Secondly all the timings depend on the clock for the chip which we must
 *	detect and look up
 *
 *	This is the known chip mappings. It may be missing a couple of later
 *	releases.
 *
 *	Chip version		PCI		Rev	Notes
 *	HPT372			4 (HPT366)	5	Other driver
 *	HPT372N			4 (HPT366)	6	UDMA133
 *	HPT372			5 (HPT372)	1	Other driver
 *	HPT372N			5 (HPT372)	2	UDMA133
 *	HPT302			6 (HPT302)	*	Other driver
 *	HPT302N			6 (HPT302)	> 1	UDMA133
 *	HPT371			7 (HPT371)	*	Other driver
 *	HPT371N			7 (HPT371)	> 1	UDMA133
 *	HPT374			8 (HPT374)	*	Other driver
 *	HPT372N			9 (HPT372N)	*	UDMA133
 *
 *	(1) UDMA133 support depends on the bus clock
 *
 *	To pin down		HPT371N
 */
437

438 439 440
static int hpt3x2n_init_one(struct pci_dev *dev, const struct pci_device_id *id)
{
	/* HPT372N and friends - UDMA133 */
T
Tejun Heo 已提交
441
	static const struct ata_port_info info = {
442
		.flags = ATA_FLAG_SLAVE_POSS,
443 444
		.pio_mask = ATA_PIO4,
		.mwdma_mask = ATA_MWDMA2,
445
		.udma_mask = ATA_UDMA6,
446 447
		.port_ops = &hpt3x2n_port_ops
	};
448
	const struct ata_port_info *ppi[] = { &info, NULL };
S
Sergei Shtylyov 已提交
449
	u8 rev = dev->revision;
450 451 452 453
	u8 irqmask;
	unsigned int pci_mhz;
	unsigned int f_low, f_high;
	int adjust;
454
	unsigned long iobase = pci_resource_start(dev, 4);
455
	void *hpriv = (void *)USE_DPLL;
456 457 458 459 460
	int rc;

	rc = pcim_enable_device(dev);
	if (rc)
		return rc;
461

462 463
	switch(dev->device) {
		case PCI_DEVICE_ID_TTI_HPT366:
S
Sergei Shtylyov 已提交
464
			if (rev < 6)
465 466
				return -ENODEV;
			break;
467
		case PCI_DEVICE_ID_TTI_HPT371:
S
Sergei Shtylyov 已提交
468
			if (rev < 2)
469 470 471
				return -ENODEV;
			/* 371N if rev > 1 */
			break;
472
		case PCI_DEVICE_ID_TTI_HPT372:
A
Alan Cox 已提交
473
			/* 372N if rev >= 2*/
S
Sergei Shtylyov 已提交
474
			if (rev < 2)
475 476 477
				return -ENODEV;
			break;
		case PCI_DEVICE_ID_TTI_HPT302:
S
Sergei Shtylyov 已提交
478
			if (rev < 2)
479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498
				return -ENODEV;
			break;
		case PCI_DEVICE_ID_TTI_HPT372N:
			break;
		default:
			printk(KERN_ERR "pata_hpt3x2n: PCI table is bogus please report (%d).\n", dev->device);
			return -ENODEV;
	}

	/* Ok so this is a chip we support */

	pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, (L1_CACHE_BYTES / 4));
	pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x78);
	pci_write_config_byte(dev, PCI_MIN_GNT, 0x08);
	pci_write_config_byte(dev, PCI_MAX_LAT, 0x08);

	pci_read_config_byte(dev, 0x5A, &irqmask);
	irqmask &= ~0x10;
	pci_write_config_byte(dev, 0x5a, irqmask);

499 500 501 502 503 504 505 506 507 508 509 510 511
	/*
	 * HPT371 chips physically have only one channel, the secondary one,
	 * but the primary channel registers do exist!  Go figure...
	 * So,  we manually disable the non-existing channel here
	 * (if the BIOS hasn't done this already).
	 */
	if (dev->device == PCI_DEVICE_ID_TTI_HPT371) {
		u8 mcr1;
		pci_read_config_byte(dev, 0x50, &mcr1);
		mcr1 &= ~0x04;
		pci_write_config_byte(dev, 0x50, mcr1);
	}

512 513
	/* Tune the PLL. HPT recommend using 75 for SATA, 66 for UDMA133 or
	   50 for UDMA100. Right now we always use 66 */
514

515
	pci_mhz = hpt3x2n_pci_clock(dev);
516

517 518
	f_low = (pci_mhz * 48) / 66;	/* PCI Mhz for 66Mhz DPLL */
	f_high = f_low + 2;		/* Tolerance */
519

520 521 522
	pci_write_config_dword(dev, 0x5C, (f_high << 16) | f_low | 0x100);
	/* PLL clock */
	pci_write_config_byte(dev, 0x5B, 0x21);
523

524 525 526 527 528 529
	/* Unlike the 37x we don't try jiggling the frequency */
	for(adjust = 0; adjust < 8; adjust++) {
		if (hpt3xn_calibrate_dpll(dev))
			break;
		pci_write_config_dword(dev, 0x5C, (f_high << 16) | f_low);
	}
530
	if (adjust == 8) {
531
		printk(KERN_ERR "pata_hpt3x2n: DPLL did not stabilize!\n");
532 533
		return -ENODEV;
	}
534

535 536
	printk(KERN_INFO "pata_hpt37x: bus clock %dMHz, using 66MHz DPLL.\n",
	       pci_mhz);
537 538
	/* Set our private data up. We only need a few flags so we use
	   it directly */
539
	if (pci_mhz > 60)
540
		hpriv = (void *)(PCI66 | USE_DPLL);
541 542 543 544 545 546 547 548

	/*
	 * On  HPT371N, if ATA clock is 66 MHz we must set bit 2 in
	 * the MISC. register to stretch the UltraDMA Tss timing.
	 * NOTE: This register is only writeable via I/O space.
	 */
	if (dev->device == PCI_DEVICE_ID_TTI_HPT371)
		outb(inb(iobase + 0x9c) | 0x04, iobase + 0x9c);
549

550
	/* Now kick off ATA set up */
551
	return ata_pci_sff_init_one(dev, ppi, &hpt3x2n_sht, hpriv, 0);
552 553
}

554 555
static const struct pci_device_id hpt3x2n[] = {
	{ PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT366), },
556
	{ PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT371), },
557 558 559 560 561
	{ PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT372), },
	{ PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT302), },
	{ PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT372N), },

	{ },
562 563 564
};

static struct pci_driver hpt3x2n_pci_driver = {
565
	.name 		= DRV_NAME,
566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588
	.id_table	= hpt3x2n,
	.probe 		= hpt3x2n_init_one,
	.remove		= ata_pci_remove_one
};

static int __init hpt3x2n_init(void)
{
	return pci_register_driver(&hpt3x2n_pci_driver);
}

static void __exit hpt3x2n_exit(void)
{
	pci_unregister_driver(&hpt3x2n_pci_driver);
}

MODULE_AUTHOR("Alan Cox");
MODULE_DESCRIPTION("low-level driver for the Highpoint HPT3x2n/30x");
MODULE_LICENSE("GPL");
MODULE_DEVICE_TABLE(pci, hpt3x2n);
MODULE_VERSION(DRV_VERSION);

module_init(hpt3x2n_init);
module_exit(hpt3x2n_exit);