i915_irq.c 17.7 KB
Newer Older
D
Dave Airlie 已提交
1
/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
L
Linus Torvalds 已提交
2
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28 29 30 31 32

#include "drmP.h"
#include "drm.h"
#include "i915_drm.h"
#include "i915_drv.h"
J
Jesse Barnes 已提交
33
#include "intel_drv.h"
L
Linus Torvalds 已提交
34 35 36

#define MAX_NOPID ((u32)~0)

37 38 39 40 41 42 43 44 45 46 47 48 49 50
/**
 * Interrupts that are always left unmasked.
 *
 * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
 * we leave them always unmasked in IMR and then control enabling them through
 * PIPESTAT alone.
 */
#define I915_INTERRUPT_ENABLE_FIX (I915_ASLE_INTERRUPT | \
				   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |  \
				   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT)

/** Interrupts that we mask and unmask at runtime. */
#define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT)

J
Jesse Barnes 已提交
51 52 53 54 55 56 57 58 59
#define I915_PIPE_VBLANK_STATUS	(PIPE_START_VBLANK_INTERRUPT_STATUS |\
				 PIPE_VBLANK_INTERRUPT_STATUS)

#define I915_PIPE_VBLANK_ENABLE	(PIPE_START_VBLANK_INTERRUPT_ENABLE |\
				 PIPE_VBLANK_INTERRUPT_ENABLE)

#define DRM_I915_VBLANK_PIPE_ALL	(DRM_I915_VBLANK_PIPE_A | \
					 DRM_I915_VBLANK_PIPE_B)

60
void
61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79
i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
{
	if ((dev_priv->irq_mask_reg & mask) != 0) {
		dev_priv->irq_mask_reg &= ~mask;
		I915_WRITE(IMR, dev_priv->irq_mask_reg);
		(void) I915_READ(IMR);
	}
}

static inline void
i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
{
	if ((dev_priv->irq_mask_reg & mask) != mask) {
		dev_priv->irq_mask_reg |= mask;
		I915_WRITE(IMR, dev_priv->irq_mask_reg);
		(void) I915_READ(IMR);
	}
}

80 81 82 83 84 85 86
static inline u32
i915_pipestat(int pipe)
{
	if (pipe == 0)
		return PIPEASTAT;
	if (pipe == 1)
		return PIPEBSTAT;
87
	BUG();
88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114
}

void
i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
{
	if ((dev_priv->pipestat[pipe] & mask) != mask) {
		u32 reg = i915_pipestat(pipe);

		dev_priv->pipestat[pipe] |= mask;
		/* Enable the interrupt, clear any pending status */
		I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
		(void) I915_READ(reg);
	}
}

void
i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
{
	if ((dev_priv->pipestat[pipe] & mask) != 0) {
		u32 reg = i915_pipestat(pipe);

		dev_priv->pipestat[pipe] &= ~mask;
		I915_WRITE(reg, dev_priv->pipestat[pipe]);
		(void) I915_READ(reg);
	}
}

115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135
/**
 * i915_pipe_enabled - check if a pipe is enabled
 * @dev: DRM device
 * @pipe: pipe to check
 *
 * Reading certain registers when the pipe is disabled can hang the chip.
 * Use this routine to make sure the PLL is running and the pipe is active
 * before reading such registers if unsure.
 */
static int
i915_pipe_enabled(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long pipeconf = pipe ? PIPEBCONF : PIPEACONF;

	if (I915_READ(pipeconf) & PIPEACONF_ENABLE)
		return 1;

	return 0;
}

136 137 138 139
/* Called from drm generic code, passed a 'crtc', which
 * we use as a pipe index
 */
u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long high_frame;
	unsigned long low_frame;
	u32 high1, high2, low, count;

	high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH;
	low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL;

	if (!i915_pipe_enabled(dev, pipe)) {
		DRM_ERROR("trying to get vblank count for disabled pipe %d\n", pipe);
		return 0;
	}

	/*
	 * High & low register fields aren't synchronized, so make sure
	 * we get a low value that's stable across two reads of the high
	 * register.
	 */
	do {
		high1 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >>
			 PIPE_FRAME_HIGH_SHIFT);
		low =  ((I915_READ(low_frame) & PIPE_FRAME_LOW_MASK) >>
			PIPE_FRAME_LOW_SHIFT);
		high2 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >>
			 PIPE_FRAME_HIGH_SHIFT);
	} while (high1 != high2);

	count = (high1 << 8) | low;

	return count;
}

173 174 175 176 177 178 179 180 181 182 183 184 185
u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45;

	if (!i915_pipe_enabled(dev, pipe)) {
		DRM_ERROR("trying to get vblank count for disabled pipe %d\n", pipe);
		return 0;
	}

	return I915_READ(reg);
}

186 187 188 189 190 191 192 193 194 195 196 197 198
/*
 * Handle hotplug events outside the interrupt handler proper.
 */
static void i915_hotplug_work_func(struct work_struct *work)
{
	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
						    hotplug_work);
	struct drm_device *dev = dev_priv->dev;

	/* Just fire off a uevent and let userspace tell us what to do */
	drm_sysfs_hotplug_event(dev);
}

L
Linus Torvalds 已提交
199 200
irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
{
201
	struct drm_device *dev = (struct drm_device *) arg;
L
Linus Torvalds 已提交
202
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
203
	struct drm_i915_master_private *master_priv;
204 205
	u32 iir, new_iir;
	u32 pipea_stats, pipeb_stats;
206 207
	u32 vblank_status;
	u32 vblank_enable;
208
	int vblank = 0;
209
	unsigned long irqflags;
210 211
	int irq_received;
	int ret = IRQ_NONE;
212

213 214
	atomic_inc(&dev_priv->irq_received);

215
	iir = I915_READ(IIR);
216

217 218 219 220 221 222 223
	if (IS_I965G(dev)) {
		vblank_status = I915_START_VBLANK_INTERRUPT_STATUS;
		vblank_enable = PIPE_START_VBLANK_INTERRUPT_ENABLE;
	} else {
		vblank_status = I915_VBLANK_INTERRUPT_STATUS;
		vblank_enable = I915_VBLANK_INTERRUPT_ENABLE;
	}
224

225 226 227 228 229 230 231 232 233 234 235
	for (;;) {
		irq_received = iir != 0;

		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
		spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
		pipea_stats = I915_READ(PIPEASTAT);
		pipeb_stats = I915_READ(PIPEBSTAT);
J
Jesse Barnes 已提交
236

237 238 239
		/*
		 * Clear the PIPE(A|B)STAT regs before the IIR
		 */
240
		if (pipea_stats & 0x8000ffff) {
241
			I915_WRITE(PIPEASTAT, pipea_stats);
242
			irq_received = 1;
243
		}
L
Linus Torvalds 已提交
244

245
		if (pipeb_stats & 0x8000ffff) {
246
			I915_WRITE(PIPEBSTAT, pipeb_stats);
247
			irq_received = 1;
248
		}
249 250 251 252 253 254
		spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);

		if (!irq_received)
			break;

		ret = IRQ_HANDLED;
255

256 257 258 259 260 261 262 263 264 265 266 267 268 269
		/* Consume port.  Then clear IIR or we'll miss events */
		if ((I915_HAS_HOTPLUG(dev)) &&
		    (iir & I915_DISPLAY_PORT_INTERRUPT)) {
			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);

			DRM_DEBUG("hotplug event received, stat 0x%08x\n",
				  hotplug_status);
			if (hotplug_status & dev_priv->hotplug_supported_mask)
				schedule_work(&dev_priv->hotplug_work);

			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
			I915_READ(PORT_HOTPLUG_STAT);
		}

270 271
		I915_WRITE(IIR, iir);
		new_iir = I915_READ(IIR); /* Flush posted writes */
272

273 274 275 276 277 278
		if (dev->primary->master) {
			master_priv = dev->primary->master->driver_priv;
			if (master_priv->sarea_priv)
				master_priv->sarea_priv->last_dispatch =
					READ_BREADCRUMB(dev_priv);
		}
279

280 281 282 283
		if (iir & I915_USER_INTERRUPT) {
			dev_priv->mm.irq_gem_seqno = i915_get_gem_seqno(dev);
			DRM_WAKEUP(&dev_priv->irq_queue);
		}
284

285
		if (pipea_stats & vblank_status) {
286 287 288
			vblank++;
			drm_handle_vblank(dev, 0);
		}
289

290
		if (pipeb_stats & vblank_status) {
291 292 293
			vblank++;
			drm_handle_vblank(dev, 1);
		}
294

295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314
		if ((pipeb_stats & I915_LEGACY_BLC_EVENT_STATUS) ||
		    (iir & I915_ASLE_INTERRUPT))
			opregion_asle_intr(dev);

		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
		iir = new_iir;
315
	}
316

317
	return ret;
L
Linus Torvalds 已提交
318 319
}

320
static int i915_emit_irq(struct drm_device * dev)
L
Linus Torvalds 已提交
321 322
{
	drm_i915_private_t *dev_priv = dev->dev_private;
323
	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
L
Linus Torvalds 已提交
324 325 326 327
	RING_LOCALS;

	i915_kernel_lost_context(dev);

328
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
329

330
	dev_priv->counter++;
331
	if (dev_priv->counter > 0x7FFFFFFFUL)
332
		dev_priv->counter = 1;
333 334
	if (master_priv->sarea_priv)
		master_priv->sarea_priv->last_enqueue = dev_priv->counter;
335

336
	BEGIN_LP_RING(4);
337
	OUT_RING(MI_STORE_DWORD_INDEX);
338
	OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
339
	OUT_RING(dev_priv->counter);
340
	OUT_RING(MI_USER_INTERRUPT);
L
Linus Torvalds 已提交
341
	ADVANCE_LP_RING();
D
Dave Airlie 已提交
342

343
	return dev_priv->counter;
L
Linus Torvalds 已提交
344 345
}

346
void i915_user_irq_get(struct drm_device *dev)
347 348
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
349
	unsigned long irqflags;
350

351
	spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
352 353
	if (dev->irq_enabled && (++dev_priv->user_irq_refcount == 1))
		i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
354
	spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
355 356
}

357
void i915_user_irq_put(struct drm_device *dev)
358 359
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
360
	unsigned long irqflags;
361

362
	spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
363 364 365
	BUG_ON(dev->irq_enabled && dev_priv->user_irq_refcount <= 0);
	if (dev->irq_enabled && (--dev_priv->user_irq_refcount == 0))
		i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
366
	spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
367 368
}

369
static int i915_wait_irq(struct drm_device * dev, int irq_nr)
L
Linus Torvalds 已提交
370 371
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
372
	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
L
Linus Torvalds 已提交
373 374
	int ret = 0;

375
	DRM_DEBUG("irq_nr=%d breadcrumb=%d\n", irq_nr,
L
Linus Torvalds 已提交
376 377
		  READ_BREADCRUMB(dev_priv));

378
	if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
379 380
		if (master_priv->sarea_priv)
			master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
L
Linus Torvalds 已提交
381
		return 0;
382
	}
L
Linus Torvalds 已提交
383

384 385
	if (master_priv->sarea_priv)
		master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
L
Linus Torvalds 已提交
386

387
	i915_user_irq_get(dev);
L
Linus Torvalds 已提交
388 389
	DRM_WAIT_ON(ret, dev_priv->irq_queue, 3 * DRM_HZ,
		    READ_BREADCRUMB(dev_priv) >= irq_nr);
390
	i915_user_irq_put(dev);
L
Linus Torvalds 已提交
391

E
Eric Anholt 已提交
392
	if (ret == -EBUSY) {
393
		DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
L
Linus Torvalds 已提交
394 395 396
			  READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
	}

397 398 399
	return ret;
}

L
Linus Torvalds 已提交
400 401
/* Needs the lock as it touches the ring.
 */
402 403
int i915_irq_emit(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
L
Linus Torvalds 已提交
404 405
{
	drm_i915_private_t *dev_priv = dev->dev_private;
406
	drm_i915_irq_emit_t *emit = data;
L
Linus Torvalds 已提交
407 408 409
	int result;

	if (!dev_priv) {
410
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
411
		return -EINVAL;
L
Linus Torvalds 已提交
412
	}
413 414 415

	RING_LOCK_TEST_WITH_RETURN(dev, file_priv);

416
	mutex_lock(&dev->struct_mutex);
L
Linus Torvalds 已提交
417
	result = i915_emit_irq(dev);
418
	mutex_unlock(&dev->struct_mutex);
L
Linus Torvalds 已提交
419

420
	if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
L
Linus Torvalds 已提交
421
		DRM_ERROR("copy_to_user\n");
E
Eric Anholt 已提交
422
		return -EFAULT;
L
Linus Torvalds 已提交
423 424 425 426 427 428 429
	}

	return 0;
}

/* Doesn't need the hardware lock.
 */
430 431
int i915_irq_wait(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
L
Linus Torvalds 已提交
432 433
{
	drm_i915_private_t *dev_priv = dev->dev_private;
434
	drm_i915_irq_wait_t *irqwait = data;
L
Linus Torvalds 已提交
435 436

	if (!dev_priv) {
437
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
438
		return -EINVAL;
L
Linus Torvalds 已提交
439 440
	}

441
	return i915_wait_irq(dev, irqwait->irq_seq);
L
Linus Torvalds 已提交
442 443
}

444 445 446 447
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
int i915_enable_vblank(struct drm_device *dev, int pipe)
448 449
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
450
	unsigned long irqflags;
451 452 453 454 455 456
	int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
	u32 pipeconf;

	pipeconf = I915_READ(pipeconf_reg);
	if (!(pipeconf & PIPEACONF_ENABLE))
		return -EINVAL;
457

458 459
	spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
	if (IS_I965G(dev))
460 461
		i915_enable_pipestat(dev_priv, pipe,
				     PIPE_START_VBLANK_INTERRUPT_ENABLE);
462
	else
463 464
		i915_enable_pipestat(dev_priv, pipe,
				     PIPE_VBLANK_INTERRUPT_ENABLE);
465
	spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
466 467 468
	return 0;
}

469 470 471 472
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
void i915_disable_vblank(struct drm_device *dev, int pipe)
473 474
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
475
	unsigned long irqflags;
476

477
	spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
478 479 480
	i915_disable_pipestat(dev_priv, pipe,
			      PIPE_VBLANK_INTERRUPT_ENABLE |
			      PIPE_START_VBLANK_INTERRUPT_ENABLE);
481
	spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
482 483
}

J
Jesse Barnes 已提交
484 485 486 487 488 489 490 491
void i915_enable_interrupt (struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	opregion_enable_asle(dev);
	dev_priv->irq_enabled = 1;
}


492 493
/* Set the vblank monitor pipe
 */
494 495
int i915_vblank_pipe_set(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
496 497 498 499
{
	drm_i915_private_t *dev_priv = dev->dev_private;

	if (!dev_priv) {
500
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
501
		return -EINVAL;
502 503
	}

504
	return 0;
505 506
}

507 508
int i915_vblank_pipe_get(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
509 510
{
	drm_i915_private_t *dev_priv = dev->dev_private;
511
	drm_i915_vblank_pipe_t *pipe = data;
512 513

	if (!dev_priv) {
514
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
515
		return -EINVAL;
516 517
	}

518
	pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
519

520 521 522
	return 0;
}

523 524 525
/**
 * Schedule buffer swap at given vertical blank.
 */
526 527
int i915_vblank_swap(struct drm_device *dev, void *data,
		     struct drm_file *file_priv)
528
{
529 530 531 532 533 534 535 536 537 538 539 540 541
	/* The delayed swap mechanism was fundamentally racy, and has been
	 * removed.  The model was that the client requested a delayed flip/swap
	 * from the kernel, then waited for vblank before continuing to perform
	 * rendering.  The problem was that the kernel might wake the client
	 * up before it dispatched the vblank swap (since the lock has to be
	 * held while touching the ringbuffer), in which case the client would
	 * clear and start the next frame before the swap occurred, and
	 * flicker would occur in addition to likely missing the vblank.
	 *
	 * In the absence of this ioctl, userland falls back to a correct path
	 * of waiting for a vblank, then dispatching the swap on its own.
	 * Context switching to userland and back is plenty fast enough for
	 * meeting the requirements of vblank swapping.
542
	 */
543
	return -EINVAL;
544 545
}

L
Linus Torvalds 已提交
546 547
/* drm_dma.h hooks
*/
548
void i915_driver_irq_preinstall(struct drm_device * dev)
L
Linus Torvalds 已提交
549 550 551
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;

J
Jesse Barnes 已提交
552 553
	atomic_set(&dev_priv->irq_received, 0);

554 555 556 557 558
	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

559
	I915_WRITE(HWSTAM, 0xeffe);
560 561
	I915_WRITE(PIPEASTAT, 0);
	I915_WRITE(PIPEBSTAT, 0);
562
	I915_WRITE(IMR, 0xffffffff);
563
	I915_WRITE(IER, 0x0);
564
	(void) I915_READ(IER);
565
	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
L
Linus Torvalds 已提交
566 567
}

568
int i915_driver_irq_postinstall(struct drm_device *dev)
L
Linus Torvalds 已提交
569 570
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
571
	u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
572 573 574 575

	dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;

	dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
576

577 578 579 580 581 582
	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask_reg = ~I915_INTERRUPT_ENABLE_FIX;

	dev_priv->pipestat[0] = 0;
	dev_priv->pipestat[1] = 0;

583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604
	if (I915_HAS_HOTPLUG(dev)) {
		u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);

		/* Leave other bits alone */
		hotplug_en |= HOTPLUG_EN_MASK;
		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);

		dev_priv->hotplug_supported_mask = CRT_HOTPLUG_INT_STATUS |
			TV_HOTPLUG_INT_STATUS | SDVOC_HOTPLUG_INT_STATUS |
			SDVOB_HOTPLUG_INT_STATUS;
		if (IS_G4X(dev)) {
			dev_priv->hotplug_supported_mask |=
				HDMIB_HOTPLUG_INT_STATUS |
				HDMIC_HOTPLUG_INT_STATUS |
				HDMID_HOTPLUG_INT_STATUS;
		}
		/* Enable in IER... */
		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
		/* and unmask in IMR */
		i915_enable_irq(dev_priv, I915_DISPLAY_PORT_INTERRUPT);
	}

605 606 607 608 609
	/* Disable pipe interrupt enables, clear pending pipe status */
	I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
	I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
	/* Clear pending interrupt status */
	I915_WRITE(IIR, I915_READ(IIR));
610

611
	I915_WRITE(IER, enable_mask);
612
	I915_WRITE(IMR, dev_priv->irq_mask_reg);
613 614
	(void) I915_READ(IER);

615
	opregion_enable_asle(dev);
L
Linus Torvalds 已提交
616
	DRM_INIT_WAITQUEUE(&dev_priv->irq_queue);
617 618

	return 0;
L
Linus Torvalds 已提交
619 620
}

621
void i915_driver_irq_uninstall(struct drm_device * dev)
L
Linus Torvalds 已提交
622 623
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
624

L
Linus Torvalds 已提交
625 626 627
	if (!dev_priv)
		return;

628 629
	dev_priv->vblank_pipe = 0;

630 631 632 633 634
	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

635
	I915_WRITE(HWSTAM, 0xffffffff);
636 637
	I915_WRITE(PIPEASTAT, 0);
	I915_WRITE(PIPEBSTAT, 0);
638
	I915_WRITE(IMR, 0xffffffff);
639
	I915_WRITE(IER, 0x0);
640

641 642 643
	I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
	I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
	I915_WRITE(IIR, I915_READ(IIR));
L
Linus Torvalds 已提交
644
}