radeon_mode.h 27.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
/*
 * Copyright 2000 ATI Technologies Inc., Markham, Ontario, and
 *                VA Linux Systems Inc., Fremont, California.
 * Copyright 2008 Red Hat Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Original Authors:
 *   Kevin E. Martin, Rickard E. Faith, Alan Hourihane
 *
 * Kernel port Author: Dave Airlie
 */

#ifndef RADEON_MODE_H
#define RADEON_MODE_H

33 34 35 36 37
#include <drm/drm_crtc.h>
#include <drm/drm_edid.h>
#include <drm/drm_dp_helper.h>
#include <drm/drm_fixed.h>
#include <drm/drm_crtc_helper.h>
38 39
#include <linux/i2c.h>
#include <linux/i2c-algo-bit.h>
40

41
struct radeon_bo;
42
struct radeon_device;
43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64

#define to_radeon_crtc(x) container_of(x, struct radeon_crtc, base)
#define to_radeon_connector(x) container_of(x, struct radeon_connector, base)
#define to_radeon_encoder(x) container_of(x, struct radeon_encoder, base)
#define to_radeon_framebuffer(x) container_of(x, struct radeon_framebuffer, base)

enum radeon_rmx_type {
	RMX_OFF,
	RMX_FULL,
	RMX_CENTER,
	RMX_ASPECT
};

enum radeon_tv_std {
	TV_STD_NTSC,
	TV_STD_PAL,
	TV_STD_PAL_M,
	TV_STD_PAL_60,
	TV_STD_NTSC_J,
	TV_STD_SCART_PAL,
	TV_STD_SECAM,
	TV_STD_PAL_CN,
65
	TV_STD_PAL_N,
66 67
};

68 69 70 71 72 73
enum radeon_underscan_type {
	UNDERSCAN_OFF,
	UNDERSCAN_ON,
	UNDERSCAN_AUTO,
};

A
Alex Deucher 已提交
74 75 76 77 78 79 80 81 82 83
enum radeon_hpd_id {
	RADEON_HPD_1 = 0,
	RADEON_HPD_2,
	RADEON_HPD_3,
	RADEON_HPD_4,
	RADEON_HPD_5,
	RADEON_HPD_6,
	RADEON_HPD_NONE = 0xff,
};

84 85
#define RADEON_MAX_I2C_BUS 16

A
Alex Deucher 已提交
86 87 88 89 90 91 92 93 94 95 96 97 98 99
/* radeon gpio-based i2c
 * 1. "mask" reg and bits
 *    grabs the gpio pins for software use
 *    0=not held  1=held
 * 2. "a" reg and bits
 *    output pin value
 *    0=low 1=high
 * 3. "en" reg and bits
 *    sets the pin direction
 *    0=input 1=output
 * 4. "y" reg and bits
 *    input pin value
 *    0=low 1=high
 */
100 101
struct radeon_i2c_bus_rec {
	bool valid;
A
Alex Deucher 已提交
102 103
	/* id used by atom */
	uint8_t i2c_id;
104
	/* id used by atom */
A
Alex Deucher 已提交
105
	enum radeon_hpd_id hpd;
A
Alex Deucher 已提交
106 107 108 109 110
	/* can be used with hw i2c engine */
	bool hw_capable;
	/* uses multi-media i2c engine */
	bool mm_i2c;
	/* regs and bits */
111 112 113 114
	uint32_t mask_clk_reg;
	uint32_t mask_data_reg;
	uint32_t a_clk_reg;
	uint32_t a_data_reg;
A
Alex Deucher 已提交
115 116 117 118
	uint32_t en_clk_reg;
	uint32_t en_data_reg;
	uint32_t y_clk_reg;
	uint32_t y_data_reg;
119 120 121 122
	uint32_t mask_clk_mask;
	uint32_t mask_data_mask;
	uint32_t a_clk_mask;
	uint32_t a_data_mask;
A
Alex Deucher 已提交
123 124 125 126
	uint32_t en_clk_mask;
	uint32_t en_data_mask;
	uint32_t y_clk_mask;
	uint32_t y_data_mask;
127 128 129 130 131 132 133 134 135
};

struct radeon_tmds_pll {
    uint32_t freq;
    uint32_t value;
};

#define RADEON_MAX_BIOS_CONNECTOR 16

136
/* pll flags */
137 138 139 140 141 142 143 144 145 146 147
#define RADEON_PLL_USE_BIOS_DIVS        (1 << 0)
#define RADEON_PLL_NO_ODD_POST_DIV      (1 << 1)
#define RADEON_PLL_USE_REF_DIV          (1 << 2)
#define RADEON_PLL_LEGACY               (1 << 3)
#define RADEON_PLL_PREFER_LOW_REF_DIV   (1 << 4)
#define RADEON_PLL_PREFER_HIGH_REF_DIV  (1 << 5)
#define RADEON_PLL_PREFER_LOW_FB_DIV    (1 << 6)
#define RADEON_PLL_PREFER_HIGH_FB_DIV   (1 << 7)
#define RADEON_PLL_PREFER_LOW_POST_DIV  (1 << 8)
#define RADEON_PLL_PREFER_HIGH_POST_DIV (1 << 9)
#define RADEON_PLL_USE_FRAC_FB_DIV      (1 << 10)
148
#define RADEON_PLL_PREFER_CLOSEST_LOWER (1 << 11)
149
#define RADEON_PLL_USE_POST_DIV         (1 << 12)
150
#define RADEON_PLL_IS_LCD               (1 << 13)
151
#define RADEON_PLL_PREFER_MINM_OVER_MAXP (1 << 14)
152 153

struct radeon_pll {
154 155 156 157 158 159 160 161
	/* reference frequency */
	uint32_t reference_freq;

	/* fixed dividers */
	uint32_t reference_div;
	uint32_t post_div;

	/* pll in/out limits */
162 163 164 165
	uint32_t pll_in_min;
	uint32_t pll_in_max;
	uint32_t pll_out_min;
	uint32_t pll_out_max;
166 167
	uint32_t lcd_pll_out_min;
	uint32_t lcd_pll_out_max;
168
	uint32_t best_vco;
169

170
	/* divider limits */
171 172 173 174 175 176 177 178
	uint32_t min_ref_div;
	uint32_t max_ref_div;
	uint32_t min_post_div;
	uint32_t max_post_div;
	uint32_t min_feedback_div;
	uint32_t max_feedback_div;
	uint32_t min_frac_feedback_div;
	uint32_t max_frac_feedback_div;
179 180 181 182 183 184

	/* flags for the current clock */
	uint32_t flags;

	/* pll id */
	uint32_t id;
185 186 187 188
};

struct radeon_i2c_chan {
	struct i2c_adapter adapter;
189 190
	struct drm_device *dev;
	union {
191
		struct i2c_algo_bit_data bit;
192 193
		struct i2c_algo_dp_aux_data dp;
	} algo;
194 195 196 197 198
	struct radeon_i2c_bus_rec rec;
};

/* mostly for macs, but really any system without connector tables */
enum radeon_connector_table {
199
	CT_NONE = 0,
200 201 202 203 204 205 206 207 208
	CT_GENERIC,
	CT_IBOOK,
	CT_POWERBOOK_EXTERNAL,
	CT_POWERBOOK_INTERNAL,
	CT_POWERBOOK_VGA,
	CT_MINI_EXTERNAL,
	CT_MINI_INTERNAL,
	CT_IMAC_G5_ISIGHT,
	CT_EMAC,
209
	CT_RN50_POWER,
210
	CT_MAC_X800,
211
	CT_MAC_G5_9600,
212 213
	CT_SAM440EP,
	CT_MAC_G4_SILVER
214 215
};

216 217 218 219 220
enum radeon_dvo_chip {
	DVO_SIL164,
	DVO_SIL1178,
};

221
struct radeon_fbdev;
222

223 224 225 226 227
struct radeon_afmt {
	bool enabled;
	int offset;
	bool last_buffer_filled_status;
	int id;
228
	struct r600_audio_pin *pin;
229 230
};

231 232
struct radeon_mode_info {
	struct atom_context *atom_context;
233
	struct card_info *atom_card_info;
234 235
	enum radeon_connector_table connector_table;
	bool mode_config_initialized;
236
	struct radeon_crtc *crtcs[6];
237
	struct radeon_afmt *afmt[7];
238 239 240 241
	/* DVI-I properties */
	struct drm_property *coherent_mode_property;
	/* DAC enable load detect */
	struct drm_property *load_detect_property;
242
	/* TV standard */
243 244 245
	struct drm_property *tv_std_property;
	/* legacy TMDS PLL detect */
	struct drm_property *tmds_pll_property;
246 247
	/* underscan */
	struct drm_property *underscan_property;
248 249
	struct drm_property *underscan_hborder_property;
	struct drm_property *underscan_vborder_property;
250 251
	/* audio */
	struct drm_property *audio_property;
252 253
	/* FMT dithering */
	struct drm_property *dither_property;
254 255
	/* hardcoded DFP edid from BIOS */
	struct edid *bios_hardcoded_edid;
256
	int bios_hardcoded_edid_size;
257 258

	/* pointer to fbdev info structure */
259
	struct radeon_fbdev *rfbdev;
260 261
	/* firmware flags */
	u16 firmware_flags;
262 263
	/* pointer to backlight encoder */
	struct radeon_encoder *bl_encoder;
264 265
};

266 267
#define RADEON_MAX_BL_LEVEL 0xFF

268 269
#if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) || defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)

270 271 272 273 274 275 276
struct radeon_backlight_privdata {
	struct radeon_encoder *encoder;
	uint8_t negative;
};

#endif

277 278 279 280 281 282 283 284 285 286 287 288 289 290 291
#define MAX_H_CODE_TIMING_LEN 32
#define MAX_V_CODE_TIMING_LEN 32

/* need to store these as reading
   back code tables is excessive */
struct radeon_tv_regs {
	uint32_t tv_uv_adr;
	uint32_t timing_cntl;
	uint32_t hrestart;
	uint32_t vrestart;
	uint32_t frestart;
	uint16_t h_code_timing[MAX_H_CODE_TIMING_LEN];
	uint16_t v_code_timing[MAX_V_CODE_TIMING_LEN];
};

292 293
struct radeon_atom_ss {
	uint16_t percentage;
294
	uint16_t percentage_divider;
295 296 297 298 299 300 301 302 303 304
	uint8_t type;
	uint16_t step;
	uint8_t delay;
	uint8_t range;
	uint8_t refdiv;
	/* asic_ss */
	uint16_t rate;
	uint16_t amount;
};

305 306 307 308 309 310 311 312 313 314 315
struct radeon_crtc {
	struct drm_crtc base;
	int crtc_id;
	u16 lut_r[256], lut_g[256], lut_b[256];
	bool enabled;
	bool can_tile;
	uint32_t crtc_offset;
	struct drm_gem_object *cursor_bo;
	uint64_t cursor_addr;
	int cursor_width;
	int cursor_height;
316 317
	int max_cursor_width;
	int max_cursor_height;
318
	uint32_t legacy_display_base_addr;
319
	uint32_t legacy_cursor_offset;
320
	enum radeon_rmx_type rmx_type;
321 322
	u8 h_border;
	u8 v_border;
323 324
	fixed20_12 vsc;
	fixed20_12 hsc;
325
	struct drm_display_mode native_mode;
326
	int pll_id;
327 328 329
	/* page flipping */
	struct radeon_unpin_work *unpin_work;
	int deferred_flip_completion;
330 331 332 333 334 335 336 337
	/* pll sharing */
	struct radeon_atom_ss ss;
	bool ss_enabled;
	u32 adjusted_clock;
	int bpc;
	u32 pll_reference_div;
	u32 pll_post_div;
	u32 pll_flags;
338
	struct drm_encoder *encoder;
339
	struct drm_connector *connector;
340 341 342 343
	/* for dpm */
	u32 line_time;
	u32 wm_low;
	u32 wm_high;
344
	struct drm_display_mode hw_mode;
345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363
};

struct radeon_encoder_primary_dac {
	/* legacy primary dac */
	uint32_t ps2_pdac_adj;
};

struct radeon_encoder_lvds {
	/* legacy lvds */
	uint16_t panel_vcc_delay;
	uint8_t  panel_pwr_delay;
	uint8_t  panel_digon_delay;
	uint8_t  panel_blon_delay;
	uint16_t panel_ref_divider;
	uint8_t  panel_post_divider;
	uint16_t panel_fb_divider;
	bool     use_bios_dividers;
	uint32_t lvds_gen_cntl;
	/* panel mode */
364
	struct drm_display_mode native_mode;
365 366 367
	struct backlight_device *bl_dev;
	int      dpms_mode;
	uint8_t  backlight_level;
368 369 370 371 372 373 374 375
};

struct radeon_encoder_tv_dac {
	/* legacy tv dac */
	uint32_t ps2_tvdac_adj;
	uint32_t ntsc_tvdac_adj;
	uint32_t pal_tvdac_adj;

376 377 378 379 380
	int               h_pos;
	int               v_pos;
	int               h_size;
	int               supported_tv_stds;
	bool              tv_on;
381
	enum radeon_tv_std tv_std;
382
	struct radeon_tv_regs tv;
383 384 385 386 387 388 389
};

struct radeon_encoder_int_tmds {
	/* legacy int tmds */
	struct radeon_tmds_pll tmds_pll[4];
};

390 391 392 393 394 395 396
struct radeon_encoder_ext_tmds {
	/* tmds over dvo */
	struct radeon_i2c_chan *i2c_bus;
	uint8_t slave_addr;
	enum radeon_dvo_chip dvo_chip;
};

397
/* spread spectrum */
398
struct radeon_encoder_atom_dig {
399
	bool linkb;
400 401
	/* atom dig */
	bool coherent_mode;
402 403 404
	int dig_encoder; /* -1 disabled, 0 DIGA, 1 DIGB, etc. */
	/* atom lvds/edp */
	uint32_t lcd_misc;
405
	uint16_t panel_pwr_delay;
406
	uint32_t lcd_ss_id;
407
	/* panel mode */
408
	struct drm_display_mode native_mode;
409 410 411
	struct backlight_device *bl_dev;
	int dpms_mode;
	uint8_t backlight_level;
412
	int panel_mode;
413
	struct radeon_afmt *afmt;
414 415
};

416 417 418 419
struct radeon_encoder_atom_dac {
	enum radeon_tv_std tv_std;
};

420 421
struct radeon_encoder {
	struct drm_encoder base;
422
	uint32_t encoder_enum;
423 424
	uint32_t encoder_id;
	uint32_t devices;
425
	uint32_t active_device;
426 427 428
	uint32_t flags;
	uint32_t pixel_clock;
	enum radeon_rmx_type rmx_type;
429
	enum radeon_underscan_type underscan_type;
430 431
	uint32_t underscan_hborder;
	uint32_t underscan_vborder;
432
	struct drm_display_mode native_mode;
433
	void *enc_priv;
434
	int audio_polling_active;
435
	bool is_ext_encoder;
436
	u16 caps;
437 438 439 440
};

struct radeon_connector_atom_dig {
	uint32_t igp_lane_info;
441
	/* displayport */
442
	struct radeon_i2c_chan *dp_i2c_bus;
443
	u8 dpcd[DP_RECEIVER_CAP_SIZE];
444
	u8 dp_sink_type;
445 446
	int dp_clock;
	int dp_lane_count;
447
	bool edp_on;
448 449
};

450 451 452 453 454 455 456 457 458 459 460 461 462
struct radeon_gpio_rec {
	bool valid;
	u8 id;
	u32 reg;
	u32 mask;
};

struct radeon_hpd {
	enum radeon_hpd_id hpd;
	u8 plugged_state;
	struct radeon_gpio_rec gpio;
};

463 464 465 466
struct radeon_router {
	u32 router_id;
	struct radeon_i2c_bus_rec i2c_info;
	u8 i2c_addr;
467 468 469 470 471 472 473 474 475 476
	/* i2c mux */
	bool ddc_valid;
	u8 ddc_mux_type;
	u8 ddc_mux_control_pin;
	u8 ddc_mux_state;
	/* clock/data mux */
	bool cd_valid;
	u8 cd_mux_type;
	u8 cd_mux_control_pin;
	u8 cd_mux_state;
477 478
};

479 480 481 482 483 484
enum radeon_connector_audio {
	RADEON_AUDIO_DISABLE = 0,
	RADEON_AUDIO_ENABLE = 1,
	RADEON_AUDIO_AUTO = 2
};

485 486 487 488 489
enum radeon_connector_dither {
	RADEON_FMT_DITHER_DISABLE = 0,
	RADEON_FMT_DITHER_ENABLE = 1,
};

490 491 492 493 494
struct radeon_connector {
	struct drm_connector base;
	uint32_t connector_id;
	uint32_t devices;
	struct radeon_i2c_chan *ddc_bus;
495
	/* some systems have an hdmi and vga port with a shared ddc line */
496
	bool shared_ddc;
497 498 499 500
	bool use_digital;
	/* we need to mind the EDID between detect
	   and get modes due to analog/digital/tvencoder */
	struct edid *edid;
501
	void *con_priv;
502
	bool dac_load_detect;
503
	bool detected_by_load; /* if the connection status was determined by load */
504
	uint16_t connector_object_id;
505
	struct radeon_hpd hpd;
506 507
	struct radeon_router router;
	struct radeon_i2c_chan *router_bus;
508
	enum radeon_connector_audio audio;
509
	enum radeon_connector_dither dither;
510 511 512 513 514 515 516
};

struct radeon_framebuffer {
	struct drm_framebuffer base;
	struct drm_gem_object *obj;
};

517 518
#define ENCODER_MODE_IS_DP(em) (((em) == ATOM_ENCODER_MODE_DP) || \
				((em) == ATOM_ENCODER_MODE_DP_MST))
519

520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540
struct atom_clock_dividers {
	u32 post_div;
	union {
		struct {
#ifdef __BIG_ENDIAN
			u32 reserved : 6;
			u32 whole_fb_div : 12;
			u32 frac_fb_div : 14;
#else
			u32 frac_fb_div : 14;
			u32 whole_fb_div : 12;
			u32 reserved : 6;
#endif
		};
		u32 fb_div;
	};
	u32 ref_div;
	bool enable_post_div;
	bool enable_dithen;
	u32 vco_mode;
	u32 real_clock;
541 542 543
	/* added for CI */
	u32 post_divider;
	u32 flags;
544 545
};

546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569
struct atom_mpll_param {
	union {
		struct {
#ifdef __BIG_ENDIAN
			u32 reserved : 8;
			u32 clkfrac : 12;
			u32 clkf : 12;
#else
			u32 clkf : 12;
			u32 clkfrac : 12;
			u32 reserved : 8;
#endif
		};
		u32 fb_div;
	};
	u32 post_div;
	u32 bwcntl;
	u32 dll_speed;
	u32 vco_mode;
	u32 yclk_sel;
	u32 qdr;
	u32 half_rate;
};

570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623
#define MEM_TYPE_GDDR5  0x50
#define MEM_TYPE_GDDR4  0x40
#define MEM_TYPE_GDDR3  0x30
#define MEM_TYPE_DDR2   0x20
#define MEM_TYPE_GDDR1  0x10
#define MEM_TYPE_DDR3   0xb0
#define MEM_TYPE_MASK   0xf0

struct atom_memory_info {
	u8 mem_vendor;
	u8 mem_type;
};

#define MAX_AC_TIMING_ENTRIES 16

struct atom_memory_clock_range_table
{
	u8 num_entries;
	u8 rsv[3];
	u32 mclk[MAX_AC_TIMING_ENTRIES];
};

#define VBIOS_MC_REGISTER_ARRAY_SIZE 32
#define VBIOS_MAX_AC_TIMING_ENTRIES 20

struct atom_mc_reg_entry {
	u32 mclk_max;
	u32 mc_data[VBIOS_MC_REGISTER_ARRAY_SIZE];
};

struct atom_mc_register_address {
	u16 s1;
	u8 pre_reg_data;
};

struct atom_mc_reg_table {
	u8 last;
	u8 num_entries;
	struct atom_mc_reg_entry mc_reg_table_entry[VBIOS_MAX_AC_TIMING_ENTRIES];
	struct atom_mc_register_address mc_reg_address[VBIOS_MC_REGISTER_ARRAY_SIZE];
};

#define MAX_VOLTAGE_ENTRIES 32

struct atom_voltage_table_entry
{
	u16 value;
	u32 smio_low;
};

struct atom_voltage_table
{
	u32 count;
	u32 mask_low;
624
	u32 phase_delay;
625 626 627
	struct atom_voltage_table_entry entries[MAX_VOLTAGE_ENTRIES];
};

628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646

extern void
radeon_add_atom_connector(struct drm_device *dev,
			  uint32_t connector_id,
			  uint32_t supported_device,
			  int connector_type,
			  struct radeon_i2c_bus_rec *i2c_bus,
			  uint32_t igp_lane_info,
			  uint16_t connector_object_id,
			  struct radeon_hpd *hpd,
			  struct radeon_router *router);
extern void
radeon_add_legacy_connector(struct drm_device *dev,
			    uint32_t connector_id,
			    uint32_t supported_device,
			    int connector_type,
			    struct radeon_i2c_bus_rec *i2c_bus,
			    uint16_t connector_object_id,
			    struct radeon_hpd *hpd);
647 648 649 650
extern uint32_t
radeon_get_encoder_enum(struct drm_device *dev, uint32_t supported_device,
			uint8_t dac);
extern void radeon_link_encoder_connector(struct drm_device *dev);
651

652 653 654 655
extern enum radeon_tv_std
radeon_combios_get_tv_info(struct radeon_device *rdev);
extern enum radeon_tv_std
radeon_atombios_get_tv_info(struct radeon_device *rdev);
656
extern void radeon_atombios_get_default_voltages(struct radeon_device *rdev,
657
						 u16 *vddc, u16 *vddci, u16 *mvdd);
658

659 660 661 662 663 664 665 666 667
extern void
radeon_combios_connected_scratch_regs(struct drm_connector *connector,
				      struct drm_encoder *encoder,
				      bool connected);
extern void
radeon_atombios_connected_scratch_regs(struct drm_connector *connector,
				       struct drm_encoder *encoder,
				       bool connected);

668 669
extern struct drm_connector *
radeon_get_connector_for_encoder(struct drm_encoder *encoder);
670 671 672 673
extern struct drm_connector *
radeon_get_connector_for_encoder_init(struct drm_encoder *encoder);
extern bool radeon_dig_monitor_is_duallink(struct drm_encoder *encoder,
				    u32 pixel_clock);
674

675 676
extern u16 radeon_encoder_get_dp_bridge_encoder_id(struct drm_encoder *encoder);
extern u16 radeon_connector_encoder_get_dp_bridge_encoder_id(struct drm_connector *connector);
677 678
extern bool radeon_connector_encoder_is_hbr2(struct drm_connector *connector);
extern bool radeon_connector_is_dp12_capable(struct drm_connector *connector);
679
extern int radeon_get_monitor_bpc(struct drm_connector *connector);
680

A
Alex Deucher 已提交
681
extern void radeon_connector_hotplug(struct drm_connector *connector);
682
extern int radeon_dp_mode_valid_helper(struct drm_connector *connector,
683 684
				       struct drm_display_mode *mode);
extern void radeon_dp_set_link_config(struct drm_connector *connector,
685
				      const struct drm_display_mode *mode);
686 687
extern void radeon_dp_link_train(struct drm_encoder *encoder,
				 struct drm_connector *connector);
688
extern bool radeon_dp_needs_link_train(struct radeon_connector *radeon_connector);
689
extern u8 radeon_dp_getsinktype(struct radeon_connector *radeon_connector);
A
Alex Deucher 已提交
690
extern bool radeon_dp_getdpcd(struct radeon_connector *radeon_connector);
691 692
extern int radeon_dp_get_panel_mode(struct drm_encoder *encoder,
				    struct drm_connector *connector);
693
extern void atombios_dig_encoder_setup(struct drm_encoder *encoder, int action, int panel_mode);
694
extern void radeon_atom_encoder_init(struct radeon_device *rdev);
695
extern void radeon_atom_disp_eng_pll_init(struct radeon_device *rdev);
696 697 698
extern void atombios_dig_transmitter_setup(struct drm_encoder *encoder,
					   int action, uint8_t lane_num,
					   uint8_t lane_set);
699
extern void radeon_atom_ext_encoder_setup_ddc(struct drm_encoder *encoder);
700
extern struct drm_encoder *radeon_get_external_encoder(struct drm_encoder *encoder);
701
extern int radeon_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
702
				u8 write_byte, u8 *read_byte);
703
void radeon_atom_copy_swap(u8 *dst, u8 *src, u8 num_bytes, bool to_le);
704

705 706 707 708 709 710 711 712 713
extern void radeon_i2c_init(struct radeon_device *rdev);
extern void radeon_i2c_fini(struct radeon_device *rdev);
extern void radeon_combios_i2c_init(struct radeon_device *rdev);
extern void radeon_atombios_i2c_init(struct radeon_device *rdev);
extern void radeon_i2c_add(struct radeon_device *rdev,
			   struct radeon_i2c_bus_rec *rec,
			   const char *name);
extern struct radeon_i2c_chan *radeon_i2c_lookup(struct radeon_device *rdev,
						 struct radeon_i2c_bus_rec *i2c_bus);
714
extern struct radeon_i2c_chan *radeon_i2c_create_dp(struct drm_device *dev,
A
Alex Deucher 已提交
715 716
						    struct radeon_i2c_bus_rec *rec,
						    const char *name);
717 718 719 720
extern struct radeon_i2c_chan *radeon_i2c_create(struct drm_device *dev,
						 struct radeon_i2c_bus_rec *rec,
						 const char *name);
extern void radeon_i2c_destroy(struct radeon_i2c_chan *i2c);
721 722 723 724 725 726 727 728
extern void radeon_i2c_get_byte(struct radeon_i2c_chan *i2c_bus,
				u8 slave_addr,
				u8 addr,
				u8 *val);
extern void radeon_i2c_put_byte(struct radeon_i2c_chan *i2c,
				u8 slave_addr,
				u8 addr,
				u8 val);
729 730
extern void radeon_router_select_ddc_port(struct radeon_connector *radeon_connector);
extern void radeon_router_select_cd_port(struct radeon_connector *radeon_connector);
731
extern bool radeon_ddc_probe(struct radeon_connector *radeon_connector, bool use_aux);
732 733 734 735
extern int radeon_ddc_get_modes(struct radeon_connector *radeon_connector);

extern struct drm_encoder *radeon_best_encoder(struct drm_connector *connector);

736 737 738 739 740 741 742
extern bool radeon_atombios_get_ppll_ss_info(struct radeon_device *rdev,
					     struct radeon_atom_ss *ss,
					     int id);
extern bool radeon_atombios_get_asic_ss_info(struct radeon_device *rdev,
					     struct radeon_atom_ss *ss,
					     int id, u32 clock);

743 744 745 746 747 748 749 750 751 752 753 754 755 756 757
extern void radeon_compute_pll_legacy(struct radeon_pll *pll,
				      uint64_t freq,
				      uint32_t *dot_clock_p,
				      uint32_t *fb_div_p,
				      uint32_t *frac_fb_div_p,
				      uint32_t *ref_div_p,
				      uint32_t *post_div_p);

extern void radeon_compute_pll_avivo(struct radeon_pll *pll,
				     u32 freq,
				     u32 *dot_clock_p,
				     u32 *fb_div_p,
				     u32 *frac_fb_div_p,
				     u32 *ref_div_p,
				     u32 *post_div_p);
758

759 760
extern void radeon_setup_encoder_clones(struct drm_device *dev);

761 762 763 764 765
struct drm_encoder *radeon_encoder_legacy_lvds_add(struct drm_device *dev, int bios_index);
struct drm_encoder *radeon_encoder_legacy_primary_dac_add(struct drm_device *dev, int bios_index, int with_tv);
struct drm_encoder *radeon_encoder_legacy_tv_dac_add(struct drm_device *dev, int bios_index, int with_tv);
struct drm_encoder *radeon_encoder_legacy_tmds_int_add(struct drm_device *dev, int bios_index);
struct drm_encoder *radeon_encoder_legacy_tmds_ext_add(struct drm_device *dev, int bios_index);
766
extern void atombios_dvo_setup(struct drm_encoder *encoder, int action);
767
extern void atombios_digital_setup(struct drm_encoder *encoder, int action);
768
extern int atombios_get_encoder_mode(struct drm_encoder *encoder);
769
extern bool atombios_set_edp_panel_power(struct drm_connector *connector, int action);
770
extern void radeon_encoder_set_active_device(struct drm_encoder *encoder);
771 772 773 774

extern void radeon_crtc_load_lut(struct drm_crtc *crtc);
extern int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
				   struct drm_framebuffer *old_fb);
775 776
extern int atombios_crtc_set_base_atomic(struct drm_crtc *crtc,
					 struct drm_framebuffer *fb,
777 778
					 int x, int y,
					 enum mode_set_atomic state);
779 780 781 782 783 784 785 786 787
extern int atombios_crtc_mode_set(struct drm_crtc *crtc,
				   struct drm_display_mode *mode,
				   struct drm_display_mode *adjusted_mode,
				   int x, int y,
				   struct drm_framebuffer *old_fb);
extern void atombios_crtc_dpms(struct drm_crtc *crtc, int mode);

extern int radeon_crtc_set_base(struct drm_crtc *crtc, int x, int y,
				 struct drm_framebuffer *old_fb);
788 789
extern int radeon_crtc_set_base_atomic(struct drm_crtc *crtc,
				       struct drm_framebuffer *fb,
790 791
				       int x, int y,
				       enum mode_set_atomic state);
792 793 794
extern int radeon_crtc_do_set_base(struct drm_crtc *crtc,
				   struct drm_framebuffer *fb,
				   int x, int y, int atomic);
795 796 797 798 799 800 801 802
extern int radeon_crtc_cursor_set(struct drm_crtc *crtc,
				  struct drm_file *file_priv,
				  uint32_t handle,
				  uint32_t width,
				  uint32_t height);
extern int radeon_crtc_cursor_move(struct drm_crtc *crtc,
				   int x, int y);

803
extern int radeon_get_crtc_scanoutpos(struct drm_device *dev, int crtc,
804
				      unsigned int flags,
805 806
				      int *vpos, int *hpos, ktime_t *stime,
				      ktime_t *etime);
807

808 809
extern bool radeon_combios_check_hardcoded_edid(struct radeon_device *rdev);
extern struct edid *
810
radeon_bios_get_hardcoded_edid(struct radeon_device *rdev);
811 812 813 814
extern bool radeon_atom_get_clock_info(struct drm_device *dev);
extern bool radeon_combios_get_clock_info(struct drm_device *dev);
extern struct radeon_encoder_atom_dig *
radeon_atombios_get_lvds_info(struct radeon_encoder *encoder);
815 816 817 818 819 820 821 822 823 824
extern bool radeon_atombios_get_tmds_info(struct radeon_encoder *encoder,
					  struct radeon_encoder_int_tmds *tmds);
extern bool radeon_legacy_get_tmds_info_from_combios(struct radeon_encoder *encoder,
						     struct radeon_encoder_int_tmds *tmds);
extern bool radeon_legacy_get_tmds_info_from_table(struct radeon_encoder *encoder,
						   struct radeon_encoder_int_tmds *tmds);
extern bool radeon_legacy_get_ext_tmds_info_from_combios(struct radeon_encoder *encoder,
							 struct radeon_encoder_ext_tmds *tmds);
extern bool radeon_legacy_get_ext_tmds_info_from_table(struct radeon_encoder *encoder,
						       struct radeon_encoder_ext_tmds *tmds);
825 826 827 828
extern struct radeon_encoder_primary_dac *
radeon_atombios_get_primary_dac_info(struct radeon_encoder *encoder);
extern struct radeon_encoder_tv_dac *
radeon_atombios_get_tv_dac_info(struct radeon_encoder *encoder);
829 830 831 832 833 834 835
extern struct radeon_encoder_lvds *
radeon_combios_get_lvds_info(struct radeon_encoder *encoder);
extern void radeon_combios_get_ext_tmds_info(struct radeon_encoder *encoder);
extern struct radeon_encoder_tv_dac *
radeon_combios_get_tv_dac_info(struct radeon_encoder *encoder);
extern struct radeon_encoder_primary_dac *
radeon_combios_get_primary_dac_info(struct radeon_encoder *encoder);
836 837
extern bool radeon_combios_external_tmds_setup(struct drm_encoder *encoder);
extern void radeon_external_tmds_setup(struct drm_encoder *encoder);
838 839 840 841
extern void radeon_combios_output_lock(struct drm_encoder *encoder, bool lock);
extern void radeon_combios_initialize_bios_scratch_regs(struct drm_device *dev);
extern void radeon_atom_output_lock(struct drm_encoder *encoder, bool lock);
extern void radeon_atom_initialize_bios_scratch_regs(struct drm_device *dev);
842 843
extern void radeon_save_bios_scratch_regs(struct radeon_device *rdev);
extern void radeon_restore_bios_scratch_regs(struct radeon_device *rdev);
844 845 846 847 848 849 850 851 852 853
extern void
radeon_atombios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc);
extern void
radeon_atombios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on);
extern void
radeon_combios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc);
extern void
radeon_combios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on);
extern void radeon_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
				     u16 blue, int regno);
854 855
extern void radeon_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
				     u16 *blue, int regno);
856
int radeon_framebuffer_init(struct drm_device *dev,
857
			     struct radeon_framebuffer *rfb,
858
			     struct drm_mode_fb_cmd2 *mode_cmd,
859
			     struct drm_gem_object *obj);
860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876

int radeonfb_remove(struct drm_device *dev, struct drm_framebuffer *fb);
bool radeon_get_legacy_connector_info_from_bios(struct drm_device *dev);
bool radeon_get_legacy_connector_info_from_table(struct drm_device *dev);
void radeon_atombios_init_crtc(struct drm_device *dev,
			       struct radeon_crtc *radeon_crtc);
void radeon_legacy_init_crtc(struct drm_device *dev,
			     struct radeon_crtc *radeon_crtc);

void radeon_get_clock_info(struct drm_device *dev);

extern bool radeon_get_atom_connector_info_from_object_table(struct drm_device *dev);
extern bool radeon_get_atom_connector_info_from_supported_devices_table(struct drm_device *dev);

void radeon_enc_destroy(struct drm_encoder *encoder);
void radeon_copy_fb(struct drm_device *dev, struct drm_gem_object *dst_obj);
void radeon_combios_asic_init(struct drm_device *dev);
877
bool radeon_crtc_scaling_mode_fixup(struct drm_crtc *crtc,
878
					const struct drm_display_mode *mode,
879
					struct drm_display_mode *adjusted_mode);
880 881
void radeon_panel_mode_fixup(struct drm_encoder *encoder,
			     struct drm_display_mode *adjusted_mode);
882 883 884 885 886 887 888 889 890 891 892 893 894 895 896
void atom_rv515_force_tv_scaler(struct radeon_device *rdev, struct radeon_crtc *radeon_crtc);

/* legacy tv */
void radeon_legacy_tv_adjust_crtc_reg(struct drm_encoder *encoder,
				      uint32_t *h_total_disp, uint32_t *h_sync_strt_wid,
				      uint32_t *v_total_disp, uint32_t *v_sync_strt_wid);
void radeon_legacy_tv_adjust_pll1(struct drm_encoder *encoder,
				  uint32_t *htotal_cntl, uint32_t *ppll_ref_div,
				  uint32_t *ppll_div_3, uint32_t *pixclks_cntl);
void radeon_legacy_tv_adjust_pll2(struct drm_encoder *encoder,
				  uint32_t *htotal2_cntl, uint32_t *p2pll_ref_div,
				  uint32_t *p2pll_div_0, uint32_t *pixclks_cntl);
void radeon_legacy_tv_mode_set(struct drm_encoder *encoder,
			       struct drm_display_mode *mode,
			       struct drm_display_mode *adjusted_mode);
897

898 899 900 901 902 903
/* fmt blocks */
void avivo_program_fmt(struct drm_encoder *encoder);
void dce3_program_fmt(struct drm_encoder *encoder);
void dce4_program_fmt(struct drm_encoder *encoder);
void dce8_program_fmt(struct drm_encoder *encoder);

904 905 906 907 908 909
/* fbdev layer */
int radeon_fbdev_init(struct radeon_device *rdev);
void radeon_fbdev_fini(struct radeon_device *rdev);
void radeon_fbdev_set_suspend(struct radeon_device *rdev, int state);
int radeon_fbdev_total_size(struct radeon_device *rdev);
bool radeon_fbdev_robj_is_fb(struct radeon_device *rdev, struct radeon_bo *robj);
910 911

void radeon_fb_output_poll_changed(struct radeon_device *rdev);
912 913 914

void radeon_crtc_handle_flip(struct radeon_device *rdev, int crtc_id);

915
int radeon_align_pitch(struct radeon_device *rdev, int width, int bpp, bool tiled);
916
#endif