exception-64s.h 17.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36
#ifndef _ASM_POWERPC_EXCEPTION_H
#define _ASM_POWERPC_EXCEPTION_H
/*
 * Extracted from head_64.S
 *
 *  PowerPC version
 *    Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
 *
 *  Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP
 *    Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
 *  Adapted for Power Macintosh by Paul Mackerras.
 *  Low-level exception handlers and MMU support
 *  rewritten by Paul Mackerras.
 *    Copyright (C) 1996 Paul Mackerras.
 *
 *  Adapted for 64bit PowerPC by Dave Engebretsen, Peter Bergner, and
 *    Mike Corrigan {engebret|bergner|mikejc}@us.ibm.com
 *
 *  This file contains the low-level support and setup for the
 *  PowerPC-64 platform, including trap and interrupt dispatch.
 *
 *  This program is free software; you can redistribute it and/or
 *  modify it under the terms of the GNU General Public License
 *  as published by the Free Software Foundation; either version
 *  2 of the License, or (at your option) any later version.
 */
/*
 * The following macros define the code that appears as
 * the prologue to each of the exception handlers.  They
 * are split into two parts to allow a single kernel binary
 * to be used for pSeries and iSeries.
 *
 * We make as much of the exception code common between native
 * exception handlers (including pSeries LPAR) and iSeries LPAR
 * implementations as possible.
 */
37
#include <asm/head-64.h>
38 39 40 41 42 43 44 45 46 47 48 49

#define EX_R9		0
#define EX_R10		8
#define EX_R11		16
#define EX_R12		24
#define EX_R13		32
#define EX_SRR0		40
#define EX_DAR		48
#define EX_DSISR	56
#define EX_CCR		60
#define EX_R3		64
#define EX_LR		72
50
#define EX_CFAR		80
51
#define EX_PPR		88	/* SMT thread status register (priority) */
52
#define EX_CTR		96
53

54
#ifdef CONFIG_RELOCATABLE
55
#define __EXCEPTION_RELON_PROLOG_PSERIES_1(label, h)			\
56 57
	mfspr	r11,SPRN_##h##SRR0;	/* save SRR0 */			\
	LOAD_HANDLER(r12,label);					\
58
	mtctr	r12;							\
59 60 61
	mfspr	r12,SPRN_##h##SRR1;	/* and SRR1 */			\
	li	r10,MSR_RI;						\
	mtmsrd 	r10,1;			/* Set RI (EE=0) */		\
62
	bctr;
63 64
#else
/* If not relocatable, we can jump directly -- and save messing with LR */
65
#define __EXCEPTION_RELON_PROLOG_PSERIES_1(label, h)			\
66 67 68 69 70 71
	mfspr	r11,SPRN_##h##SRR0;	/* save SRR0 */			\
	mfspr	r12,SPRN_##h##SRR1;	/* and SRR1 */			\
	li	r10,MSR_RI;						\
	mtmsrd 	r10,1;			/* Set RI (EE=0) */		\
	b	label;
#endif
72 73
#define EXCEPTION_RELON_PROLOG_PSERIES_1(label, h)			\
	__EXCEPTION_RELON_PROLOG_PSERIES_1(label, h)			\
74 75 76 77 78 79 80

/*
 * As EXCEPTION_PROLOG_PSERIES(), except we've already got relocation on
 * so no need to rfid.  Save lr in case we're CONFIG_RELOCATABLE, in which
 * case EXCEPTION_RELON_PROLOG_PSERIES_1 will be using lr.
 */
#define EXCEPTION_RELON_PROLOG_PSERIES(area, label, h, extra, vec)	\
81
	EXCEPTION_PROLOG_0(area);					\
82 83 84
	EXCEPTION_PROLOG_1(area, extra, vec);				\
	EXCEPTION_RELON_PROLOG_PSERIES_1(label, h)

85 86
/*
 * We're short on space and time in the exception prolog, so we can't
87 88 89 90
 * use the normal LOAD_REG_IMMEDIATE macro to load the address of label.
 * Instead we get the base of the kernel from paca->kernelbase and or in the low
 * part of label. This requires that the label be within 64KB of kernelbase, and
 * that kernelbase be 64K aligned.
91 92
 */
#define LOAD_HANDLER(reg, label)					\
93
	ld	reg,PACAKBASE(r13);	/* get high part of &label */	\
94
	ori	reg,reg,(FIXED_SYMBOL_ABS_ADDR(label))@l;
95

96 97 98 99
#define __LOAD_HANDLER(reg, label)					\
	ld	reg,PACAKBASE(r13);					\
	ori	reg,reg,(ABS_ADDR(label))@l;

100 101 102 103
/* Exception register prefixes */
#define EXC_HV	H
#define EXC_STD

104 105
#if defined(CONFIG_RELOCATABLE)
/*
106 107 108
 * If we support interrupts with relocation on AND we're a relocatable kernel,
 * we need to use CTR to get to the 2nd level handler.  So, save/restore it
 * when required.
109
 */
110 111 112
#define SAVE_CTR(reg, area)	mfctr	reg ; 	std	reg,area+EX_CTR(r13)
#define GET_CTR(reg, area) 			ld	reg,area+EX_CTR(r13)
#define RESTORE_CTR(reg, area)	ld	reg,area+EX_CTR(r13) ; mtctr reg
113
#else
114 115 116 117
/* ...else CTR is unused and in register. */
#define SAVE_CTR(reg, area)
#define GET_CTR(reg, area) 	mfctr	reg
#define RESTORE_CTR(reg, area)
118 119
#endif

120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137
/*
 * PPR save/restore macros used in exceptions_64s.S  
 * Used for P7 or later processors
 */
#define SAVE_PPR(area, ra, rb)						\
BEGIN_FTR_SECTION_NESTED(940)						\
	ld	ra,PACACURRENT(r13);					\
	ld	rb,area+EX_PPR(r13);	/* Read PPR from paca */	\
	std	rb,TASKTHREADPPR(ra);					\
END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,940)

#define RESTORE_PPR_PACA(area, ra)					\
BEGIN_FTR_SECTION_NESTED(941)						\
	ld	ra,area+EX_PPR(r13);					\
	mtspr	SPRN_PPR,ra;						\
END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,941)

/*
138
 * Get an SPR into a register if the CPU has the given feature
139
 */
140
#define OPT_GET_SPR(ra, spr, ftr)					\
141
BEGIN_FTR_SECTION_NESTED(943)						\
142 143
	mfspr	ra,spr;							\
END_FTR_SECTION_NESTED(ftr,ftr,943)
144

145 146 147 148 149 150 151 152
/*
 * Set an SPR from a register if the CPU has the given feature
 */
#define OPT_SET_SPR(ra, spr, ftr)					\
BEGIN_FTR_SECTION_NESTED(943)						\
	mtspr	spr,ra;							\
END_FTR_SECTION_NESTED(ftr,ftr,943)

153 154 155 156 157 158 159 160
/*
 * Save a register to the PACA if the CPU has the given feature
 */
#define OPT_SAVE_REG_TO_PACA(offset, ra, ftr)				\
BEGIN_FTR_SECTION_NESTED(943)						\
	std	ra,offset(r13);						\
END_FTR_SECTION_NESTED(ftr,ftr,943)

161
#define EXCEPTION_PROLOG_0_PACA(area)					\
162
	std	r9,area+EX_R9(r13);	/* save r9 */			\
163 164
	OPT_GET_SPR(r9, SPRN_PPR, CPU_FTR_HAS_PPR);			\
	HMT_MEDIUM;							\
165
	std	r10,area+EX_R10(r13);	/* save r10 - r12 */		\
166 167
	OPT_GET_SPR(r10, SPRN_CFAR, CPU_FTR_CFAR)

168 169 170 171
#define EXCEPTION_PROLOG_0(area)					\
	GET_PACA(r13);							\
	EXCEPTION_PROLOG_0_PACA(area)

172 173 174
#define __EXCEPTION_PROLOG_1(area, extra, vec)				\
	OPT_SAVE_REG_TO_PACA(area+EX_PPR, r9, CPU_FTR_HAS_PPR);		\
	OPT_SAVE_REG_TO_PACA(area+EX_CFAR, r10, CPU_FTR_CFAR);		\
175
	SAVE_CTR(r10, area);						\
176 177 178 179 180 181 182 183
	mfcr	r9;							\
	extra(vec);							\
	std	r11,area+EX_R11(r13);					\
	std	r12,area+EX_R12(r13);					\
	GET_SCRATCH0(r10);						\
	std	r10,area+EX_R13(r13)
#define EXCEPTION_PROLOG_1(area, extra, vec)				\
	__EXCEPTION_PROLOG_1(area, extra, vec)
184

185
#define __EXCEPTION_PROLOG_PSERIES_1(label, h)				\
186
	ld	r10,PACAKMSR(r13);	/* get MSR value for kernel */	\
187
	mfspr	r11,SPRN_##h##SRR0;	/* save SRR0 */			\
188
	LOAD_HANDLER(r12,label)						\
189 190 191 192
	mtspr	SPRN_##h##SRR0,r12;					\
	mfspr	r12,SPRN_##h##SRR1;	/* and SRR1 */			\
	mtspr	SPRN_##h##SRR1,r10;					\
	h##rfid;							\
193
	b	.	/* prevent speculative execution */
194
#define EXCEPTION_PROLOG_PSERIES_1(label, h)				\
195
	__EXCEPTION_PROLOG_PSERIES_1(label, h)
196

197
#define EXCEPTION_PROLOG_PSERIES(area, label, h, extra, vec)		\
198
	EXCEPTION_PROLOG_0(area);					\
199
	EXCEPTION_PROLOG_1(area, extra, vec);				\
200
	EXCEPTION_PROLOG_PSERIES_1(label, h);
201

202 203 204 205 206 207
/* Have the PACA in r13 already */
#define EXCEPTION_PROLOG_PSERIES_PACA(area, label, h, extra, vec)	\
	EXCEPTION_PROLOG_0_PACA(area);					\
	EXCEPTION_PROLOG_1(area, extra, vec);				\
	EXCEPTION_PROLOG_PSERIES_1(label, h);

208 209
#define __KVMTEST(h, n)							\
	lbz	r10,HSTATE_IN_GUEST(r13);				\
210
	cmpwi	r10,0;							\
211
	bne	do_kvm_##h##n
212

213 214 215 216 217 218 219 220 221 222 223
#ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
/*
 * If hv is possible, interrupts come into to the hv version
 * of the kvmppc_interrupt code, which then jumps to the PR handler,
 * kvmppc_interrupt_pr, if the guest is a PR guest.
 */
#define kvmppc_interrupt kvmppc_interrupt_hv
#else
#define kvmppc_interrupt kvmppc_interrupt_pr
#endif

224 225 226 227 228 229 230 231 232 233 234 235
#ifdef CONFIG_RELOCATABLE
#define BRANCH_TO_COMMON(reg, label)					\
	__LOAD_HANDLER(reg, label);					\
	mtctr	reg;							\
	bctr

#else
#define BRANCH_TO_COMMON(reg, label)					\
	b	label

#endif

236
#define __KVM_HANDLER_PROLOG(area, n)					\
237 238 239 240
	BEGIN_FTR_SECTION_NESTED(947)					\
	ld	r10,area+EX_CFAR(r13);					\
	std	r10,HSTATE_CFAR(r13);					\
	END_FTR_SECTION_NESTED(CPU_FTR_CFAR,CPU_FTR_CFAR,947);		\
241 242 243 244
	BEGIN_FTR_SECTION_NESTED(948)					\
	ld	r10,area+EX_PPR(r13);					\
	std	r10,HSTATE_PPR(r13);					\
	END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,948);	\
245
	ld	r10,area+EX_R10(r13);					\
246
	stw	r9,HSTATE_SCRATCH1(r13);				\
247
	ld	r9,area+EX_R9(r13);					\
248
	std	r12,HSTATE_SCRATCH0(r13);				\
249 250 251

#define __KVM_HANDLER(area, h, n)					\
	__KVM_HANDLER_PROLOG(area, n)					\
252 253 254 255 256 257 258
	li	r12,n;							\
	b	kvmppc_interrupt

#define __KVM_HANDLER_SKIP(area, h, n)					\
	cmpwi	r10,KVM_GUEST_MODE_SKIP;				\
	ld	r10,area+EX_R10(r13);					\
	beq	89f;							\
259
	stw	r9,HSTATE_SCRATCH1(r13);				\
260 261 262 263
	BEGIN_FTR_SECTION_NESTED(948)					\
	ld	r9,area+EX_PPR(r13);					\
	std	r9,HSTATE_PPR(r13);					\
	END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,948);	\
264
	ld	r9,area+EX_R9(r13);					\
265
	std	r12,HSTATE_SCRATCH0(r13);				\
266 267 268 269 270 271 272
	li	r12,n;							\
	b	kvmppc_interrupt;					\
89:	mtocrf	0x80,r9;						\
	ld	r9,area+EX_R9(r13);					\
	b	kvmppc_skip_##h##interrupt

#ifdef CONFIG_KVM_BOOK3S_64_HANDLER
273
#define KVMTEST(h, n)			__KVMTEST(h, n)
274 275 276 277
#define KVM_HANDLER(area, h, n)		__KVM_HANDLER(area, h, n)
#define KVM_HANDLER_SKIP(area, h, n)	__KVM_HANDLER_SKIP(area, h, n)

#else
278
#define KVMTEST(h, n)
279 280 281 282 283 284
#define KVM_HANDLER(area, h, n)
#define KVM_HANDLER_SKIP(area, h, n)
#endif

#define NOTEST(n)

285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300
/*
 * The common exception prolog is used for all except a few exceptions
 * such as a segment miss on a kernel address.  We have to be prepared
 * to take another exception from the point where we first touch the
 * kernel stack onwards.
 *
 * On entry r13 points to the paca, r9-r13 are saved in the paca,
 * r9 contains the saved CR, r11 and r12 contain the saved SRR0 and
 * SRR1, and relocation is on.
 */
#define EXCEPTION_PROLOG_COMMON(n, area)				   \
	andi.	r10,r12,MSR_PR;		/* See if coming from user	*/ \
	mr	r10,r1;			/* Save r1			*/ \
	subi	r1,r1,INT_FRAME_SIZE;	/* alloc frame on kernel stack	*/ \
	beq-	1f;							   \
	ld	r1,PACAKSAVE(r13);	/* kernel stack to use		*/ \
301
1:	cmpdi	cr1,r1,-INT_FRAME_SIZE;	/* check if r1 is in userspace	*/ \
302 303
	blt+	cr1,3f;			/* abort if it is		*/ \
	li	r1,(n);			/* will be reloaded later	*/ \
304
	sth	r1,PACA_TRAP_SAVE(r13);					   \
305 306
	std	r3,area+EX_R3(r13);					   \
	addi	r3,r13,area;		/* r3 -> where regs are saved*/	   \
307
	RESTORE_CTR(r1, area);						   \
308 309 310 311 312 313 314
	b	bad_stack;						   \
3:	std	r9,_CCR(r1);		/* save CR in stackframe	*/ \
	std	r11,_NIP(r1);		/* save SRR0 in stackframe	*/ \
	std	r12,_MSR(r1);		/* save SRR1 in stackframe	*/ \
	std	r10,0(r1);		/* make stack chain pointer	*/ \
	std	r0,GPR0(r1);		/* save r0 in stackframe	*/ \
	std	r10,GPR1(r1);		/* save r1 in stackframe	*/ \
315
	beq	4f;			/* if from kernel mode		*/ \
316
	ACCOUNT_CPU_USER_ENTRY(r13, r9, r10);				   \
317
	SAVE_PPR(area, r9, r10);					   \
318 319 320 321 322 323
4:	EXCEPTION_PROLOG_COMMON_2(area)					   \
	EXCEPTION_PROLOG_COMMON_3(n)					   \
	ACCOUNT_STOLEN_TIME

/* Save original regs values from save area to stack frame. */
#define EXCEPTION_PROLOG_COMMON_2(area)					   \
324 325 326 327 328 329 330 331 332 333
	ld	r9,area+EX_R9(r13);	/* move r9, r10 to stackframe	*/ \
	ld	r10,area+EX_R10(r13);					   \
	std	r9,GPR9(r1);						   \
	std	r10,GPR10(r1);						   \
	ld	r9,area+EX_R11(r13);	/* move r11 - r13 to stackframe	*/ \
	ld	r10,area+EX_R12(r13);					   \
	ld	r11,area+EX_R13(r13);					   \
	std	r9,GPR11(r1);						   \
	std	r10,GPR12(r1);						   \
	std	r11,GPR13(r1);						   \
334 335 336 337
	BEGIN_FTR_SECTION_NESTED(66);					   \
	ld	r10,area+EX_CFAR(r13);					   \
	std	r10,ORIG_GPR3(r1);					   \
	END_FTR_SECTION_NESTED(CPU_FTR_CFAR, CPU_FTR_CFAR, 66);		   \
338 339 340 341 342 343 344
	GET_CTR(r10, area);						   \
	std	r10,_CTR(r1);

#define EXCEPTION_PROLOG_COMMON_3(n)					   \
	std	r2,GPR2(r1);		/* save r2 in stackframe	*/ \
	SAVE_4GPRS(3, r1);		/* save r3 - r6 in stackframe   */ \
	SAVE_2GPRS(7, r1);		/* save r7, r8 in stackframe	*/ \
345
	mflr	r9;			/* Get LR, later save to stack	*/ \
346 347 348 349 350 351 352 353 354 355 356
	ld	r2,PACATOC(r13);	/* get kernel TOC into r2	*/ \
	std	r9,_LINK(r1);						   \
	lbz	r10,PACASOFTIRQEN(r13);				   \
	mfspr	r11,SPRN_XER;		/* save XER in stackframe	*/ \
	std	r10,SOFTE(r1);						   \
	std	r11,_XER(r1);						   \
	li	r9,(n)+1;						   \
	std	r9,_TRAP(r1);		/* set trap number		*/ \
	li	r10,0;							   \
	ld	r11,exception_marker@toc(r2);				   \
	std	r10,RESULT(r1);		/* clear regs->result		*/ \
357
	std	r11,STACK_FRAME_OVERHEAD-16(r1); /* mark the frame	*/
358 359 360 361

/*
 * Exception vectors.
 */
362
#define STD_EXCEPTION_PSERIES(vec, label)			\
363
	SET_SCRATCH0(r13);		/* save r13 */		\
364 365
	EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, label,		\
				 EXC_STD, KVMTEST_PR, vec);	\
366

367
/* Version of above for when we have to branch out-of-line */
368 369 370 371 372
#define __OOL_EXCEPTION(vec, label, hdlr)			\
	SET_SCRATCH0(r13)					\
	EXCEPTION_PROLOG_0(PACA_EXGEN)				\
	b hdlr;

373
#define STD_EXCEPTION_PSERIES_OOL(vec, label)			\
374 375 376 377
	EXCEPTION_PROLOG_1(PACA_EXGEN, KVMTEST_PR, vec);	\
	EXCEPTION_PROLOG_PSERIES_1(label, EXC_STD)

#define STD_EXCEPTION_HV(loc, vec, label)			\
378
	SET_SCRATCH0(r13);	/* save r13 */			\
379 380
	EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, label,		\
				 EXC_HV, KVMTEST_HV, vec);
381

382 383 384
#define STD_EXCEPTION_HV_OOL(vec, label)			\
	EXCEPTION_PROLOG_1(PACA_EXGEN, KVMTEST_HV, vec);	\
	EXCEPTION_PROLOG_PSERIES_1(label, EXC_HV)
385

386 387 388
#define STD_RELON_EXCEPTION_PSERIES(loc, vec, label)	\
	/* No guest interrupts come through here */	\
	SET_SCRATCH0(r13);		/* save r13 */	\
389
	EXCEPTION_RELON_PROLOG_PSERIES(PACA_EXGEN, label, EXC_STD, NOTEST, vec);
390

391
#define STD_RELON_EXCEPTION_PSERIES_OOL(vec, label)		\
392
	EXCEPTION_PROLOG_1(PACA_EXGEN, NOTEST, vec);		\
393
	EXCEPTION_RELON_PROLOG_PSERIES_1(label, EXC_STD)
394

395 396 397
#define STD_RELON_EXCEPTION_HV(loc, vec, label)		\
	/* No guest interrupts come through here */	\
	SET_SCRATCH0(r13);	/* save r13 */		\
398
	EXCEPTION_RELON_PROLOG_PSERIES(PACA_EXGEN, label, EXC_HV, NOTEST, vec);
399

400
#define STD_RELON_EXCEPTION_HV_OOL(vec, label)			\
401
	EXCEPTION_PROLOG_1(PACA_EXGEN, NOTEST, vec);		\
402
	EXCEPTION_RELON_PROLOG_PSERIES_1(label, EXC_HV)
403

404 405 406
/* This associate vector numbers with bits in paca->irq_happened */
#define SOFTEN_VALUE_0x500	PACA_IRQ_EE
#define SOFTEN_VALUE_0x900	PACA_IRQ_DEC
407
#define SOFTEN_VALUE_0x980	PACA_IRQ_DEC
408
#define SOFTEN_VALUE_0xa00	PACA_IRQ_DBELL
409
#define SOFTEN_VALUE_0xe80	PACA_IRQ_DBELL
410
#define SOFTEN_VALUE_0xe60	PACA_IRQ_HMI
411
#define SOFTEN_VALUE_0xea0	PACA_IRQ_EE
412 413

#define __SOFTEN_TEST(h, vec)						\
414 415
	lbz	r10,PACASOFTIRQEN(r13);					\
	cmpwi	r10,0;							\
416
	li	r10,SOFTEN_VALUE_##vec;					\
417
	beq	masked_##h##interrupt
418

419
#define _SOFTEN_TEST(h, vec)	__SOFTEN_TEST(h, vec)
420

421
#define SOFTEN_TEST_PR(vec)						\
422
	KVMTEST(EXC_STD, vec);						\
423
	_SOFTEN_TEST(EXC_STD, vec)
424 425

#define SOFTEN_TEST_HV(vec)						\
426
	KVMTEST(EXC_HV, vec);						\
427
	_SOFTEN_TEST(EXC_HV, vec)
428

429 430 431 432 433 434
#define KVMTEST_PR(vec)							\
	KVMTEST(EXC_STD, vec)

#define KVMTEST_HV(vec)							\
	KVMTEST(EXC_HV, vec)

435 436 437
#define SOFTEN_NOTEST_PR(vec)		_SOFTEN_TEST(EXC_STD, vec)
#define SOFTEN_NOTEST_HV(vec)		_SOFTEN_TEST(EXC_HV, vec)

438 439
#define __MASKABLE_EXCEPTION_PSERIES(vec, label, h, extra)		\
	SET_SCRATCH0(r13);    /* save r13 */				\
440 441
	EXCEPTION_PROLOG_0(PACA_EXGEN);					\
	__EXCEPTION_PROLOG_1(PACA_EXGEN, extra, vec);			\
442
	EXCEPTION_PROLOG_PSERIES_1(label, h);
443

444 445
#define _MASKABLE_EXCEPTION_PSERIES(vec, label, h, extra)		\
	__MASKABLE_EXCEPTION_PSERIES(vec, label, h, extra)
446 447

#define MASKABLE_EXCEPTION_PSERIES(loc, vec, label)			\
448
	_MASKABLE_EXCEPTION_PSERIES(vec, label,				\
449
				    EXC_STD, SOFTEN_TEST_PR)
450

451 452 453 454
#define MASKABLE_EXCEPTION_PSERIES_OOL(vec, label)			\
	EXCEPTION_PROLOG_1(PACA_EXGEN, SOFTEN_TEST_PR, vec);		\
	EXCEPTION_PROLOG_PSERIES_1(label, EXC_STD)

455
#define MASKABLE_EXCEPTION_HV(loc, vec, label)				\
456 457
	_MASKABLE_EXCEPTION_PSERIES(vec, label,				\
				    EXC_HV, SOFTEN_TEST_HV)
458

459 460
#define MASKABLE_EXCEPTION_HV_OOL(vec, label)				\
	EXCEPTION_PROLOG_1(PACA_EXGEN, SOFTEN_TEST_HV, vec);		\
461
	EXCEPTION_PROLOG_PSERIES_1(label, EXC_HV)
462

463 464
#define __MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, h, extra)	\
	SET_SCRATCH0(r13);    /* save r13 */				\
465
	EXCEPTION_PROLOG_0(PACA_EXGEN);					\
466 467 468 469
	__EXCEPTION_PROLOG_1(PACA_EXGEN, extra, vec);			\
	EXCEPTION_RELON_PROLOG_PSERIES_1(label, h)

#define _MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, h, extra)		\
470 471 472 473 474 475 476 477 478 479
	__MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, h, extra)

#define MASKABLE_RELON_EXCEPTION_PSERIES(loc, vec, label)		\
	_MASKABLE_RELON_EXCEPTION_PSERIES(vec, label,			\
					  EXC_STD, SOFTEN_NOTEST_PR)

#define MASKABLE_RELON_EXCEPTION_HV(loc, vec, label)			\
	_MASKABLE_RELON_EXCEPTION_PSERIES(vec, label,			\
					  EXC_HV, SOFTEN_NOTEST_HV)

480 481
#define MASKABLE_RELON_EXCEPTION_HV_OOL(vec, label)			\
	EXCEPTION_PROLOG_1(PACA_EXGEN, SOFTEN_NOTEST_HV, vec);		\
482
	EXCEPTION_PROLOG_PSERIES_1(label, EXC_HV)
483

484 485 486 487 488 489
/*
 * Our exception common code can be passed various "additions"
 * to specify the behaviour of interrupts, whether to kick the
 * runlatch, etc...
 */

490 491 492 493 494
/*
 * This addition reconciles our actual IRQ state with the various software
 * flags that track it. This may call C code.
 */
#define ADD_RECONCILE	RECONCILE_IRQ_STATE(r10,r11)
495

496
#define ADD_NVGPRS				\
497
	bl	save_nvgprs
498 499 500

#define RUNLATCH_ON				\
BEGIN_FTR_SECTION				\
501
	CURRENT_THREAD_INFO(r3, r1);		\
502 503 504 505 506 507 508
	ld	r4,TI_LOCAL_FLAGS(r3);		\
	andi.	r0,r4,_TLF_RUNLATCH;		\
	beql	ppc64_runlatch_on_trampoline;	\
END_FTR_SECTION_IFSET(CPU_FTR_CTRL)

#define EXCEPTION_COMMON(trap, label, hdlr, ret, additions)	\
	EXCEPTION_PROLOG_COMMON(trap, PACA_EXGEN);		\
509
	/* Volatile regs are potentially clobbered here */	\
510 511 512 513 514 515 516
	additions;						\
	addi	r3,r1,STACK_FRAME_OVERHEAD;			\
	bl	hdlr;						\
	b	ret

#define STD_EXCEPTION_COMMON(trap, label, hdlr)			\
	EXCEPTION_COMMON(trap, label, hdlr, ret_from_except,	\
517
			 ADD_NVGPRS;ADD_RECONCILE)
518 519 520

/*
 * Like STD_EXCEPTION_COMMON, but for exceptions that can occur
521 522
 * in the idle task and therefore need the special idle handling
 * (finish nap and runlatch)
523
 */
524 525
#define STD_EXCEPTION_COMMON_ASYNC(trap, label, hdlr)		  \
	EXCEPTION_COMMON(trap, label, hdlr, ret_from_except_lite, \
526
			 FINISH_NAP;ADD_RECONCILE;RUNLATCH_ON)
527 528 529 530 531 532 533 534 535 536 537

/*
 * When the idle code in power4_idle puts the CPU into NAP mode,
 * it has to do so in a loop, and relies on the external interrupt
 * and decrementer interrupt entry code to get it out of the loop.
 * It sets the _TLF_NAPPING bit in current_thread_info()->local_flags
 * to signal that it is in the loop and needs help to get out.
 */
#ifdef CONFIG_PPC_970_NAP
#define FINISH_NAP				\
BEGIN_FTR_SECTION				\
538
	CURRENT_THREAD_INFO(r11, r1);		\
539 540 541 542 543 544 545 546 547
	ld	r9,TI_LOCAL_FLAGS(r11);		\
	andi.	r10,r9,_TLF_NAPPING;		\
	bnel	power4_fixup_nap;		\
END_FTR_SECTION_IFSET(CPU_FTR_CAN_NAP)
#else
#define FINISH_NAP
#endif

#endif	/* _ASM_POWERPC_EXCEPTION_H */