ata_piix.c 32.1 KB
Newer Older
L
Linus Torvalds 已提交
1
/*
2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39
 *    ata_piix.c - Intel PATA/SATA controllers
 *
 *    Maintained by:  Jeff Garzik <jgarzik@pobox.com>
 *    		    Please ALWAYS copy linux-ide@vger.kernel.org
 *		    on emails.
 *
 *
 *	Copyright 2003-2005 Red Hat Inc
 *	Copyright 2003-2005 Jeff Garzik
 *
 *
 *	Copyright header from piix.c:
 *
 *  Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
 *  Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
 *  Copyright (C) 2003 Red Hat Inc <alan@redhat.com>
 *
 *
 *  This program is free software; you can redistribute it and/or modify
 *  it under the terms of the GNU General Public License as published by
 *  the Free Software Foundation; either version 2, or (at your option)
 *  any later version.
 *
 *  This program is distributed in the hope that it will be useful,
 *  but WITHOUT ANY WARRANTY; without even the implied warranty of
 *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 *  GNU General Public License for more details.
 *
 *  You should have received a copy of the GNU General Public License
 *  along with this program; see the file COPYING.  If not, write to
 *  the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
 *
 *
 *  libata documentation is available via 'make {ps|pdf}docs',
 *  as Documentation/DocBook/libata.*
 *
 *  Hardware documentation available at http://developer.intel.com/
 *
A
Alan Cox 已提交
40 41 42
 * Documentation
 *	Publically available from Intel web site. Errata documentation
 * is also publically available. As an aide to anyone hacking on this
43
 * driver the list of errata that are relevant is below, going back to
A
Alan Cox 已提交
44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82
 * PIIX4. Older device documentation is now a bit tricky to find.
 *
 * The chipsets all follow very much the same design. The orginal Triton
 * series chipsets do _not_ support independant device timings, but this
 * is fixed in Triton II. With the odd mobile exception the chips then
 * change little except in gaining more modes until SATA arrives. This
 * driver supports only the chips with independant timing (that is those
 * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
 * for the early chip drivers.
 *
 * Errata of note:
 *
 * Unfixable
 *	PIIX4    errata #9	- Only on ultra obscure hw
 *	ICH3	 errata #13     - Not observed to affect real hw
 *				  by Intel
 *
 * Things we must deal with
 *	PIIX4	errata #10	- BM IDE hang with non UDMA
 *				  (must stop/start dma to recover)
 *	440MX   errata #15	- As PIIX4 errata #10
 *	PIIX4	errata #15	- Must not read control registers
 * 				  during a PIO transfer
 *	440MX   errata #13	- As PIIX4 errata #15
 *	ICH2	errata #21	- DMA mode 0 doesn't work right
 *	ICH0/1  errata #55	- As ICH2 errata #21
 *	ICH2	spec c #9	- Extra operations needed to handle
 *				  drive hotswap [NOT YET SUPPORTED]
 *	ICH2    spec c #20	- IDE PRD must not cross a 64K boundary
 *				  and must be dword aligned
 *	ICH2    spec c #24	- UDMA mode 4,5 t85/86 should be 6ns not 3.3
 *
 * Should have been BIOS fixed:
 *	450NX:	errata #19	- DMA hangs on old 450NX
 *	450NX:  errata #20	- DMA hangs on old 450NX
 *	450NX:  errata #25	- Corruption with DMA on old 450NX
 *	ICH3    errata #15      - IDE deadlock under high load
 *				  (BIOS must set dev 31 fn 0 bit 23)
 *	ICH3	errata #18	- Don't use native mode
L
Linus Torvalds 已提交
83 84 85 86 87 88 89 90
 */

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/init.h>
#include <linux/blkdev.h>
#include <linux/delay.h>
91
#include <linux/device.h>
L
Linus Torvalds 已提交
92 93 94 95
#include <scsi/scsi_host.h>
#include <linux/libata.h>

#define DRV_NAME	"ata_piix"
96
#define DRV_VERSION	"2.00ac7"
L
Linus Torvalds 已提交
97 98 99 100 101

enum {
	PIIX_IOCFG		= 0x54, /* IDE I/O configuration register */
	ICH5_PMR		= 0x90, /* port mapping register */
	ICH5_PCS		= 0x92,	/* port control and status */
102
	PIIX_SCC		= 0x0A, /* sub-class code register */
L
Linus Torvalds 已提交
103

104
	PIIX_FLAG_SCR		= (1 << 26), /* SCR available */
105 106
	PIIX_FLAG_AHCI		= (1 << 27), /* AHCI possible */
	PIIX_FLAG_CHECKINTR	= (1 << 28), /* make sure PCI INTx enabled */
L
Linus Torvalds 已提交
107

108 109
	PIIX_PATA_FLAGS		= ATA_FLAG_SLAVE_POSS,
	PIIX_SATA_FLAGS		= ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
T
Tejun Heo 已提交
110

L
Linus Torvalds 已提交
111 112 113
	/* combined mode.  if set, PATA is channel 0.
	 * if clear, PATA is channel 1.
	 */
114 115
	PIIX_PORT_ENABLED	= (1 << 0),
	PIIX_PORT_PRESENT	= (1 << 4),
L
Linus Torvalds 已提交
116 117 118 119

	PIIX_80C_PRI		= (1 << 5) | (1 << 4),
	PIIX_80C_SEC		= (1 << 7) | (1 << 6),

120
	/* controller IDs */
121 122 123 124 125 126
	piix_pata_33		= 0,	/* PIIX3 or 4 at 33Mhz */
	ich_pata_33		= 1,	/* ICH up to UDMA 33 only */
	ich_pata_66		= 2,	/* ICH up to 66 Mhz */
	ich_pata_100		= 3,	/* ICH up to UDMA 100 */
	ich_pata_133		= 4,	/* ICH up to UDMA 133 */
	ich5_sata		= 5,
127 128 129 130
	ich6_sata		= 6,
	ich6_sata_ahci		= 7,
	ich6m_sata_ahci		= 8,
	ich8_sata_ahci		= 9,
131

132 133 134 135 136 137 138 139 140
	/* constants for mapping table */
	P0			= 0,  /* port 0 */
	P1			= 1,  /* port 1 */
	P2			= 2,  /* port 2 */
	P3			= 3,  /* port 3 */
	IDE			= -1, /* IDE */
	NA			= -2, /* not avaliable */
	RV			= -3, /* reserved */

141
	PIIX_AHCI_DEVICE	= 6,
L
Linus Torvalds 已提交
142 143
};

144 145
struct piix_map_db {
	const u32 mask;
146
	const u16 port_enable;
147 148 149
	const int map[][4];
};

150 151 152 153
struct piix_host_priv {
	const int *map;
};

L
Linus Torvalds 已提交
154 155
static int piix_init_one (struct pci_dev *pdev,
				    const struct pci_device_id *ent);
J
Jeff Garzik 已提交
156
static void piix_host_stop(struct ata_host *host);
157
static void piix_pata_error_handler(struct ata_port *ap);
158
static void ich_pata_error_handler(struct ata_port *ap);
159
static void piix_sata_error_handler(struct ata_port *ap);
160 161 162
static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev);
static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev);
static void ich_set_dmamode (struct ata_port *ap, struct ata_device *adev);
L
Linus Torvalds 已提交
163 164 165

static unsigned int in_module_init = 1;

166
static const struct pci_device_id piix_pci_tbl[] = {
L
Linus Torvalds 已提交
167
#ifdef ATA_ENABLE_PATA
168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197
	/* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
	/* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
	{ 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
	{ 0x8086, 0x24db, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	{ 0x8086, 0x25a2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	/* Intel PIIX4 */
	{ 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
	/* Intel PIIX4 */
	{ 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
	/* Intel PIIX */
	{ 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
	/* Intel ICH (i810, i815, i840) UDMA 66*/
	{ 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
	/* Intel ICH0 : UDMA 33*/
	{ 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
	/* Intel ICH2M */
	{ 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	/* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
	{ 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	/*  Intel ICH3M */
	{ 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	/* Intel ICH3 (E7500/1) UDMA 100 */
	{ 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	/* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
	{ 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	{ 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	/* Intel ICH5 */
	{ 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_133 },
	/* C-ICH (i810E2) */
	{ 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
198
	/* ESB (855GME/875P + 6300ESB) UDMA 100  */
199 200 201 202 203 204
	{ 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	/* ICH6 (and 6) (i915) UDMA 100 */
	{ 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
	/* ICH7/7-R (i945, i975) UDMA 100*/
	{ 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_133 },
	{ 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
L
Linus Torvalds 已提交
205 206 207 208 209 210
#endif

	/* NOTE: The following PCI ids must be kept in sync with the
	 * list in drivers/pci/quirks.c.
	 */

211
	/* 82801EB (ICH5) */
L
Linus Torvalds 已提交
212
	{ 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
213
	/* 82801EB (ICH5) */
L
Linus Torvalds 已提交
214
	{ 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
215
	/* 6300ESB (ICH5 variant with broken PCS present bits) */
216
	{ 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
217
	/* 6300ESB pretending RAID */
218
	{ 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
219
	/* 82801FB/FW (ICH6/ICH6W) */
L
Linus Torvalds 已提交
220
	{ 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
221
	/* 82801FR/FRW (ICH6R/ICH6RW) */
222
	{ 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
223 224 225
	/* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented) */
	{ 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
	/* 82801GB/GR/GH (ICH7, identical to ICH6) */
226
	{ 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
227
	/* 2801GBM/GHM (ICH7M, identical to ICH6M) */
228
	{ 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
229
	/* Enterprise Southbridge 2 (631xESB/632xESB) */
230
	{ 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
231
	/* SATA Controller 1 IDE (ICH8) */
232
	{ 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
233
	/* SATA Controller 2 IDE (ICH8) */
234
	{ 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
235
	/* Mobile SATA Controller IDE (ICH8M) */
236
	{ 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
237 238 239 240 241 242 243 244 245 246 247 248
	/* SATA Controller IDE (ICH9) */
	{ 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
	/* SATA Controller IDE (ICH9) */
	{ 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
	/* SATA Controller IDE (ICH9) */
	{ 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
	/* SATA Controller IDE (ICH9M) */
	{ 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
	/* SATA Controller IDE (ICH9M) */
	{ 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
	/* SATA Controller IDE (ICH9M) */
	{ 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
L
Linus Torvalds 已提交
249 250 251 252 253 254 255 256 257

	{ }	/* terminate list */
};

static struct pci_driver piix_pci_driver = {
	.name			= DRV_NAME,
	.id_table		= piix_pci_tbl,
	.probe			= piix_init_one,
	.remove			= ata_pci_remove_one,
J
Jens Axboe 已提交
258 259
	.suspend		= ata_pci_device_suspend,
	.resume			= ata_pci_device_resume,
L
Linus Torvalds 已提交
260 261
};

262
static struct scsi_host_template piix_sht = {
L
Linus Torvalds 已提交
263 264 265 266 267 268 269 270 271 272 273 274 275
	.module			= THIS_MODULE,
	.name			= DRV_NAME,
	.ioctl			= ata_scsi_ioctl,
	.queuecommand		= ata_scsi_queuecmd,
	.can_queue		= ATA_DEF_QUEUE,
	.this_id		= ATA_SHT_THIS_ID,
	.sg_tablesize		= LIBATA_MAX_PRD,
	.cmd_per_lun		= ATA_SHT_CMD_PER_LUN,
	.emulated		= ATA_SHT_EMULATED,
	.use_clustering		= ATA_SHT_USE_CLUSTERING,
	.proc_name		= DRV_NAME,
	.dma_boundary		= ATA_DMA_BOUNDARY,
	.slave_configure	= ata_scsi_slave_config,
T
Tejun Heo 已提交
276
	.slave_destroy		= ata_scsi_slave_destroy,
L
Linus Torvalds 已提交
277
	.bios_param		= ata_std_bios_param,
J
Jens Axboe 已提交
278 279
	.resume			= ata_scsi_device_resume,
	.suspend		= ata_scsi_device_suspend,
L
Linus Torvalds 已提交
280 281
};

J
Jeff Garzik 已提交
282
static const struct ata_port_operations piix_pata_ops = {
L
Linus Torvalds 已提交
283 284 285
	.port_disable		= ata_port_disable,
	.set_piomode		= piix_set_piomode,
	.set_dmamode		= piix_set_dmamode,
286
	.mode_filter		= ata_pci_default_filter,
L
Linus Torvalds 已提交
287 288 289 290 291 292 293 294 295 296 297 298 299

	.tf_load		= ata_tf_load,
	.tf_read		= ata_tf_read,
	.check_status		= ata_check_status,
	.exec_command		= ata_exec_command,
	.dev_select		= ata_std_dev_select,

	.bmdma_setup		= ata_bmdma_setup,
	.bmdma_start		= ata_bmdma_start,
	.bmdma_stop		= ata_bmdma_stop,
	.bmdma_status		= ata_bmdma_status,
	.qc_prep		= ata_qc_prep,
	.qc_issue		= ata_qc_issue_prot,
300
	.data_xfer		= ata_pio_data_xfer,
L
Linus Torvalds 已提交
301

T
Tejun Heo 已提交
302 303
	.freeze			= ata_bmdma_freeze,
	.thaw			= ata_bmdma_thaw,
304
	.error_handler		= piix_pata_error_handler,
T
Tejun Heo 已提交
305
	.post_internal_cmd	= ata_bmdma_post_internal_cmd,
L
Linus Torvalds 已提交
306 307 308 309 310 311

	.irq_handler		= ata_interrupt,
	.irq_clear		= ata_bmdma_irq_clear,

	.port_start		= ata_port_start,
	.port_stop		= ata_port_stop,
312
	.host_stop		= piix_host_stop,
L
Linus Torvalds 已提交
313 314
};

315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344
static const struct ata_port_operations ich_pata_ops = {
	.port_disable		= ata_port_disable,
	.set_piomode		= piix_set_piomode,
	.set_dmamode		= ich_set_dmamode,
	.mode_filter		= ata_pci_default_filter,

	.tf_load		= ata_tf_load,
	.tf_read		= ata_tf_read,
	.check_status		= ata_check_status,
	.exec_command		= ata_exec_command,
	.dev_select		= ata_std_dev_select,

	.bmdma_setup		= ata_bmdma_setup,
	.bmdma_start		= ata_bmdma_start,
	.bmdma_stop		= ata_bmdma_stop,
	.bmdma_status		= ata_bmdma_status,
	.qc_prep		= ata_qc_prep,
	.qc_issue		= ata_qc_issue_prot,
	.data_xfer		= ata_pio_data_xfer,

	.freeze			= ata_bmdma_freeze,
	.thaw			= ata_bmdma_thaw,
	.error_handler		= ich_pata_error_handler,
	.post_internal_cmd	= ata_bmdma_post_internal_cmd,

	.irq_handler		= ata_interrupt,
	.irq_clear		= ata_bmdma_irq_clear,

	.port_start		= ata_port_start,
	.port_stop		= ata_port_stop,
345
	.host_stop		= piix_host_stop,
346 347
};

J
Jeff Garzik 已提交
348
static const struct ata_port_operations piix_sata_ops = {
L
Linus Torvalds 已提交
349 350 351 352 353 354 355 356 357 358 359 360 361 362
	.port_disable		= ata_port_disable,

	.tf_load		= ata_tf_load,
	.tf_read		= ata_tf_read,
	.check_status		= ata_check_status,
	.exec_command		= ata_exec_command,
	.dev_select		= ata_std_dev_select,

	.bmdma_setup		= ata_bmdma_setup,
	.bmdma_start		= ata_bmdma_start,
	.bmdma_stop		= ata_bmdma_stop,
	.bmdma_status		= ata_bmdma_status,
	.qc_prep		= ata_qc_prep,
	.qc_issue		= ata_qc_issue_prot,
363
	.data_xfer		= ata_pio_data_xfer,
L
Linus Torvalds 已提交
364

T
Tejun Heo 已提交
365 366
	.freeze			= ata_bmdma_freeze,
	.thaw			= ata_bmdma_thaw,
367
	.error_handler		= piix_sata_error_handler,
T
Tejun Heo 已提交
368
	.post_internal_cmd	= ata_bmdma_post_internal_cmd,
L
Linus Torvalds 已提交
369 370 371 372 373 374

	.irq_handler		= ata_interrupt,
	.irq_clear		= ata_bmdma_irq_clear,

	.port_start		= ata_port_start,
	.port_stop		= ata_port_stop,
375
	.host_stop		= piix_host_stop,
L
Linus Torvalds 已提交
376 377
};

378
static const struct piix_map_db ich5_map_db = {
379
	.mask = 0x7,
380
	.port_enable = 0x3,
381 382 383 384 385 386 387 388 389 390 391 392 393
	.map = {
		/* PM   PS   SM   SS       MAP  */
		{  P0,  NA,  P1,  NA }, /* 000b */
		{  P1,  NA,  P0,  NA }, /* 001b */
		{  RV,  RV,  RV,  RV },
		{  RV,  RV,  RV,  RV },
		{  P0,  P1, IDE, IDE }, /* 100b */
		{  P1,  P0, IDE, IDE }, /* 101b */
		{ IDE, IDE,  P0,  P1 }, /* 110b */
		{ IDE, IDE,  P1,  P0 }, /* 111b */
	},
};

394
static const struct piix_map_db ich6_map_db = {
395
	.mask = 0x3,
396
	.port_enable = 0xf,
397 398
	.map = {
		/* PM   PS   SM   SS       MAP */
T
Tejun Heo 已提交
399
		{  P0,  P2,  P1,  P3 }, /* 00b */
400 401 402 403 404 405
		{ IDE, IDE,  P1,  P3 }, /* 01b */
		{  P0,  P2, IDE, IDE }, /* 10b */
		{  RV,  RV,  RV,  RV },
	},
};

406
static const struct piix_map_db ich6m_map_db = {
407
	.mask = 0x3,
408
	.port_enable = 0x5,
409 410

	/* Map 01b isn't specified in the doc but some notebooks use
411 412
	 * it anyway.  MAP 01b have been spotted on both ICH6M and
	 * ICH7M.
413 414 415 416 417 418 419 420 421 422
	 */
	.map = {
		/* PM   PS   SM   SS       MAP */
		{  P0,  P2,  RV,  RV }, /* 00b */
		{ IDE, IDE,  P1,  P3 }, /* 01b */
		{  P0,  P2, IDE, IDE }, /* 10b */
		{  RV,  RV,  RV,  RV },
	},
};

423 424 425 426 427
static const struct piix_map_db ich8_map_db = {
	.mask = 0x3,
	.port_enable = 0x3,
	.map = {
		/* PM   PS   SM   SS       MAP */
428
		{  P0,  P2,  P1,  P3 }, /* 00b (hardwired when in AHCI) */
429
		{  RV,  RV,  RV,  RV },
430
		{  IDE,  IDE,  NA,  NA }, /* 10b (IDE mode) */
431 432 433 434
		{  RV,  RV,  RV,  RV },
	},
};

435 436 437 438 439
static const struct piix_map_db *piix_map_db_table[] = {
	[ich5_sata]		= &ich5_map_db,
	[ich6_sata]		= &ich6_map_db,
	[ich6_sata_ahci]	= &ich6_map_db,
	[ich6m_sata_ahci]	= &ich6m_map_db,
440
	[ich8_sata_ahci]	= &ich8_map_db,
441 442
};

L
Linus Torvalds 已提交
443
static struct ata_port_info piix_port_info[] = {
444
	/* piix_pata_33: 0:  PIIX3 or 4 at 33MHz */
445 446
	{
		.sht		= &piix_sht,
T
Tejun Heo 已提交
447
		.flags		= PIIX_PATA_FLAGS,
448
		.pio_mask	= 0x1f,	/* pio0-4 */
449
		.mwdma_mask	= 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
450 451 452 453
		.udma_mask	= ATA_UDMA_MASK_40C,
		.port_ops	= &piix_pata_ops,
	},

454 455 456
	/* ich_pata_33: 1 	ICH0 - ICH at 33Mhz*/
	{
		.sht		= &piix_sht,
T
Tejun Heo 已提交
457
		.flags		= PIIX_PATA_FLAGS,
458 459 460 461 462 463
		.pio_mask 	= 0x1f,	/* pio 0-4 */
		.mwdma_mask	= 0x06, /* Check: maybe 0x07  */
		.udma_mask	= ATA_UDMA2, /* UDMA33 */
		.port_ops	= &ich_pata_ops,
	},
	/* ich_pata_66: 2 	ICH controllers up to 66MHz */
L
Linus Torvalds 已提交
464 465
	{
		.sht		= &piix_sht,
T
Tejun Heo 已提交
466
		.flags		= PIIX_PATA_FLAGS,
467 468 469 470 471
		.pio_mask 	= 0x1f,	/* pio 0-4 */
		.mwdma_mask	= 0x06, /* MWDMA0 is broken on chip */
		.udma_mask	= ATA_UDMA4,
		.port_ops	= &ich_pata_ops,
	},
472

473 474 475
	/* ich_pata_100: 3 */
	{
		.sht		= &piix_sht,
T
Tejun Heo 已提交
476
		.flags		= PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
L
Linus Torvalds 已提交
477 478
		.pio_mask	= 0x1f,	/* pio0-4 */
		.mwdma_mask	= 0x06, /* mwdma1-2 */
479 480
		.udma_mask	= ATA_UDMA5, /* udma0-5 */
		.port_ops	= &ich_pata_ops,
L
Linus Torvalds 已提交
481 482
	},

483 484 485
	/* ich_pata_133: 4 	ICH with full UDMA6 */
	{
		.sht		= &piix_sht,
T
Tejun Heo 已提交
486
		.flags		= PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
487 488 489 490 491 492 493
		.pio_mask 	= 0x1f,	/* pio 0-4 */
		.mwdma_mask	= 0x06, /* Check: maybe 0x07  */
		.udma_mask	= ATA_UDMA6, /* UDMA133 */
		.port_ops	= &ich_pata_ops,
	},

	/* ich5_sata: 5 */
L
Linus Torvalds 已提交
494 495
	{
		.sht		= &piix_sht,
496
		.flags		= PIIX_SATA_FLAGS,
L
Linus Torvalds 已提交
497 498 499 500 501 502
		.pio_mask	= 0x1f,	/* pio0-4 */
		.mwdma_mask	= 0x07, /* mwdma0-2 */
		.udma_mask	= 0x7f,	/* udma0-6 */
		.port_ops	= &piix_sata_ops,
	},

503
	/* ich6_sata: 6 */
L
Linus Torvalds 已提交
504 505
	{
		.sht		= &piix_sht,
T
Tejun Heo 已提交
506
		.flags		= PIIX_SATA_FLAGS | PIIX_FLAG_SCR,
L
Linus Torvalds 已提交
507 508 509 510 511 512
		.pio_mask	= 0x1f,	/* pio0-4 */
		.mwdma_mask	= 0x07, /* mwdma0-2 */
		.udma_mask	= 0x7f,	/* udma0-6 */
		.port_ops	= &piix_sata_ops,
	},

513
	/* ich6_sata_ahci: 7 */
514 515
	{
		.sht		= &piix_sht,
T
Tejun Heo 已提交
516
		.flags		= PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
517
				  PIIX_FLAG_AHCI,
518 519 520 521 522
		.pio_mask	= 0x1f,	/* pio0-4 */
		.mwdma_mask	= 0x07, /* mwdma0-2 */
		.udma_mask	= 0x7f,	/* udma0-6 */
		.port_ops	= &piix_sata_ops,
	},
523

524
	/* ich6m_sata_ahci: 8 */
525 526
	{
		.sht		= &piix_sht,
T
Tejun Heo 已提交
527
		.flags		= PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
528
				  PIIX_FLAG_AHCI,
529 530 531 532 533
		.pio_mask	= 0x1f,	/* pio0-4 */
		.mwdma_mask	= 0x07, /* mwdma0-2 */
		.udma_mask	= 0x7f,	/* udma0-6 */
		.port_ops	= &piix_sata_ops,
	},
534

535
	/* ich8_sata_ahci: 9 */
536 537
	{
		.sht		= &piix_sht,
T
Tejun Heo 已提交
538
		.flags		= PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
539 540 541 542 543 544
				  PIIX_FLAG_AHCI,
		.pio_mask	= 0x1f,	/* pio0-4 */
		.mwdma_mask	= 0x07, /* mwdma0-2 */
		.udma_mask	= 0x7f,	/* udma0-6 */
		.port_ops	= &piix_sata_ops,
	},
545

L
Linus Torvalds 已提交
546 547 548 549 550 551 552 553 554 555 556 557 558
};

static struct pci_bits piix_enable_bits[] = {
	{ 0x41U, 1U, 0x80UL, 0x80UL },	/* port 0 */
	{ 0x43U, 1U, 0x80UL, 0x80UL },	/* port 1 */
};

MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
MODULE_LICENSE("GPL");
MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
MODULE_VERSION(DRV_VERSION);

559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575
struct ich_laptop {
	u16 device;
	u16 subvendor;
	u16 subdevice;
};

/*
 *	List of laptops that use short cables rather than 80 wire
 */

static const struct ich_laptop ich_laptop[] = {
	/* devid, subvendor, subdev */
	{ 0x27DF, 0x0005, 0x0280 },	/* ICH7 on Acer 5602WLMi */
	/* end marker */
	{ 0, }
};

L
Linus Torvalds 已提交
576 577 578 579 580 581 582 583 584 585
/**
 *	piix_pata_cbl_detect - Probe host controller cable detect info
 *	@ap: Port for which cable detect info is desired
 *
 *	Read 80c cable indicator from ATA PCI device's PCI config
 *	register.  This register is normally set by firmware (BIOS).
 *
 *	LOCKING:
 *	None (inherited from caller).
 */
586 587

static void ich_pata_cbl_detect(struct ata_port *ap)
L
Linus Torvalds 已提交
588
{
J
Jeff Garzik 已提交
589
	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
590
	const struct ich_laptop *lap = &ich_laptop[0];
L
Linus Torvalds 已提交
591 592 593 594 595 596
	u8 tmp, mask;

	/* no 80c support in host controller? */
	if ((ap->udma_mask & ~ATA_UDMA_MASK_40C) == 0)
		goto cbl40;

597 598 599 600 601 602 603 604 605 606 607
	/* Check for specials - Acer Aspire 5602WLMi */
	while (lap->device) {
		if (lap->device == pdev->device &&
		    lap->subvendor == pdev->subsystem_vendor &&
		    lap->subdevice == pdev->subsystem_device) {
			ap->cbl = ATA_CBL_PATA40_SHORT;
		    	return;
		}
		lap++;
	}

L
Linus Torvalds 已提交
608
	/* check BIOS cable detect results */
609
	mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
L
Linus Torvalds 已提交
610 611 612 613 614 615 616 617 618 619 620 621
	pci_read_config_byte(pdev, PIIX_IOCFG, &tmp);
	if ((tmp & mask) == 0)
		goto cbl40;

	ap->cbl = ATA_CBL_PATA80;
	return;

cbl40:
	ap->cbl = ATA_CBL_PATA40;
}

/**
622
 *	piix_pata_prereset - prereset for PATA host controller
623
 *	@ap: Target port
L
Linus Torvalds 已提交
624
 *
625 626 627 628
 *
 *	LOCKING:
 *	None (inherited from caller).
 */
629
static int piix_pata_prereset(struct ata_port *ap)
L
Linus Torvalds 已提交
630
{
J
Jeff Garzik 已提交
631
	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
L
Linus Torvalds 已提交
632

633 634
	if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
		return -ENOENT;
J
Jeff Garzik 已提交
635

636
	ap->cbl = ATA_CBL_PATA40;
637 638 639 640 641 642 643
	return ata_std_prereset(ap);
}

static void piix_pata_error_handler(struct ata_port *ap)
{
	ata_bmdma_drive_eh(ap, piix_pata_prereset, ata_std_softreset, NULL,
			   ata_std_postreset);
L
Linus Torvalds 已提交
644 645
}

646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675

/**
 *	ich_pata_prereset - prereset for PATA host controller
 *	@ap: Target port
 *
 *
 *	LOCKING:
 *	None (inherited from caller).
 */
static int ich_pata_prereset(struct ata_port *ap)
{
	struct pci_dev *pdev = to_pci_dev(ap->host->dev);

	if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no])) {
		ata_port_printk(ap, KERN_INFO, "port disabled. ignoring.\n");
		ap->eh_context.i.action &= ~ATA_EH_RESET_MASK;
		return 0;
	}

	ich_pata_cbl_detect(ap);

	return ata_std_prereset(ap);
}

static void ich_pata_error_handler(struct ata_port *ap)
{
	ata_bmdma_drive_eh(ap, ich_pata_prereset, ata_std_softreset, NULL,
			   ata_std_postreset);
}

676 677
static void piix_sata_error_handler(struct ata_port *ap)
{
678
	ata_bmdma_drive_eh(ap, ata_std_prereset, ata_std_softreset, NULL,
679
			   ata_std_postreset);
L
Linus Torvalds 已提交
680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695
}

/**
 *	piix_set_piomode - Initialize host controller PATA PIO timings
 *	@ap: Port whose timings we are configuring
 *	@adev: um
 *
 *	Set PIO mode for device, in host controller PCI config space.
 *
 *	LOCKING:
 *	None (inherited from caller).
 */

static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev)
{
	unsigned int pio	= adev->pio_mode - XFER_PIO_0;
J
Jeff Garzik 已提交
696
	struct pci_dev *dev	= to_pci_dev(ap->host->dev);
L
Linus Torvalds 已提交
697
	unsigned int is_slave	= (adev->devno != 0);
698
	unsigned int master_port= ap->port_no ? 0x42 : 0x40;
L
Linus Torvalds 已提交
699 700 701
	unsigned int slave_port	= 0x44;
	u16 master_data;
	u8 slave_data;
702 703
	u8 udma_enable;
	int control = 0;
704

705 706 707 708
	/*
	 *	See Intel Document 298600-004 for the timing programing rules
	 *	for ICH controllers.
	 */
L
Linus Torvalds 已提交
709 710 711 712 713 714 715 716

	static const	 /* ISP  RTC */
	u8 timings[][2]	= { { 0, 0 },
			    { 0, 0 },
			    { 1, 0 },
			    { 2, 1 },
			    { 2, 3 }, };

717 718 719 720 721
	if (pio >= 2)
		control |= 1;	/* TIME1 enable */
	if (ata_pio_need_iordy(adev))
		control |= 2;	/* IE enable */

722
	/* Intel specifies that the PPE functionality is for disk only */
723 724 725
	if (adev->class == ATA_DEV_ATA)
		control |= 4;	/* PPE enable */

L
Linus Torvalds 已提交
726 727
	pci_read_config_word(dev, master_port, &master_data);
	if (is_slave) {
728
		/* Enable SITRE (seperate slave timing register) */
L
Linus Torvalds 已提交
729
		master_data |= 0x4000;
730 731
		/* enable PPE1, IE1 and TIME1 as needed */
		master_data |= (control << 4);
L
Linus Torvalds 已提交
732
		pci_read_config_byte(dev, slave_port, &slave_data);
733
		slave_data &= (ap->port_no ? 0x0f : 0xf0);
734 735
		/* Load the timing nibble for this slave */
		slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
L
Linus Torvalds 已提交
736
	} else {
737
		/* Master keeps the bits in a different format */
L
Linus Torvalds 已提交
738
		master_data &= 0xccf8;
739 740
		/* Enable PPE, IE and TIME as appropriate */
		master_data |= control;
L
Linus Torvalds 已提交
741 742 743 744 745 746 747
		master_data |=
			(timings[pio][0] << 12) |
			(timings[pio][1] << 8);
	}
	pci_write_config_word(dev, master_port, master_data);
	if (is_slave)
		pci_write_config_byte(dev, slave_port, slave_data);
748 749 750

	/* Ensure the UDMA bit is off - it will be turned back on if
	   UDMA is selected */
751

752 753 754 755 756
	if (ap->udma_mask) {
		pci_read_config_byte(dev, 0x48, &udma_enable);
		udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
		pci_write_config_byte(dev, 0x48, udma_enable);
	}
L
Linus Torvalds 已提交
757 758 759
}

/**
760
 *	do_pata_set_dmamode - Initialize host controller PATA PIO timings
L
Linus Torvalds 已提交
761
 *	@ap: Port whose timings we are configuring
762
 *	@adev: Drive in question
L
Linus Torvalds 已提交
763
 *	@udma: udma mode, 0 - 6
H
Henne 已提交
764
 *	@isich: set if the chip is an ICH device
L
Linus Torvalds 已提交
765 766 767 768 769 770 771
 *
 *	Set UDMA mode for device, in host controller PCI config space.
 *
 *	LOCKING:
 *	None (inherited from caller).
 */

772
static void do_pata_set_dmamode (struct ata_port *ap, struct ata_device *adev, int isich)
L
Linus Torvalds 已提交
773
{
J
Jeff Garzik 已提交
774
	struct pci_dev *dev	= to_pci_dev(ap->host->dev);
775 776 777 778 779
	u8 master_port		= ap->port_no ? 0x42 : 0x40;
	u16 master_data;
	u8 speed		= adev->dma_mode;
	int devid		= adev->devno + 2 * ap->port_no;
	u8 udma_enable;
780

781 782 783 784 785 786 787 788 789
	static const	 /* ISP  RTC */
	u8 timings[][2]	= { { 0, 0 },
			    { 0, 0 },
			    { 1, 0 },
			    { 2, 1 },
			    { 2, 3 }, };

	pci_read_config_word(dev, master_port, &master_data);
	pci_read_config_byte(dev, 0x48, &udma_enable);
L
Linus Torvalds 已提交
790 791

	if (speed >= XFER_UDMA_0) {
792 793 794 795
		unsigned int udma = adev->dma_mode - XFER_UDMA_0;
		u16 udma_timing;
		u16 ideconf;
		int u_clock, u_speed;
796

797 798
		/*
	 	 * UDMA is handled by a combination of clock switching and
799 800
		 * selection of dividers
		 *
801
		 * Handy rule: Odd modes are UDMATIMx 01, even are 02
802
		 *	       except UDMA0 which is 00
803 804 805 806 807 808 809 810
		 */
		u_speed = min(2 - (udma & 1), udma);
		if (udma == 5)
			u_clock = 0x1000;	/* 100Mhz */
		else if (udma > 2)
			u_clock = 1;		/* 66Mhz */
		else
			u_clock = 0;		/* 33Mhz */
811

812
		udma_enable |= (1 << devid);
813

814 815 816 817 818 819
		/* Load the CT/RP selection */
		pci_read_config_word(dev, 0x4A, &udma_timing);
		udma_timing &= ~(3 << (4 * devid));
		udma_timing |= u_speed << (4 * devid);
		pci_write_config_word(dev, 0x4A, udma_timing);

820
		if (isich) {
821 822 823 824 825 826 827
			/* Select a 33/66/100Mhz clock */
			pci_read_config_word(dev, 0x54, &ideconf);
			ideconf &= ~(0x1001 << devid);
			ideconf |= u_clock << devid;
			/* For ICH or later we should set bit 10 for better
			   performance (WR_PingPong_En) */
			pci_write_config_word(dev, 0x54, ideconf);
L
Linus Torvalds 已提交
828 829
		}
	} else {
830 831 832 833 834 835 836 837 838 839 840 841
		/*
		 * MWDMA is driven by the PIO timings. We must also enable
		 * IORDY unconditionally along with TIME1. PPE has already
		 * been set when the PIO timing was set.
		 */
		unsigned int mwdma	= adev->dma_mode - XFER_MW_DMA_0;
		unsigned int control;
		u8 slave_data;
		const unsigned int needed_pio[3] = {
			XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
		};
		int pio = needed_pio[mwdma] - XFER_PIO_0;
842

843
		control = 3;	/* IORDY|TIME1 */
844

845 846
		/* If the drive MWDMA is faster than it can do PIO then
		   we must force PIO into PIO0 */
847

848 849 850 851 852 853 854 855 856 857 858 859 860
		if (adev->pio_mode < needed_pio[mwdma])
			/* Enable DMA timing only */
			control |= 8;	/* PIO cycles in PIO0 */

		if (adev->devno) {	/* Slave */
			master_data &= 0xFF4F;  /* Mask out IORDY|TIME1|DMAONLY */
			master_data |= control << 4;
			pci_read_config_byte(dev, 0x44, &slave_data);
			slave_data &= (0x0F + 0xE1 * ap->port_no);
			/* Load the matching timing */
			slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
			pci_write_config_byte(dev, 0x44, slave_data);
		} else { 	/* Master */
861
			master_data &= 0xCCF4;	/* Mask out IORDY|TIME1|DMAONLY
862 863 864 865 866 867 868 869
						   and master timing bits */
			master_data |= control;
			master_data |=
				(timings[pio][0] << 12) |
				(timings[pio][1] << 8);
		}
		udma_enable &= ~(1 << devid);
		pci_write_config_word(dev, master_port, master_data);
L
Linus Torvalds 已提交
870
	}
871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905
	/* Don't scribble on 0x48 if the controller does not support UDMA */
	if (ap->udma_mask)
		pci_write_config_byte(dev, 0x48, udma_enable);
}

/**
 *	piix_set_dmamode - Initialize host controller PATA DMA timings
 *	@ap: Port whose timings we are configuring
 *	@adev: um
 *
 *	Set MW/UDMA mode for device, in host controller PCI config space.
 *
 *	LOCKING:
 *	None (inherited from caller).
 */

static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev)
{
	do_pata_set_dmamode(ap, adev, 0);
}

/**
 *	ich_set_dmamode - Initialize host controller PATA DMA timings
 *	@ap: Port whose timings we are configuring
 *	@adev: um
 *
 *	Set MW/UDMA mode for device, in host controller PCI config space.
 *
 *	LOCKING:
 *	None (inherited from caller).
 */

static void ich_set_dmamode (struct ata_port *ap, struct ata_device *adev)
{
	do_pata_set_dmamode(ap, adev, 1);
L
Linus Torvalds 已提交
906 907 908 909 910 911 912
}

#define AHCI_PCI_BAR 5
#define AHCI_GLOBAL_CTL 0x04
#define AHCI_ENABLE (1 << 31)
static int piix_disable_ahci(struct pci_dev *pdev)
{
913
	void __iomem *mmio;
L
Linus Torvalds 已提交
914 915 916 917 918 919 920
	u32 tmp;
	int rc = 0;

	/* BUG: pci_enable_device has not yet been called.  This
	 * works because this device is usually set up by BIOS.
	 */

921 922
	if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
	    !pci_resource_len(pdev, AHCI_PCI_BAR))
L
Linus Torvalds 已提交
923
		return 0;
924

925
	mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
L
Linus Torvalds 已提交
926 927
	if (!mmio)
		return -ENOMEM;
928

L
Linus Torvalds 已提交
929 930 931 932 933 934 935 936 937
	tmp = readl(mmio + AHCI_GLOBAL_CTL);
	if (tmp & AHCI_ENABLE) {
		tmp &= ~AHCI_ENABLE;
		writel(tmp, mmio + AHCI_GLOBAL_CTL);

		tmp = readl(mmio + AHCI_GLOBAL_CTL);
		if (tmp & AHCI_ENABLE)
			rc = -EIO;
	}
938

939
	pci_iounmap(pdev, mmio);
L
Linus Torvalds 已提交
940 941 942
	return rc;
}

A
Alan Cox 已提交
943 944
/**
 *	piix_check_450nx_errata	-	Check for problem 450NX setup
945
 *	@ata_dev: the PCI device to check
946
 *
A
Alan Cox 已提交
947 948 949 950 951 952 953 954 955 956
 *	Check for the present of 450NX errata #19 and errata #25. If
 *	they are found return an error code so we can turn off DMA
 */

static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
{
	struct pci_dev *pdev = NULL;
	u16 cfg;
	u8 rev;
	int no_piix_dma = 0;
957

A
Alan Cox 已提交
958 959 960 961 962 963 964
	while((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL)
	{
		/* Look for 450NX PXB. Check for problem configurations
		   A PCI quirk checks bit 6 already */
		pci_read_config_byte(pdev, PCI_REVISION_ID, &rev);
		pci_read_config_word(pdev, 0x41, &cfg);
		/* Only on the original revision: IDE DMA can hang */
A
Alan Cox 已提交
965
		if (rev == 0x00)
A
Alan Cox 已提交
966 967
			no_piix_dma = 1;
		/* On all revisions below 5 PXB bus lock must be disabled for IDE */
A
Alan Cox 已提交
968
		else if (cfg & (1<<14) && rev < 5)
A
Alan Cox 已提交
969 970
			no_piix_dma = 2;
	}
A
Alan Cox 已提交
971
	if (no_piix_dma)
A
Alan Cox 已提交
972
		dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
A
Alan Cox 已提交
973
	if (no_piix_dma == 2)
A
Alan Cox 已提交
974 975
		dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
	return no_piix_dma;
976
}
A
Alan Cox 已提交
977

978
static void __devinit piix_init_pcs(struct pci_dev *pdev,
979
				    struct ata_port_info *pinfo,
980 981 982 983 984 985 986 987 988 989 990 991 992 993 994
				    const struct piix_map_db *map_db)
{
	u16 pcs, new_pcs;

	pci_read_config_word(pdev, ICH5_PCS, &pcs);

	new_pcs = pcs | map_db->port_enable;

	if (new_pcs != pcs) {
		DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
		pci_write_config_word(pdev, ICH5_PCS, new_pcs);
		msleep(150);
	}
}

995
static void __devinit piix_init_sata_map(struct pci_dev *pdev,
996 997
					 struct ata_port_info *pinfo,
					 const struct piix_map_db *map_db)
998
{
999
	struct piix_host_priv *hpriv = pinfo[0].private_data;
1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021
	const unsigned int *map;
	int i, invalid_map = 0;
	u8 map_value;

	pci_read_config_byte(pdev, ICH5_PMR, &map_value);

	map = map_db->map[map_value & map_db->mask];

	dev_printk(KERN_INFO, &pdev->dev, "MAP [");
	for (i = 0; i < 4; i++) {
		switch (map[i]) {
		case RV:
			invalid_map = 1;
			printk(" XX");
			break;

		case NA:
			printk(" --");
			break;

		case IDE:
			WARN_ON((i & 1) || map[i + 1] != IDE);
1022
			pinfo[i / 2] = piix_port_info[ich_pata_100];
1023
			pinfo[i / 2].private_data = hpriv;
1024 1025 1026 1027 1028 1029 1030
			i++;
			printk(" IDE IDE");
			break;

		default:
			printk(" P%d", map[i]);
			if (i & 1)
J
Jeff Garzik 已提交
1031
				pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
1032 1033 1034 1035 1036 1037 1038 1039 1040
			break;
		}
	}
	printk(" ]\n");

	if (invalid_map)
		dev_printk(KERN_ERR, &pdev->dev,
			   "invalid MAP value %u\n", map_value);

1041
	hpriv->map = map;
1042 1043
}

L
Linus Torvalds 已提交
1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061
/**
 *	piix_init_one - Register PIIX ATA PCI device with kernel services
 *	@pdev: PCI device to register
 *	@ent: Entry in piix_pci_tbl matching with @pdev
 *
 *	Called from kernel PCI layer.  We probe for combined mode (sigh),
 *	and then hand over control to libata, for it to do the rest.
 *
 *	LOCKING:
 *	Inherited from PCI layer (may sleep).
 *
 *	RETURNS:
 *	Zero on success, or -ERRNO value.
 */

static int piix_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
{
	static int printed_version;
1062 1063
	struct ata_port_info port_info[2];
	struct ata_port_info *ppinfo[2] = { &port_info[0], &port_info[1] };
1064
	struct piix_host_priv *hpriv;
J
Jeff Garzik 已提交
1065
	unsigned long port_flags;
L
Linus Torvalds 已提交
1066 1067

	if (!printed_version++)
1068 1069
		dev_printk(KERN_DEBUG, &pdev->dev,
			   "version " DRV_VERSION "\n");
L
Linus Torvalds 已提交
1070 1071 1072 1073 1074

	/* no hotplugging support (FIXME) */
	if (!in_module_init)
		return -ENODEV;

1075 1076 1077 1078
	hpriv = kzalloc(sizeof(*hpriv), GFP_KERNEL);
	if (!hpriv)
		return -ENOMEM;

1079 1080
	port_info[0] = piix_port_info[ent->driver_data];
	port_info[1] = piix_port_info[ent->driver_data];
1081 1082
	port_info[0].private_data = hpriv;
	port_info[1].private_data = hpriv;
L
Linus Torvalds 已提交
1083

J
Jeff Garzik 已提交
1084
	port_flags = port_info[0].flags;
1085

J
Jeff Garzik 已提交
1086
	if (port_flags & PIIX_FLAG_AHCI) {
J
Jeff Garzik 已提交
1087 1088 1089 1090 1091 1092 1093
		u8 tmp;
		pci_read_config_byte(pdev, PIIX_SCC, &tmp);
		if (tmp == PIIX_AHCI_DEVICE) {
			int rc = piix_disable_ahci(pdev);
			if (rc)
				return rc;
		}
L
Linus Torvalds 已提交
1094 1095
	}

1096
	/* Initialize SATA map */
J
Jeff Garzik 已提交
1097
	if (port_flags & ATA_FLAG_SATA) {
1098 1099
		piix_init_sata_map(pdev, port_info,
				   piix_map_db_table[ent->driver_data]);
1100 1101
		piix_init_pcs(pdev, port_info,
			      piix_map_db_table[ent->driver_data]);
1102
	}
L
Linus Torvalds 已提交
1103 1104 1105 1106 1107 1108 1109

	/* On ICH5, some BIOSen disable the interrupt using the
	 * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
	 * On ICH6, this bit has the same effect, but only when
	 * MSI is disabled (and it is disabled, as we don't use
	 * message-signalled interrupts currently).
	 */
J
Jeff Garzik 已提交
1110
	if (port_flags & PIIX_FLAG_CHECKINTR)
B
Brett M Russ 已提交
1111
		pci_intx(pdev, 1);
L
Linus Torvalds 已提交
1112

A
Alan Cox 已提交
1113 1114 1115 1116
	if (piix_check_450nx_errata(pdev)) {
		/* This writes into the master table but it does not
		   really matter for this errata as we will apply it to
		   all the PIIX devices on the board */
1117 1118 1119 1120
		port_info[0].mwdma_mask = 0;
		port_info[0].udma_mask = 0;
		port_info[1].mwdma_mask = 0;
		port_info[1].udma_mask = 0;
A
Alan Cox 已提交
1121
	}
1122
	return ata_pci_init_one(pdev, ppinfo, 2);
L
Linus Torvalds 已提交
1123 1124
}

J
Jeff Garzik 已提交
1125
static void piix_host_stop(struct ata_host *host)
1126
{
J
Jeff Garzik 已提交
1127
	struct piix_host_priv *hpriv = host->private_data;
1128

J
Jeff Garzik 已提交
1129
	ata_host_stop(host);
1130 1131

	kfree(hpriv);
1132 1133
}

L
Linus Torvalds 已提交
1134 1135 1136 1137
static int __init piix_init(void)
{
	int rc;

1138 1139
	DPRINTK("pci_register_driver\n");
	rc = pci_register_driver(&piix_pci_driver);
L
Linus Torvalds 已提交
1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155
	if (rc)
		return rc;

	in_module_init = 0;

	DPRINTK("done\n");
	return 0;
}

static void __exit piix_exit(void)
{
	pci_unregister_driver(&piix_pci_driver);
}

module_init(piix_init);
module_exit(piix_exit);