r6040.c 33.2 KB
Newer Older
1 2 3 4 5
/*
 * RDC R6040 Fast Ethernet MAC support
 *
 * Copyright (C) 2004 Sten Wang <sten.wang@rdc.com.tw>
 * Copyright (C) 2007
F
Francois Romieu 已提交
6
 *	Daniel Gimpelevich <daniel@gimpelevich.san-francisco.ca.us>
7
 * Copyright (C) 2007-2012 Florian Fainelli <florian@openwrt.org>
8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; either version 2
 * of the License, or (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the
 * Free Software Foundation, Inc., 51 Franklin Street, Fifth Floor,
 * Boston, MA  02110-1301, USA.
*/

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/moduleparam.h>
#include <linux/string.h>
#include <linux/timer.h>
#include <linux/errno.h>
#include <linux/ioport.h>
#include <linux/interrupt.h>
#include <linux/pci.h>
#include <linux/netdevice.h>
#include <linux/etherdevice.h>
#include <linux/skbuff.h>
#include <linux/init.h>
#include <linux/delay.h>
#include <linux/mii.h>
#include <linux/ethtool.h>
#include <linux/crc32.h>
#include <linux/spinlock.h>
43 44 45 46
#include <linux/bitops.h>
#include <linux/io.h>
#include <linux/irq.h>
#include <linux/uaccess.h>
F
Florian Fainelli 已提交
47
#include <linux/phy.h>
48 49 50 51

#include <asm/processor.h>

#define DRV_NAME	"r6040"
52 53
#define DRV_VERSION	"0.28"
#define DRV_RELDATE	"07Oct2011"
54 55

/* Time in jiffies before concluding the transmitter is hung. */
F
Francois Romieu 已提交
56
#define TX_TIMEOUT	(6000 * HZ / 1000)
57 58 59 60 61 62 63 64 65

/* RDC MAC I/O Size */
#define R6040_IO_SIZE	256

/* MAX RDC MAC */
#define MAX_MAC		2

/* MAC registers */
#define MCR0		0x00	/* Control register 0 */
66
#define  MCR0_RCVEN	0x0002	/* Receive enable */
S
Shawn Lin 已提交
67 68
#define  MCR0_PROMISC	0x0020	/* Promiscuous mode */
#define  MCR0_HASH_EN	0x0100	/* Enable multicast hash table function */
69 70
#define  MCR0_XMTEN	0x1000	/* Transmission enable */
#define  MCR0_FD	0x8000	/* Full/Half duplex */
71 72 73 74 75 76
#define MCR1		0x04	/* Control register 1 */
#define  MAC_RST	0x0001	/* Reset the MAC */
#define MBCR		0x08	/* Bus control */
#define MT_ICR		0x0C	/* TX interrupt control */
#define MR_ICR		0x10	/* RX interrupt control */
#define MTPR		0x14	/* TX poll command register */
77
#define  TM2TX		0x0001	/* Trigger MAC to transmit */
78 79 80
#define MR_BSR		0x18	/* RX buffer size */
#define MR_DCR		0x1A	/* RX descriptor control */
#define MLSR		0x1C	/* Last status */
81 82 83
#define  TX_FIFO_UNDR	0x0200	/* TX FIFO under-run */
#define	 TX_EXCEEDC	0x2000	/* Transmit exceed collision */
#define  TX_LATEC	0x4000	/* Transmit late collision */
84 85 86 87 88 89 90 91 92 93 94 95
#define MMDIO		0x20	/* MDIO control register */
#define  MDIO_WRITE	0x4000	/* MDIO write */
#define  MDIO_READ	0x2000	/* MDIO read */
#define MMRD		0x24	/* MDIO read data register */
#define MMWD		0x28	/* MDIO write data register */
#define MTD_SA0		0x2C	/* TX descriptor start address 0 */
#define MTD_SA1		0x30	/* TX descriptor start address 1 */
#define MRD_SA0		0x34	/* RX descriptor start address 0 */
#define MRD_SA1		0x38	/* RX descriptor start address 1 */
#define MISR		0x3C	/* Status register */
#define MIER		0x40	/* INT enable register */
#define  MSK_INT	0x0000	/* Mask off interrupts */
96 97 98 99 100 101 102 103
#define  RX_FINISH	0x0001  /* RX finished */
#define  RX_NO_DESC	0x0002  /* No RX descriptor available */
#define  RX_FIFO_FULL	0x0004  /* RX FIFO full */
#define  RX_EARLY	0x0008  /* RX early */
#define  TX_FINISH	0x0010  /* TX finished */
#define  TX_EARLY	0x0080  /* TX early */
#define  EVENT_OVRFL	0x0100  /* Event counter overflow */
#define  LINK_CHANGED	0x0200  /* PHY link changed */
104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130
#define ME_CISR		0x44	/* Event counter INT status */
#define ME_CIER		0x48	/* Event counter INT enable  */
#define MR_CNT		0x50	/* Successfully received packet counter */
#define ME_CNT0		0x52	/* Event counter 0 */
#define ME_CNT1		0x54	/* Event counter 1 */
#define ME_CNT2		0x56	/* Event counter 2 */
#define ME_CNT3		0x58	/* Event counter 3 */
#define MT_CNT		0x5A	/* Successfully transmit packet counter */
#define ME_CNT4		0x5C	/* Event counter 4 */
#define MP_CNT		0x5E	/* Pause frame counter register */
#define MAR0		0x60	/* Hash table 0 */
#define MAR1		0x62	/* Hash table 1 */
#define MAR2		0x64	/* Hash table 2 */
#define MAR3		0x66	/* Hash table 3 */
#define MID_0L		0x68	/* Multicast address MID0 Low */
#define MID_0M		0x6A	/* Multicast address MID0 Medium */
#define MID_0H		0x6C	/* Multicast address MID0 High */
#define MID_1L		0x70	/* MID1 Low */
#define MID_1M		0x72	/* MID1 Medium */
#define MID_1H		0x74	/* MID1 High */
#define MID_2L		0x78	/* MID2 Low */
#define MID_2M		0x7A	/* MID2 Medium */
#define MID_2H		0x7C	/* MID2 High */
#define MID_3L		0x80	/* MID3 Low */
#define MID_3M		0x82	/* MID3 Medium */
#define MID_3H		0x84	/* MID3 High */
#define PHY_CC		0x88	/* PHY status change configuration register */
131 132 133
#define  SCEN		0x8000	/* PHY status change enable */
#define  PHYAD_SHIFT	8	/* PHY address shift */
#define  TMRDIV_SHIFT	0	/* Timer divider shift */
134 135
#define PHY_ST		0x8A	/* PHY status register */
#define MAC_SM		0xAC	/* MAC status machine */
136
#define  MAC_SM_RST	0x0002	/* MAC status machine reset */
137 138 139 140 141
#define MAC_ID		0xBE	/* Identifier register */

#define TX_DCNT		0x80	/* TX descriptor count */
#define RX_DCNT		0x80	/* RX descriptor count */
#define MAX_BUF_SIZE	0x600
F
Francois Romieu 已提交
142 143
#define RX_DESC_SIZE	(RX_DCNT * sizeof(struct r6040_descriptor))
#define TX_DESC_SIZE	(TX_DCNT * sizeof(struct r6040_descriptor))
144
#define MBCR_DEFAULT	0x012A	/* MAC Bus Control Register */
145
#define MCAST_MAX	3	/* Max number multicast addresses to filter */
146

147 148
#define MAC_DEF_TIMEOUT	2048	/* Default MAC read/write operation timeout */

149 150 151 152 153 154 155 156 157 158 159 160 161 162 163
/* Descriptor status */
#define DSC_OWNER_MAC	0x8000	/* MAC is the owner of this descriptor */
#define DSC_RX_OK	0x4000	/* RX was successful */
#define DSC_RX_ERR	0x0800	/* RX PHY error */
#define DSC_RX_ERR_DRI	0x0400	/* RX dribble packet */
#define DSC_RX_ERR_BUF	0x0200	/* RX length exceeds buffer size */
#define DSC_RX_ERR_LONG	0x0100	/* RX length > maximum packet length */
#define DSC_RX_ERR_RUNT	0x0080	/* RX packet length < 64 byte */
#define DSC_RX_ERR_CRC	0x0040	/* RX CRC error */
#define DSC_RX_BCAST	0x0020	/* RX broadcast (no error) */
#define DSC_RX_MCAST	0x0010	/* RX multicast (no error) */
#define DSC_RX_MCH_HIT	0x0008	/* RX multicast hit in hash table (no error) */
#define DSC_RX_MIDH_HIT	0x0004	/* RX MID table hit (no error) */
#define DSC_RX_IDX_MID_MASK 3	/* RX mask for the index of matched MIDx */

164 165 166 167 168
MODULE_AUTHOR("Sten Wang <sten.wang@rdc.com.tw>,"
	"Daniel Gimpelevich <daniel@gimpelevich.san-francisco.ca.us>,"
	"Florian Fainelli <florian@openwrt.org>");
MODULE_LICENSE("GPL");
MODULE_DESCRIPTION("RDC R6040 NAPI PCI FastEthernet driver");
F
Florian Fainelli 已提交
169
MODULE_VERSION(DRV_VERSION " " DRV_RELDATE);
170

171
/* RX and TX interrupts that we handle */
172 173 174
#define RX_INTS			(RX_FIFO_FULL | RX_NO_DESC | RX_FINISH)
#define TX_INTS			(TX_FINISH)
#define INT_MASK		(RX_INTS | TX_INTS)
175 176 177 178 179 180 181 182 183 184

struct r6040_descriptor {
	u16	status, len;		/* 0-3 */
	__le32	buf;			/* 4-7 */
	__le32	ndesc;			/* 8-B */
	u32	rev1;			/* C-F */
	char	*vbufp;			/* 10-13 */
	struct r6040_descriptor *vndescp;	/* 14-17 */
	struct sk_buff *skb_ptr;	/* 18-1B */
	u32	rev2;			/* 1C-1F */
F
Florian Fainelli 已提交
185
} __aligned(32);
186 187 188 189 190 191 192 193

struct r6040_private {
	spinlock_t lock;		/* driver lock */
	struct pci_dev *pdev;
	struct r6040_descriptor *rx_insert_ptr;
	struct r6040_descriptor *rx_remove_ptr;
	struct r6040_descriptor *tx_insert_ptr;
	struct r6040_descriptor *tx_remove_ptr;
F
Francois Romieu 已提交
194 195 196 197
	struct r6040_descriptor *rx_ring;
	struct r6040_descriptor *tx_ring;
	dma_addr_t rx_ring_dma;
	dma_addr_t tx_ring_dma;
198
	u16	tx_free_desc;
199
	u16	mcr0;
200
	struct net_device *dev;
F
Florian Fainelli 已提交
201
	struct mii_bus *mii_bus;
202 203
	struct napi_struct napi;
	void __iomem *base;
F
Florian Fainelli 已提交
204 205 206
	struct phy_device *phydev;
	int old_link;
	int old_duplex;
207 208
};

B
Bill Pemberton 已提交
209
static char version[] = DRV_NAME
210
	": RDC R6040 NAPI net driver,"
211
	"version "DRV_VERSION " (" DRV_RELDATE ")";
212 213

/* Read a word data from PHY Chip */
214
static int r6040_phy_read(void __iomem *ioaddr, int phy_addr, int reg)
215
{
216
	int limit = MAC_DEF_TIMEOUT;
217 218 219 220 221 222
	u16 cmd;

	iowrite16(MDIO_READ + reg + (phy_addr << 8), ioaddr + MMDIO);
	/* Wait for the read bit to be cleared */
	while (limit--) {
		cmd = ioread16(ioaddr + MMDIO);
J
Joe Chou 已提交
223
		if (!(cmd & MDIO_READ))
224 225 226 227 228 229 230
			break;
	}

	return ioread16(ioaddr + MMRD);
}

/* Write a word data from PHY Chip */
231 232
static void r6040_phy_write(void __iomem *ioaddr,
					int phy_addr, int reg, u16 val)
233
{
234
	int limit = MAC_DEF_TIMEOUT;
235 236 237 238 239 240 241 242
	u16 cmd;

	iowrite16(val, ioaddr + MMWD);
	/* Write the command to the MDIO bus */
	iowrite16(MDIO_WRITE + reg + (phy_addr << 8), ioaddr + MMDIO);
	/* Wait for the write bit to be cleared */
	while (limit--) {
		cmd = ioread16(ioaddr + MMDIO);
J
Joe Chou 已提交
243
		if (!(cmd & MDIO_WRITE))
244 245 246 247
			break;
	}
}

F
Florian Fainelli 已提交
248
static int r6040_mdiobus_read(struct mii_bus *bus, int phy_addr, int reg)
249
{
F
Florian Fainelli 已提交
250
	struct net_device *dev = bus->priv;
251 252 253
	struct r6040_private *lp = netdev_priv(dev);
	void __iomem *ioaddr = lp->base;

F
Florian Fainelli 已提交
254
	return r6040_phy_read(ioaddr, phy_addr, reg);
255 256
}

F
Florian Fainelli 已提交
257 258
static int r6040_mdiobus_write(struct mii_bus *bus, int phy_addr,
						int reg, u16 value)
259
{
F
Florian Fainelli 已提交
260
	struct net_device *dev = bus->priv;
261 262 263
	struct r6040_private *lp = netdev_priv(dev);
	void __iomem *ioaddr = lp->base;

F
Florian Fainelli 已提交
264 265 266 267 268 269 270 271
	r6040_phy_write(ioaddr, phy_addr, reg, value);

	return 0;
}

static int r6040_mdiobus_reset(struct mii_bus *bus)
{
	return 0;
272 273
}

274 275 276 277 278 279 280
static void r6040_free_txbufs(struct net_device *dev)
{
	struct r6040_private *lp = netdev_priv(dev);
	int i;

	for (i = 0; i < TX_DCNT; i++) {
		if (lp->tx_insert_ptr->skb_ptr) {
A
Al Viro 已提交
281 282
			pci_unmap_single(lp->pdev,
				le32_to_cpu(lp->tx_insert_ptr->buf),
283 284
				MAX_BUF_SIZE, PCI_DMA_TODEVICE);
			dev_kfree_skb(lp->tx_insert_ptr->skb_ptr);
285
			lp->tx_insert_ptr->skb_ptr = NULL;
286 287 288 289 290 291 292 293 294 295 296 297
		}
		lp->tx_insert_ptr = lp->tx_insert_ptr->vndescp;
	}
}

static void r6040_free_rxbufs(struct net_device *dev)
{
	struct r6040_private *lp = netdev_priv(dev);
	int i;

	for (i = 0; i < RX_DCNT; i++) {
		if (lp->rx_insert_ptr->skb_ptr) {
A
Al Viro 已提交
298 299
			pci_unmap_single(lp->pdev,
				le32_to_cpu(lp->rx_insert_ptr->buf),
300 301 302 303 304 305 306 307 308 309 310 311 312 313 314
				MAX_BUF_SIZE, PCI_DMA_FROMDEVICE);
			dev_kfree_skb(lp->rx_insert_ptr->skb_ptr);
			lp->rx_insert_ptr->skb_ptr = NULL;
		}
		lp->rx_insert_ptr = lp->rx_insert_ptr->vndescp;
	}
}

static void r6040_init_ring_desc(struct r6040_descriptor *desc_ring,
				 dma_addr_t desc_dma, int size)
{
	struct r6040_descriptor *desc = desc_ring;
	dma_addr_t mapping = desc_dma;

	while (size-- > 0) {
315
		mapping += sizeof(*desc);
316 317 318 319 320 321 322 323 324
		desc->ndesc = cpu_to_le32(mapping);
		desc->vndescp = desc + 1;
		desc++;
	}
	desc--;
	desc->ndesc = cpu_to_le32(desc_dma);
	desc->vndescp = desc_ring;
}

325
static void r6040_init_txbufs(struct net_device *dev)
326 327 328 329 330 331 332 333 334
{
	struct r6040_private *lp = netdev_priv(dev);

	lp->tx_free_desc = TX_DCNT;

	lp->tx_remove_ptr = lp->tx_insert_ptr = lp->tx_ring;
	r6040_init_ring_desc(lp->tx_ring, lp->tx_ring_dma, TX_DCNT);
}

335
static int r6040_alloc_rxbufs(struct net_device *dev)
336 337
{
	struct r6040_private *lp = netdev_priv(dev);
338 339 340
	struct r6040_descriptor *desc;
	struct sk_buff *skb;
	int rc;
341 342 343 344

	lp->rx_remove_ptr = lp->rx_insert_ptr = lp->rx_ring;
	r6040_init_ring_desc(lp->rx_ring, lp->rx_ring_dma, RX_DCNT);

345 346 347 348 349
	/* Allocate skbs for the rx descriptors */
	desc = lp->rx_ring;
	do {
		skb = netdev_alloc_skb(dev, MAX_BUF_SIZE);
		if (!skb) {
350
			netdev_err(dev, "failed to alloc skb for rx\n");
351 352 353 354 355
			rc = -ENOMEM;
			goto err_exit;
		}
		desc->skb_ptr = skb;
		desc->buf = cpu_to_le32(pci_map_single(lp->pdev,
356 357
					desc->skb_ptr->data,
					MAX_BUF_SIZE, PCI_DMA_FROMDEVICE));
358
		desc->status = DSC_OWNER_MAC;
359 360 361 362 363 364 365 366 367
		desc = desc->vndescp;
	} while (desc != lp->rx_ring);

	return 0;

err_exit:
	/* Deallocate all previously allocated skbs */
	r6040_free_rxbufs(dev);
	return rc;
368 369
}

370
static void r6040_reset_mac(struct r6040_private *lp)
371 372
{
	void __iomem *ioaddr = lp->base;
373
	int limit = MAC_DEF_TIMEOUT;
374 375 376 377 378
	u16 cmd;

	iowrite16(MAC_RST, ioaddr + MCR1);
	while (limit--) {
		cmd = ioread16(ioaddr + MCR1);
379
		if (cmd & MAC_RST)
380 381
			break;
	}
382

383
	/* Reset internal state machine */
384
	iowrite16(MAC_SM_RST, ioaddr + MAC_SM);
385
	iowrite16(0, ioaddr + MAC_SM);
386
	mdelay(5);
387 388 389 390 391 392 393 394 395 396 397 398
}

static void r6040_init_mac_regs(struct net_device *dev)
{
	struct r6040_private *lp = netdev_priv(dev);
	void __iomem *ioaddr = lp->base;

	/* Mask Off Interrupt */
	iowrite16(MSK_INT, ioaddr + MIER);

	/* Reset RDC MAC */
	r6040_reset_mac(lp);
399 400 401 402 403 404 405 406 407 408

	/* MAC Bus Control Register */
	iowrite16(MBCR_DEFAULT, ioaddr + MBCR);

	/* Buffer Size Register */
	iowrite16(MAX_BUF_SIZE, ioaddr + MR_BSR);

	/* Write TX ring start address */
	iowrite16(lp->tx_ring_dma, ioaddr + MTD_SA0);
	iowrite16(lp->tx_ring_dma >> 16, ioaddr + MTD_SA1);
409

410
	/* Write RX ring start address */
411 412
	iowrite16(lp->rx_ring_dma, ioaddr + MRD_SA0);
	iowrite16(lp->rx_ring_dma >> 16, ioaddr + MRD_SA1);
413 414

	/* Set interrupt waiting time and packet numbers */
415 416
	iowrite16(0, ioaddr + MT_ICR);
	iowrite16(0, ioaddr + MR_ICR);
417 418 419 420 421

	/* Enable interrupts */
	iowrite16(INT_MASK, ioaddr + MIER);

	/* Enable TX and RX */
422
	iowrite16(lp->mcr0 | MCR0_RCVEN, ioaddr);
423 424 425 426

	/* Let TX poll the descriptors
	 * we may got called by r6040_tx_timeout which has left
	 * some unsent tx buffers */
427
	iowrite16(TM2TX, ioaddr + MTPR);
428
}
429

430 431 432 433 434
static void r6040_tx_timeout(struct net_device *dev)
{
	struct r6040_private *priv = netdev_priv(dev);
	void __iomem *ioaddr = priv->base;

435
	netdev_warn(dev, "transmit timed out, int enable %4.4x "
F
Florian Fainelli 已提交
436
		"status %4.4x\n",
437
		ioread16(ioaddr + MIER),
F
Florian Fainelli 已提交
438
		ioread16(ioaddr + MISR));
439 440

	dev->stats.tx_errors++;
441 442 443

	/* Reset MAC and re-init all registers */
	r6040_init_mac_regs(dev);
444 445
}

446 447 448 449 450 451 452
static struct net_device_stats *r6040_get_stats(struct net_device *dev)
{
	struct r6040_private *priv = netdev_priv(dev);
	void __iomem *ioaddr = priv->base;
	unsigned long flags;

	spin_lock_irqsave(&priv->lock, flags);
453 454
	dev->stats.rx_crc_errors += ioread8(ioaddr + ME_CNT1);
	dev->stats.multicast += ioread8(ioaddr + ME_CNT0);
455 456
	spin_unlock_irqrestore(&priv->lock, flags);

457
	return &dev->stats;
458 459 460 461 462 463 464 465 466 467 468
}

/* Stop RDC MAC and Free the allocated resource */
static void r6040_down(struct net_device *dev)
{
	struct r6040_private *lp = netdev_priv(dev);
	void __iomem *ioaddr = lp->base;
	u16 *adrp;

	/* Stop MAC */
	iowrite16(MSK_INT, ioaddr + MIER);	/* Mask Off Interrupt */
469 470 471

	/* Reset RDC MAC */
	r6040_reset_mac(lp);
472 473 474 475 476 477

	/* Restore MAC Address to MIDx */
	adrp = (u16 *) dev->dev_addr;
	iowrite16(adrp[0], ioaddr + MID_0L);
	iowrite16(adrp[1], ioaddr + MID_0M);
	iowrite16(adrp[2], ioaddr + MID_0H);
478 479

	phy_stop(lp->phydev);
480 481
}

F
Francois Romieu 已提交
482
static int r6040_close(struct net_device *dev)
483 484
{
	struct r6040_private *lp = netdev_priv(dev);
485
	struct pci_dev *pdev = lp->pdev;
486 487

	spin_lock_irq(&lp->lock);
488
	napi_disable(&lp->napi);
489 490
	netif_stop_queue(dev);
	r6040_down(dev);
491 492 493 494 495 496 497 498 499

	free_irq(dev->irq, dev);

	/* Free RX buffer */
	r6040_free_rxbufs(dev);

	/* Free TX buffer */
	r6040_free_txbufs(dev);

500 501
	spin_unlock_irq(&lp->lock);

502 503
	/* Free Descriptor memory */
	if (lp->rx_ring) {
504 505
		pci_free_consistent(pdev,
				RX_DESC_SIZE, lp->rx_ring, lp->rx_ring_dma);
506
		lp->rx_ring = NULL;
507 508 509
	}

	if (lp->tx_ring) {
510 511
		pci_free_consistent(pdev,
				TX_DESC_SIZE, lp->tx_ring, lp->tx_ring_dma);
512
		lp->tx_ring = NULL;
513 514
	}

515 516 517 518 519 520 521
	return 0;
}

static int r6040_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
{
	struct r6040_private *lp = netdev_priv(dev);

F
Florian Fainelli 已提交
522
	if (!lp->phydev)
523
		return -EINVAL;
F
Florian Fainelli 已提交
524

525
	return phy_mii_ioctl(lp->phydev, rq, cmd);
526 527 528 529 530
}

static int r6040_rx(struct net_device *dev, int limit)
{
	struct r6040_private *priv = netdev_priv(dev);
531 532 533
	struct r6040_descriptor *descptr = priv->rx_remove_ptr;
	struct sk_buff *skb_ptr, *new_skb;
	int count = 0;
534 535
	u16 err;

536
	/* Limit not reached and the descriptor belongs to the CPU */
537
	while (count < limit && !(descptr->status & DSC_OWNER_MAC)) {
538 539 540
		/* Read the descriptor status */
		err = descptr->status;
		/* Global error status set */
541
		if (err & DSC_RX_ERR) {
542
			/* RX dribble */
543
			if (err & DSC_RX_ERR_DRI)
544
				dev->stats.rx_frame_errors++;
L
Lucas De Marchi 已提交
545
			/* Buffer length exceeded */
546
			if (err & DSC_RX_ERR_BUF)
547 548
				dev->stats.rx_length_errors++;
			/* Packet too long */
549
			if (err & DSC_RX_ERR_LONG)
550 551
				dev->stats.rx_length_errors++;
			/* Packet < 64 bytes */
552
			if (err & DSC_RX_ERR_RUNT)
553 554
				dev->stats.rx_length_errors++;
			/* CRC error */
555
			if (err & DSC_RX_ERR_CRC) {
556 557 558
				spin_lock(&priv->lock);
				dev->stats.rx_crc_errors++;
				spin_unlock(&priv->lock);
559
			}
560 561
			goto next_descr;
		}
562

563 564 565 566 567
		/* Packet successfully received */
		new_skb = netdev_alloc_skb(dev, MAX_BUF_SIZE);
		if (!new_skb) {
			dev->stats.rx_dropped++;
			goto next_descr;
568
		}
569 570
		skb_ptr = descptr->skb_ptr;
		skb_ptr->dev = priv->dev;
571

572 573 574 575 576
		/* Do not count the CRC */
		skb_put(skb_ptr, descptr->len - 4);
		pci_unmap_single(priv->pdev, le32_to_cpu(descptr->buf),
					MAX_BUF_SIZE, PCI_DMA_FROMDEVICE);
		skb_ptr->protocol = eth_type_trans(skb_ptr, priv->dev);
577

578 579 580 581 582 583 584 585 586 587 588 589 590
		/* Send to upper layer */
		netif_receive_skb(skb_ptr);
		dev->stats.rx_packets++;
		dev->stats.rx_bytes += descptr->len - 4;

		/* put new skb into descriptor */
		descptr->skb_ptr = new_skb;
		descptr->buf = cpu_to_le32(pci_map_single(priv->pdev,
						descptr->skb_ptr->data,
					MAX_BUF_SIZE, PCI_DMA_FROMDEVICE));

next_descr:
		/* put the descriptor back to the MAC */
591
		descptr->status = DSC_OWNER_MAC;
592 593
		descptr = descptr->vndescp;
		count++;
594
	}
595
	priv->rx_remove_ptr = descptr;
596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613

	return count;
}

static void r6040_tx(struct net_device *dev)
{
	struct r6040_private *priv = netdev_priv(dev);
	struct r6040_descriptor *descptr;
	void __iomem *ioaddr = priv->base;
	struct sk_buff *skb_ptr;
	u16 err;

	spin_lock(&priv->lock);
	descptr = priv->tx_remove_ptr;
	while (priv->tx_free_desc < TX_DCNT) {
		/* Check for errors */
		err = ioread16(ioaddr + MLSR);

614
		if (err & TX_FIFO_UNDR)
615
			dev->stats.tx_fifo_errors++;
616
		if (err & (TX_EXCEEDC | TX_LATEC))
617
			dev->stats.tx_carrier_errors++;
618

619
		if (descptr->status & DSC_OWNER_MAC)
F
Florian Fainelli 已提交
620
			break; /* Not complete */
621
		skb_ptr = descptr->skb_ptr;
A
Al Viro 已提交
622
		pci_unmap_single(priv->pdev, le32_to_cpu(descptr->buf),
623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648
			skb_ptr->len, PCI_DMA_TODEVICE);
		/* Free buffer */
		dev_kfree_skb_irq(skb_ptr);
		descptr->skb_ptr = NULL;
		/* To next descriptor */
		descptr = descptr->vndescp;
		priv->tx_free_desc++;
	}
	priv->tx_remove_ptr = descptr;

	if (priv->tx_free_desc)
		netif_wake_queue(dev);
	spin_unlock(&priv->lock);
}

static int r6040_poll(struct napi_struct *napi, int budget)
{
	struct r6040_private *priv =
		container_of(napi, struct r6040_private, napi);
	struct net_device *dev = priv->dev;
	void __iomem *ioaddr = priv->base;
	int work_done;

	work_done = r6040_rx(dev, budget);

	if (work_done < budget) {
649
		napi_complete(napi);
650
		/* Enable RX interrupt */
651
		iowrite16(ioread16(ioaddr + MIER) | RX_INTS, ioaddr + MIER);
652 653 654 655 656 657 658 659 660 661
	}
	return work_done;
}

/* The RDC interrupt handler. */
static irqreturn_t r6040_interrupt(int irq, void *dev_id)
{
	struct net_device *dev = dev_id;
	struct r6040_private *lp = netdev_priv(dev);
	void __iomem *ioaddr = lp->base;
662
	u16 misr, status;
663

664 665
	/* Save MIER */
	misr = ioread16(ioaddr + MIER);
666 667 668 669 670
	/* Mask off RDC MAC interrupt */
	iowrite16(MSK_INT, ioaddr + MIER);
	/* Read MISR status and clear */
	status = ioread16(ioaddr + MISR);

671 672 673
	if (status == 0x0000 || status == 0xffff) {
		/* Restore RDC MAC interrupt */
		iowrite16(misr, ioaddr + MIER);
674
		return IRQ_NONE;
675
	}
676 677

	/* RX interrupt request */
678 679 680 681 682 683 684 685 686
	if (status & RX_INTS) {
		if (status & RX_NO_DESC) {
			/* RX descriptor unavailable */
			dev->stats.rx_dropped++;
			dev->stats.rx_missed_errors++;
		}
		if (status & RX_FIFO_FULL)
			dev->stats.rx_fifo_errors++;

687 688 689 690 691
		if (likely(napi_schedule_prep(&lp->napi))) {
			/* Mask off RX interrupt */
			misr &= ~RX_INTS;
			__napi_schedule(&lp->napi);
		}
692 693 694
	}

	/* TX interrupt request */
695
	if (status & TX_INTS)
696 697
		r6040_tx(dev);

698 699 700
	/* Restore RDC MAC interrupt */
	iowrite16(misr, ioaddr + MIER);

F
Florian Fainelli 已提交
701
	return IRQ_HANDLED;
702 703 704 705 706 707
}

#ifdef CONFIG_NET_POLL_CONTROLLER
static void r6040_poll_controller(struct net_device *dev)
{
	disable_irq(dev->irq);
F
Francois Romieu 已提交
708
	r6040_interrupt(dev->irq, dev);
709 710 711 712 713
	enable_irq(dev->irq);
}
#endif

/* Init RDC MAC */
714
static int r6040_up(struct net_device *dev)
715 716 717
{
	struct r6040_private *lp = netdev_priv(dev);
	void __iomem *ioaddr = lp->base;
718
	int ret;
719

720
	/* Initialise and alloc RX/TX buffers */
721 722 723 724
	r6040_init_txbufs(dev);
	ret = r6040_alloc_rxbufs(dev);
	if (ret)
		return ret;
725 726

	/* improve performance (by RDC guys) */
727 728 729 730
	r6040_phy_write(ioaddr, 30, 17,
			(r6040_phy_read(ioaddr, 30, 17) | 0x4000));
	r6040_phy_write(ioaddr, 30, 17,
			~((~r6040_phy_read(ioaddr, 30, 17)) | 0x2000));
731 732
	r6040_phy_write(ioaddr, 0, 19, 0x0000);
	r6040_phy_write(ioaddr, 0, 30, 0x01F0);
733

734 735
	/* Initialize all MAC registers */
	r6040_init_mac_regs(dev);
736

737 738
	phy_start(lp->phydev);

739
	return 0;
740 741 742 743 744 745 746 747 748 749
}


/* Read/set MAC address routines */
static void r6040_mac_address(struct net_device *dev)
{
	struct r6040_private *lp = netdev_priv(dev);
	void __iomem *ioaddr = lp->base;
	u16 *adrp;

750
	/* Reset MAC */
751
	r6040_reset_mac(lp);
752 753 754 755 756 757

	/* Restore MAC Address */
	adrp = (u16 *) dev->dev_addr;
	iowrite16(adrp[0], ioaddr + MID_0L);
	iowrite16(adrp[1], ioaddr + MID_0M);
	iowrite16(adrp[2], ioaddr + MID_0H);
758 759 760

	/* Store MAC Address in perm_addr */
	memcpy(dev->perm_addr, dev->dev_addr, ETH_ALEN);
761 762
}

F
Francois Romieu 已提交
763
static int r6040_open(struct net_device *dev)
764
{
F
Francois Romieu 已提交
765
	struct r6040_private *lp = netdev_priv(dev);
766 767 768
	int ret;

	/* Request IRQ and Register interrupt handler */
769
	ret = request_irq(dev->irq, r6040_interrupt,
770 771
		IRQF_SHARED, dev->name, dev);
	if (ret)
772
		goto out;
773 774 775 776 777

	/* Set MAC address */
	r6040_mac_address(dev);

	/* Allocate Descriptor memory */
F
Francois Romieu 已提交
778 779
	lp->rx_ring =
		pci_alloc_consistent(lp->pdev, RX_DESC_SIZE, &lp->rx_ring_dma);
780 781 782 783
	if (!lp->rx_ring) {
		ret = -ENOMEM;
		goto err_free_irq;
	}
784

F
Francois Romieu 已提交
785 786 787
	lp->tx_ring =
		pci_alloc_consistent(lp->pdev, TX_DESC_SIZE, &lp->tx_ring_dma);
	if (!lp->tx_ring) {
788 789
		ret = -ENOMEM;
		goto err_free_rx_ring;
F
Francois Romieu 已提交
790 791
	}

792
	ret = r6040_up(dev);
793 794
	if (ret)
		goto err_free_tx_ring;
795 796 797 798 799

	napi_enable(&lp->napi);
	netif_start_queue(dev);

	return 0;
800 801 802 803 804 805 806 807 808 809 810

err_free_tx_ring:
	pci_free_consistent(lp->pdev, TX_DESC_SIZE, lp->tx_ring,
			lp->tx_ring_dma);
err_free_rx_ring:
	pci_free_consistent(lp->pdev, RX_DESC_SIZE, lp->rx_ring,
			lp->rx_ring_dma);
err_free_irq:
	free_irq(dev->irq, dev);
out:
	return ret;
811 812
}

813 814
static netdev_tx_t r6040_start_xmit(struct sk_buff *skb,
				    struct net_device *dev)
815 816 817 818 819 820 821 822 823 824 825 826
{
	struct r6040_private *lp = netdev_priv(dev);
	struct r6040_descriptor *descptr;
	void __iomem *ioaddr = lp->base;
	unsigned long flags;

	/* Critical Section */
	spin_lock_irqsave(&lp->lock, flags);

	/* TX resource check */
	if (!lp->tx_free_desc) {
		spin_unlock_irqrestore(&lp->lock, flags);
827
		netif_stop_queue(dev);
828
		netdev_err(dev, ": no tx descriptor\n");
829
		return NETDEV_TX_BUSY;
830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845
	}

	/* Statistic Counter */
	dev->stats.tx_packets++;
	dev->stats.tx_bytes += skb->len;
	/* Set TX descriptor & Transmit it */
	lp->tx_free_desc--;
	descptr = lp->tx_insert_ptr;
	if (skb->len < MISR)
		descptr->len = MISR;
	else
		descptr->len = skb->len;

	descptr->skb_ptr = skb;
	descptr->buf = cpu_to_le32(pci_map_single(lp->pdev,
		skb->data, skb->len, PCI_DMA_TODEVICE));
846
	descptr->status = DSC_OWNER_MAC;
847 848 849

	skb_tx_timestamp(skb);

850
	/* Trigger the MAC to check the TX descriptor */
851
	iowrite16(TM2TX, ioaddr + MTPR);
852 853 854 855 856 857 858
	lp->tx_insert_ptr = descptr->vndescp;

	/* If no tx resource, stop */
	if (!lp->tx_free_desc)
		netif_stop_queue(dev);

	spin_unlock_irqrestore(&lp->lock, flags);
859 860

	return NETDEV_TX_OK;
861 862
}

F
Francois Romieu 已提交
863
static void r6040_multicast_list(struct net_device *dev)
864 865 866 867
{
	struct r6040_private *lp = netdev_priv(dev);
	void __iomem *ioaddr = lp->base;
	unsigned long flags;
868
	struct netdev_hw_addr *ha;
869
	int i;
S
Shawn Lin 已提交
870 871 872 873
	u16 *adrp;
	u16 hash_table[4] = { 0 };

	spin_lock_irqsave(&lp->lock, flags);
874

S
Shawn Lin 已提交
875
	/* Keep our MAC Address */
876 877 878 879 880 881
	adrp = (u16 *)dev->dev_addr;
	iowrite16(adrp[0], ioaddr + MID_0L);
	iowrite16(adrp[1], ioaddr + MID_0M);
	iowrite16(adrp[2], ioaddr + MID_0H);

	/* Clear AMCP & PROM bits */
S
Shawn Lin 已提交
882
	lp->mcr0 = ioread16(ioaddr + MCR0) & ~(MCR0_PROMISC | MCR0_HASH_EN);
883

S
Shawn Lin 已提交
884 885 886
	/* Promiscuous mode */
	if (dev->flags & IFF_PROMISC)
		lp->mcr0 |= MCR0_PROMISC;
887

S
Shawn Lin 已提交
888 889 890 891
	/* Enable multicast hash table function to
	 * receive all multicast packets. */
	else if (dev->flags & IFF_ALLMULTI) {
		lp->mcr0 |= MCR0_HASH_EN;
892

S
Shawn Lin 已提交
893 894 895 896 897
		for (i = 0; i < MCAST_MAX ; i++) {
			iowrite16(0, ioaddr + MID_1L + 8 * i);
			iowrite16(0, ioaddr + MID_1M + 8 * i);
			iowrite16(0, ioaddr + MID_1H + 8 * i);
		}
898

S
Shawn Lin 已提交
899 900 901 902 903 904 905
		for (i = 0; i < 4; i++)
			hash_table[i] = 0xffff;
	}
	/* Use internal multicast address registers if the number of
	 * multicast addresses is not greater than MCAST_MAX. */
	else if (netdev_mc_count(dev) <= MCAST_MAX) {
		i = 0;
906
		netdev_for_each_mc_addr(ha, dev) {
S
Shawn Lin 已提交
907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922
			u16 *adrp = (u16 *) ha->addr;
			iowrite16(adrp[0], ioaddr + MID_1L + 8 * i);
			iowrite16(adrp[1], ioaddr + MID_1M + 8 * i);
			iowrite16(adrp[2], ioaddr + MID_1H + 8 * i);
			i++;
		}
		while (i < MCAST_MAX) {
			iowrite16(0, ioaddr + MID_1L + 8 * i);
			iowrite16(0, ioaddr + MID_1M + 8 * i);
			iowrite16(0, ioaddr + MID_1H + 8 * i);
			i++;
		}
	}
	/* Otherwise, Enable multicast hash table function. */
	else {
		u32 crc;
923

S
Shawn Lin 已提交
924 925 926 927 928 929 930
		lp->mcr0 |= MCR0_HASH_EN;

		for (i = 0; i < MCAST_MAX ; i++) {
			iowrite16(0, ioaddr + MID_1L + 8 * i);
			iowrite16(0, ioaddr + MID_1M + 8 * i);
			iowrite16(0, ioaddr + MID_1H + 8 * i);
		}
931

S
Shawn Lin 已提交
932 933 934 935 936
		/* Build multicast hash table */
		netdev_for_each_mc_addr(ha, dev) {
			u8 *addrs = ha->addr;

			crc = ether_crc(ETH_ALEN, addrs);
937
			crc >>= 26;
S
Shawn Lin 已提交
938
			hash_table[crc >> 4] |= 1 << (crc & 0xf);
939
		}
S
Shawn Lin 已提交
940 941 942 943 944
	}

	iowrite16(lp->mcr0, ioaddr + MCR0);

	/* Fill the MAC hash tables with their values */
945
	if (lp->mcr0 & MCR0_HASH_EN) {
946 947 948 949 950
		iowrite16(hash_table[0], ioaddr + MAR0);
		iowrite16(hash_table[1], ioaddr + MAR1);
		iowrite16(hash_table[2], ioaddr + MAR2);
		iowrite16(hash_table[3], ioaddr + MAR3);
	}
S
Shawn Lin 已提交
951 952

	spin_unlock_irqrestore(&lp->lock, flags);
953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968
}

static void netdev_get_drvinfo(struct net_device *dev,
			struct ethtool_drvinfo *info)
{
	struct r6040_private *rp = netdev_priv(dev);

	strcpy(info->driver, DRV_NAME);
	strcpy(info->version, DRV_VERSION);
	strcpy(info->bus_info, pci_name(rp->pdev));
}

static int netdev_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
{
	struct r6040_private *rp = netdev_priv(dev);

F
Florian Fainelli 已提交
969
	return  phy_ethtool_gset(rp->phydev, cmd);
970 971 972 973 974 975
}

static int netdev_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
{
	struct r6040_private *rp = netdev_priv(dev);

F
Florian Fainelli 已提交
976
	return phy_ethtool_sset(rp->phydev, cmd);
977 978
}

979
static const struct ethtool_ops netdev_ethtool_ops = {
980 981 982
	.get_drvinfo		= netdev_get_drvinfo,
	.get_settings		= netdev_get_settings,
	.set_settings		= netdev_set_settings,
F
Florian Fainelli 已提交
983
	.get_link		= ethtool_op_get_link,
984
	.get_ts_info		= ethtool_op_get_ts_info,
985 986
};

987 988 989 990 991
static const struct net_device_ops r6040_netdev_ops = {
	.ndo_open		= r6040_open,
	.ndo_stop		= r6040_close,
	.ndo_start_xmit		= r6040_start_xmit,
	.ndo_get_stats		= r6040_get_stats,
992
	.ndo_set_rx_mode	= r6040_multicast_list,
993 994
	.ndo_change_mtu		= eth_change_mtu,
	.ndo_validate_addr	= eth_validate_addr,
995
	.ndo_set_mac_address	= eth_mac_addr,
996 997 998 999 1000 1001 1002
	.ndo_do_ioctl		= r6040_ioctl,
	.ndo_tx_timeout		= r6040_tx_timeout,
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= r6040_poll_controller,
#endif
};

F
Florian Fainelli 已提交
1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018
static void r6040_adjust_link(struct net_device *dev)
{
	struct r6040_private *lp = netdev_priv(dev);
	struct phy_device *phydev = lp->phydev;
	int status_changed = 0;
	void __iomem *ioaddr = lp->base;

	BUG_ON(!phydev);

	if (lp->old_link != phydev->link) {
		status_changed = 1;
		lp->old_link = phydev->link;
	}

	/* reflect duplex change */
	if (phydev->link && (lp->old_duplex != phydev->duplex)) {
1019
		lp->mcr0 |= (phydev->duplex == DUPLEX_FULL ? MCR0_FD : 0);
F
Florian Fainelli 已提交
1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075
		iowrite16(lp->mcr0, ioaddr);

		status_changed = 1;
		lp->old_duplex = phydev->duplex;
	}

	if (status_changed) {
		pr_info("%s: link %s", dev->name, phydev->link ?
			"UP" : "DOWN");
		if (phydev->link)
			pr_cont(" - %d/%s", phydev->speed,
			DUPLEX_FULL == phydev->duplex ? "full" : "half");
		pr_cont("\n");
	}
}

static int r6040_mii_probe(struct net_device *dev)
{
	struct r6040_private *lp = netdev_priv(dev);
	struct phy_device *phydev = NULL;

	phydev = phy_find_first(lp->mii_bus);
	if (!phydev) {
		dev_err(&lp->pdev->dev, "no PHY found\n");
		return -ENODEV;
	}

	phydev = phy_connect(dev, dev_name(&phydev->dev), &r6040_adjust_link,
				0, PHY_INTERFACE_MODE_MII);

	if (IS_ERR(phydev)) {
		dev_err(&lp->pdev->dev, "could not attach to PHY\n");
		return PTR_ERR(phydev);
	}

	/* mask with MAC supported features */
	phydev->supported &= (SUPPORTED_10baseT_Half
				| SUPPORTED_10baseT_Full
				| SUPPORTED_100baseT_Half
				| SUPPORTED_100baseT_Full
				| SUPPORTED_Autoneg
				| SUPPORTED_MII
				| SUPPORTED_TP);

	phydev->advertising = phydev->supported;
	lp->phydev = phydev;
	lp->old_link = 0;
	lp->old_duplex = -1;

	dev_info(&lp->pdev->dev, "attached PHY driver [%s] "
		"(mii_bus:phy_addr=%s)\n",
		phydev->drv->name, dev_name(&phydev->dev));

	return 0;
}

B
Bill Pemberton 已提交
1076
static int r6040_init_one(struct pci_dev *pdev,
1077 1078 1079 1080 1081 1082 1083 1084 1085
					 const struct pci_device_id *ent)
{
	struct net_device *dev;
	struct r6040_private *lp;
	void __iomem *ioaddr;
	int err, io_size = R6040_IO_SIZE;
	static int card_idx = -1;
	int bar = 0;
	u16 *adrp;
F
Florian Fainelli 已提交
1086
	int i;
1087

1088
	pr_info("%s\n", version);
1089 1090 1091

	err = pci_enable_device(pdev);
	if (err)
1092
		goto err_out;
1093 1094

	/* this should always be supported */
1095
	err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
1096
	if (err) {
1097
		dev_err(&pdev->dev, "32-bit PCI DMA addresses"
1098
				"not supported by the card\n");
1099
		goto err_out_disable_dev;
1100
	}
1101
	err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
1102
	if (err) {
1103
		dev_err(&pdev->dev, "32-bit PCI DMA addresses"
1104
				"not supported by the card\n");
1105
		goto err_out_disable_dev;
1106
	}
1107 1108

	/* IO Size check */
1109
	if (pci_resource_len(pdev, bar) < io_size) {
1110
		dev_err(&pdev->dev, "Insufficient PCI resources, aborting\n");
1111
		err = -EIO;
1112
		goto err_out_disable_dev;
1113 1114 1115 1116 1117 1118
	}

	pci_set_master(pdev);

	dev = alloc_etherdev(sizeof(struct r6040_private));
	if (!dev) {
1119
		err = -ENOMEM;
1120
		goto err_out_disable_dev;
1121 1122 1123 1124
	}
	SET_NETDEV_DEV(dev, &pdev->dev);
	lp = netdev_priv(dev);

1125 1126 1127
	err = pci_request_regions(pdev, DRV_NAME);

	if (err) {
1128
		dev_err(&pdev->dev, "Failed to request PCI regions\n");
1129
		goto err_out_free_dev;
1130 1131 1132 1133
	}

	ioaddr = pci_iomap(pdev, bar, io_size);
	if (!ioaddr) {
1134
		dev_err(&pdev->dev, "ioremap failed for device\n");
1135 1136
		err = -EIO;
		goto err_out_free_res;
1137
	}
1138

1139
	/* If PHY status change register is still set to zero it means the
1140 1141 1142 1143
	 * bootloader didn't initialize it, so we set it to:
	 * - enable phy status change
	 * - enable all phy addresses
	 * - set to lowest timer divider */
1144
	if (ioread16(ioaddr + PHY_CC) == 0)
1145 1146
		iowrite16(SCEN | PHY_MAX_ADDR << PHYAD_SHIFT |
				7 << TMRDIV_SHIFT, ioaddr + PHY_CC);
1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162

	/* Init system & device */
	lp->base = ioaddr;
	dev->irq = pdev->irq;

	spin_lock_init(&lp->lock);
	pci_set_drvdata(pdev, dev);

	/* Set MAC address */
	card_idx++;

	adrp = (u16 *)dev->dev_addr;
	adrp[0] = ioread16(ioaddr + MID_0L);
	adrp[1] = ioread16(ioaddr + MID_0M);
	adrp[2] = ioread16(ioaddr + MID_0H);

1163 1164
	/* Some bootloader/BIOSes do not initialize
	 * MAC address, warn about that */
1165
	if (!(adrp[0] || adrp[1] || adrp[2])) {
1166 1167
		netdev_warn(dev, "MAC address not initialized, "
					"generating random\n");
1168
		eth_hw_addr_random(dev);
1169
	}
1170

1171 1172
	/* Link new device into r6040_root_dev */
	lp->pdev = pdev;
1173
	lp->dev = dev;
1174 1175

	/* Init RDC private data */
1176
	lp->mcr0 = MCR0_XMTEN | MCR0_RCVEN;
1177 1178

	/* The RDC-specific entries in the device structure. */
1179
	dev->netdev_ops = &r6040_netdev_ops;
1180 1181
	dev->ethtool_ops = &netdev_ethtool_ops;
	dev->watchdog_timeo = TX_TIMEOUT;
1182

1183
	netif_napi_add(dev, &lp->napi, r6040_poll, 64);
F
Florian Fainelli 已提交
1184 1185 1186 1187

	lp->mii_bus = mdiobus_alloc();
	if (!lp->mii_bus) {
		dev_err(&pdev->dev, "mdiobus_alloc() failed\n");
1188
		err = -ENOMEM;
1189 1190 1191
		goto err_out_unmap;
	}

F
Florian Fainelli 已提交
1192 1193 1194 1195 1196
	lp->mii_bus->priv = dev;
	lp->mii_bus->read = r6040_mdiobus_read;
	lp->mii_bus->write = r6040_mdiobus_write;
	lp->mii_bus->reset = r6040_mdiobus_reset;
	lp->mii_bus->name = "r6040_eth_mii";
1197 1198
	snprintf(lp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
		dev_name(&pdev->dev), card_idx);
F
Florian Fainelli 已提交
1199 1200 1201
	lp->mii_bus->irq = kmalloc(sizeof(int)*PHY_MAX_ADDR, GFP_KERNEL);
	if (!lp->mii_bus->irq) {
		dev_err(&pdev->dev, "mii_bus irq allocation failed\n");
1202
		err = -ENOMEM;
F
Florian Fainelli 已提交
1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220
		goto err_out_mdio;
	}

	for (i = 0; i < PHY_MAX_ADDR; i++)
		lp->mii_bus->irq[i] = PHY_POLL;

	err = mdiobus_register(lp->mii_bus);
	if (err) {
		dev_err(&pdev->dev, "failed to register MII bus\n");
		goto err_out_mdio_irq;
	}

	err = r6040_mii_probe(dev);
	if (err) {
		dev_err(&pdev->dev, "failed to probe MII bus\n");
		goto err_out_mdio_unregister;
	}

1221 1222 1223
	/* Register net device. After this dev->name assign */
	err = register_netdev(dev);
	if (err) {
1224
		dev_err(&pdev->dev, "Failed to register net device\n");
F
Florian Fainelli 已提交
1225
		goto err_out_mdio_unregister;
1226 1227 1228
	}
	return 0;

F
Florian Fainelli 已提交
1229 1230 1231 1232 1233 1234
err_out_mdio_unregister:
	mdiobus_unregister(lp->mii_bus);
err_out_mdio_irq:
	kfree(lp->mii_bus->irq);
err_out_mdio:
	mdiobus_free(lp->mii_bus);
1235
err_out_unmap:
1236 1237
	netif_napi_del(&lp->napi);
	pci_set_drvdata(pdev, NULL);
1238 1239
	pci_iounmap(pdev, ioaddr);
err_out_free_res:
1240
	pci_release_regions(pdev);
1241
err_out_free_dev:
1242
	free_netdev(dev);
1243 1244
err_out_disable_dev:
	pci_disable_device(pdev);
1245
err_out:
1246 1247 1248
	return err;
}

B
Bill Pemberton 已提交
1249
static void r6040_remove_one(struct pci_dev *pdev)
1250 1251
{
	struct net_device *dev = pci_get_drvdata(pdev);
F
Florian Fainelli 已提交
1252
	struct r6040_private *lp = netdev_priv(dev);
1253 1254

	unregister_netdev(dev);
F
Florian Fainelli 已提交
1255 1256 1257
	mdiobus_unregister(lp->mii_bus);
	kfree(lp->mii_bus->irq);
	mdiobus_free(lp->mii_bus);
1258 1259
	netif_napi_del(&lp->napi);
	pci_iounmap(pdev, lp->base);
1260 1261 1262 1263 1264 1265 1266
	pci_release_regions(pdev);
	free_netdev(dev);
	pci_disable_device(pdev);
	pci_set_drvdata(pdev, NULL);
}


1267
static DEFINE_PCI_DEVICE_TABLE(r6040_pci_tbl) = {
F
Francois Romieu 已提交
1268 1269
	{ PCI_DEVICE(PCI_VENDOR_ID_RDC, 0x6040) },
	{ 0 }
1270 1271 1272 1273
};
MODULE_DEVICE_TABLE(pci, r6040_pci_tbl);

static struct pci_driver r6040_driver = {
F
Francois Romieu 已提交
1274
	.name		= DRV_NAME,
1275 1276
	.id_table	= r6040_pci_tbl,
	.probe		= r6040_init_one,
B
Bill Pemberton 已提交
1277
	.remove		= r6040_remove_one,
1278 1279
};

1280
module_pci_driver(r6040_driver);