traps.c 38.4 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5
/*
 * This file is subject to the terms and conditions of the GNU General Public
 * License.  See the file "COPYING" in the main directory of this archive
 * for more details.
 *
6
 * Copyright (C) 1994 - 1999, 2000, 01, 06 Ralf Baechle
L
Linus Torvalds 已提交
7 8 9 10 11
 * Copyright (C) 1995, 1996 Paul M. Antoine
 * Copyright (C) 1998 Ulf Carlsson
 * Copyright (C) 1999 Silicon Graphics, Inc.
 * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
 * Copyright (C) 2000, 01 MIPS Technologies, Inc.
12
 * Copyright (C) 2002, 2003, 2004, 2005  Maciej W. Rozycki
L
Linus Torvalds 已提交
13
 */
14
#include <linux/bug.h>
L
Linus Torvalds 已提交
15 16 17 18 19 20 21
#include <linux/init.h>
#include <linux/mm.h>
#include <linux/module.h>
#include <linux/sched.h>
#include <linux/smp.h>
#include <linux/spinlock.h>
#include <linux/kallsyms.h>
22
#include <linux/bootmem.h>
23
#include <linux/interrupt.h>
L
Linus Torvalds 已提交
24 25 26 27 28

#include <asm/bootinfo.h>
#include <asm/branch.h>
#include <asm/break.h>
#include <asm/cpu.h>
29
#include <asm/dsp.h>
L
Linus Torvalds 已提交
30
#include <asm/fpu.h>
R
Ralf Baechle 已提交
31 32
#include <asm/mipsregs.h>
#include <asm/mipsmtregs.h>
L
Linus Torvalds 已提交
33 34 35 36 37 38 39 40 41 42
#include <asm/module.h>
#include <asm/pgtable.h>
#include <asm/ptrace.h>
#include <asm/sections.h>
#include <asm/system.h>
#include <asm/tlbdebug.h>
#include <asm/traps.h>
#include <asm/uaccess.h>
#include <asm/mmu_context.h>
#include <asm/types.h>
43
#include <asm/stacktrace.h>
L
Linus Torvalds 已提交
44

45
extern asmlinkage void handle_int(void);
L
Linus Torvalds 已提交
46 47 48 49 50 51 52 53 54 55
extern asmlinkage void handle_tlbm(void);
extern asmlinkage void handle_tlbl(void);
extern asmlinkage void handle_tlbs(void);
extern asmlinkage void handle_adel(void);
extern asmlinkage void handle_ades(void);
extern asmlinkage void handle_ibe(void);
extern asmlinkage void handle_dbe(void);
extern asmlinkage void handle_sys(void);
extern asmlinkage void handle_bp(void);
extern asmlinkage void handle_ri(void);
56 57
extern asmlinkage void handle_ri_rdhwr_vivt(void);
extern asmlinkage void handle_ri_rdhwr(void);
L
Linus Torvalds 已提交
58 59 60 61 62 63
extern asmlinkage void handle_cpu(void);
extern asmlinkage void handle_ov(void);
extern asmlinkage void handle_tr(void);
extern asmlinkage void handle_fpe(void);
extern asmlinkage void handle_mdmx(void);
extern asmlinkage void handle_watch(void);
R
Ralf Baechle 已提交
64
extern asmlinkage void handle_mt(void);
65
extern asmlinkage void handle_dsp(void);
L
Linus Torvalds 已提交
66 67 68
extern asmlinkage void handle_mcheck(void);
extern asmlinkage void handle_reserved(void);

R
Ralf Baechle 已提交
69
extern int fpu_emulator_cop1Handler(struct pt_regs *xcp,
70
	struct mips_fpu_struct *ctx, int has_fpu);
L
Linus Torvalds 已提交
71

M
Marc St-Jean 已提交
72
void (*board_watchpoint_handler)(struct pt_regs *regs);
L
Linus Torvalds 已提交
73 74
void (*board_be_init)(void);
int (*board_be_handler)(struct pt_regs *regs, int is_fixup);
75 76 77
void (*board_nmi_handler_setup)(void);
void (*board_ejtag_handler_setup)(void);
void (*board_bind_eic_interrupt)(int irq, int regset);
L
Linus Torvalds 已提交
78 79


F
Franck Bui-Huu 已提交
80
static void show_raw_backtrace(unsigned long reg29)
81
{
F
Franck Bui-Huu 已提交
82
	unsigned long *sp = (unsigned long *)reg29;
83 84 85 86 87 88
	unsigned long addr;

	printk("Call Trace:");
#ifdef CONFIG_KALLSYMS
	printk("\n");
#endif
89 90 91 92
	while (!kstack_end(sp)) {
		addr = *sp++;
		if (__kernel_text_address(addr))
			print_ip_sym(addr);
93 94 95 96
	}
	printk("\n");
}

97
#ifdef CONFIG_KALLSYMS
98
int raw_show_trace;
99 100 101 102 103 104
static int __init set_raw_show_trace(char *str)
{
	raw_show_trace = 1;
	return 1;
}
__setup("raw_show_trace", set_raw_show_trace);
105
#endif
F
Franck Bui-Huu 已提交
106

R
Ralf Baechle 已提交
107
static void show_backtrace(struct task_struct *task, const struct pt_regs *regs)
108
{
F
Franck Bui-Huu 已提交
109 110
	unsigned long sp = regs->regs[29];
	unsigned long ra = regs->regs[31];
111 112 113
	unsigned long pc = regs->cp0_epc;

	if (raw_show_trace || !__kernel_text_address(pc)) {
114
		show_raw_backtrace(sp);
115 116 117
		return;
	}
	printk("Call Trace:\n");
F
Franck Bui-Huu 已提交
118
	do {
119
		print_ip_sym(pc);
120
		pc = unwind_stack(task, &sp, pc, &ra);
F
Franck Bui-Huu 已提交
121
	} while (pc);
122 123 124
	printk("\n");
}

L
Linus Torvalds 已提交
125 126 127 128
/*
 * This routine abuses get_user()/put_user() to reference pointers
 * with at least a bit of error checking ...
 */
R
Ralf Baechle 已提交
129 130
static void show_stacktrace(struct task_struct *task,
	const struct pt_regs *regs)
L
Linus Torvalds 已提交
131 132 133 134
{
	const int field = 2 * sizeof(unsigned long);
	long stackdata;
	int i;
A
Atsushi Nemoto 已提交
135
	unsigned long __user *sp = (unsigned long __user *)regs->regs[29];
L
Linus Torvalds 已提交
136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155

	printk("Stack :");
	i = 0;
	while ((unsigned long) sp & (PAGE_SIZE - 1)) {
		if (i && ((i % (64 / field)) == 0))
			printk("\n       ");
		if (i > 39) {
			printk(" ...");
			break;
		}

		if (__get_user(stackdata, sp++)) {
			printk(" (Bad stack address)");
			break;
		}

		printk(" %0*lx", field, stackdata);
		i++;
	}
	printk("\n");
156
	show_backtrace(task, regs);
157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175
}

void show_stack(struct task_struct *task, unsigned long *sp)
{
	struct pt_regs regs;
	if (sp) {
		regs.regs[29] = (unsigned long)sp;
		regs.regs[31] = 0;
		regs.cp0_epc = 0;
	} else {
		if (task && task != current) {
			regs.regs[29] = task->thread.reg29;
			regs.regs[31] = 0;
			regs.cp0_epc = task->thread.reg31;
		} else {
			prepare_frametrace(&regs);
		}
	}
	show_stacktrace(task, &regs);
L
Linus Torvalds 已提交
176 177 178 179 180 181 182
}

/*
 * The architecture-independent dump_stack generator
 */
void dump_stack(void)
{
F
Franck Bui-Huu 已提交
183
	struct pt_regs regs;
L
Linus Torvalds 已提交
184

F
Franck Bui-Huu 已提交
185 186
	prepare_frametrace(&regs);
	show_backtrace(current, &regs);
L
Linus Torvalds 已提交
187 188 189 190
}

EXPORT_SYMBOL(dump_stack);

191
static void show_code(unsigned int __user *pc)
L
Linus Torvalds 已提交
192 193 194 195 196 197 198 199 200 201 202 203 204 205 206
{
	long i;

	printk("\nCode:");

	for(i = -3 ; i < 6 ; i++) {
		unsigned int insn;
		if (__get_user(insn, pc + i)) {
			printk(" (Bad address in epc)\n");
			break;
		}
		printk("%c%08x%c", (i?' ':'<'), insn, (i?' ':'>'));
	}
}

R
Ralf Baechle 已提交
207
static void __show_regs(const struct pt_regs *regs)
L
Linus Torvalds 已提交
208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232
{
	const int field = 2 * sizeof(unsigned long);
	unsigned int cause = regs->cp0_cause;
	int i;

	printk("Cpu %d\n", smp_processor_id());

	/*
	 * Saved main processor registers
	 */
	for (i = 0; i < 32; ) {
		if ((i % 4) == 0)
			printk("$%2d   :", i);
		if (i == 0)
			printk(" %0*lx", field, 0UL);
		else if (i == 26 || i == 27)
			printk(" %*s", field, "");
		else
			printk(" %0*lx", field, regs->regs[i]);

		i++;
		if ((i % 4) == 0)
			printk("\n");
	}

233 234 235
#ifdef CONFIG_CPU_HAS_SMARTMIPS
	printk("Acx    : %0*lx\n", field, regs->acx);
#endif
L
Linus Torvalds 已提交
236 237 238 239 240 241 242 243 244 245 246 247 248 249
	printk("Hi    : %0*lx\n", field, regs->hi);
	printk("Lo    : %0*lx\n", field, regs->lo);

	/*
	 * Saved cp0 registers
	 */
	printk("epc   : %0*lx ", field, regs->cp0_epc);
	print_symbol("%s ", regs->cp0_epc);
	printk("    %s\n", print_tainted());
	printk("ra    : %0*lx ", field, regs->regs[31]);
	print_symbol("%s\n", regs->regs[31]);

	printk("Status: %08x    ", (uint32_t) regs->cp0_status);

250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289
	if (current_cpu_data.isa_level == MIPS_CPU_ISA_I) {
		if (regs->cp0_status & ST0_KUO)
			printk("KUo ");
		if (regs->cp0_status & ST0_IEO)
			printk("IEo ");
		if (regs->cp0_status & ST0_KUP)
			printk("KUp ");
		if (regs->cp0_status & ST0_IEP)
			printk("IEp ");
		if (regs->cp0_status & ST0_KUC)
			printk("KUc ");
		if (regs->cp0_status & ST0_IEC)
			printk("IEc ");
	} else {
		if (regs->cp0_status & ST0_KX)
			printk("KX ");
		if (regs->cp0_status & ST0_SX)
			printk("SX ");
		if (regs->cp0_status & ST0_UX)
			printk("UX ");
		switch (regs->cp0_status & ST0_KSU) {
		case KSU_USER:
			printk("USER ");
			break;
		case KSU_SUPERVISOR:
			printk("SUPERVISOR ");
			break;
		case KSU_KERNEL:
			printk("KERNEL ");
			break;
		default:
			printk("BAD_MODE ");
			break;
		}
		if (regs->cp0_status & ST0_ERL)
			printk("ERL ");
		if (regs->cp0_status & ST0_EXL)
			printk("EXL ");
		if (regs->cp0_status & ST0_IE)
			printk("IE ");
L
Linus Torvalds 已提交
290 291 292 293 294 295 296 297 298
	}
	printk("\n");

	printk("Cause : %08x\n", cause);

	cause = (cause & CAUSEF_EXCCODE) >> CAUSEB_EXCCODE;
	if (1 <= cause && cause <= 5)
		printk("BadVA : %0*lx\n", field, regs->cp0_badvaddr);

299 300
	printk("PrId  : %08x (%s)\n", read_c0_prid(),
	       cpu_name_string());
L
Linus Torvalds 已提交
301 302
}

R
Ralf Baechle 已提交
303 304 305 306 307 308 309 310 311
/*
 * FIXME: really the generic show_regs should take a const pointer argument.
 */
void show_regs(struct pt_regs *regs)
{
	__show_regs((struct pt_regs *)regs);
}

void show_registers(const struct pt_regs *regs)
L
Linus Torvalds 已提交
312
{
R
Ralf Baechle 已提交
313
	__show_regs(regs);
L
Linus Torvalds 已提交
314 315 316
	print_modules();
	printk("Process %s (pid: %d, threadinfo=%p, task=%p)\n",
	        current->comm, current->pid, current_thread_info(), current);
317
	show_stacktrace(current, regs);
318
	show_code((unsigned int __user *) regs->cp0_epc);
L
Linus Torvalds 已提交
319 320 321 322 323
	printk("\n");
}

static DEFINE_SPINLOCK(die_lock);

R
Ralf Baechle 已提交
324
void __noreturn die(const char * str, const struct pt_regs * regs)
L
Linus Torvalds 已提交
325 326
{
	static int die_counter;
327 328 329
#ifdef CONFIG_MIPS_MT_SMTC
	unsigned long dvpret = dvpe();
#endif /* CONFIG_MIPS_MT_SMTC */
L
Linus Torvalds 已提交
330 331 332

	console_verbose();
	spin_lock_irq(&die_lock);
333 334 335 336
	bust_spinlocks(1);
#ifdef CONFIG_MIPS_MT_SMTC
	mips_mt_regdump(dvpret);
#endif /* CONFIG_MIPS_MT_SMTC */
337
	printk("%s[#%d]:\n", str, ++die_counter);
L
Linus Torvalds 已提交
338
	show_registers(regs);
339
	add_taint(TAINT_DIE);
L
Linus Torvalds 已提交
340
	spin_unlock_irq(&die_lock);
341 342 343 344 345 346 347 348 349 350

	if (in_interrupt())
		panic("Fatal exception in interrupt");

	if (panic_on_oops) {
		printk(KERN_EMERG "Fatal exception: panic in 5 seconds\n");
		ssleep(5);
		panic("Fatal exception");
	}

L
Linus Torvalds 已提交
351 352 353 354 355 356
	do_exit(SIGSEGV);
}

extern const struct exception_table_entry __start___dbe_table[];
extern const struct exception_table_entry __stop___dbe_table[];

357 358 359
__asm__(
"	.section	__dbe_table, \"a\"\n"
"	.previous			\n");
L
Linus Torvalds 已提交
360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386

/* Given an address, look for it in the exception tables. */
static const struct exception_table_entry *search_dbe_tables(unsigned long addr)
{
	const struct exception_table_entry *e;

	e = search_extable(__start___dbe_table, __stop___dbe_table - 1, addr);
	if (!e)
		e = search_module_dbetables(addr);
	return e;
}

asmlinkage void do_be(struct pt_regs *regs)
{
	const int field = 2 * sizeof(unsigned long);
	const struct exception_table_entry *fixup = NULL;
	int data = regs->cp0_cause & 4;
	int action = MIPS_BE_FATAL;

	/* XXX For now.  Fixme, this searches the wrong table ...  */
	if (data && !user_mode(regs))
		fixup = search_dbe_tables(exception_epc(regs));

	if (fixup)
		action = MIPS_BE_FIXUP;

	if (board_be_handler)
387
		action = board_be_handler(regs, fixup != NULL);
L
Linus Torvalds 已提交
388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421

	switch (action) {
	case MIPS_BE_DISCARD:
		return;
	case MIPS_BE_FIXUP:
		if (fixup) {
			regs->cp0_epc = fixup->nextinsn;
			return;
		}
		break;
	default:
		break;
	}

	/*
	 * Assume it would be too dangerous to continue ...
	 */
	printk(KERN_ALERT "%s bus error, epc == %0*lx, ra == %0*lx\n",
	       data ? "Data" : "Instruction",
	       field, regs->cp0_epc, field, regs->regs[31]);
	die_if_kernel("Oops", regs);
	force_sig(SIGBUS, current);
}

/*
 * ll/sc emulation
 */

#define OPCODE 0xfc000000
#define BASE   0x03e00000
#define RT     0x001f0000
#define OFFSET 0x0000ffff
#define LL     0xc0000000
#define SC     0xe0000000
R
Ralf Baechle 已提交
422 423 424 425
#define SPEC3  0x7c000000
#define RD     0x0000f800
#define FUNC   0x0000003f
#define RDHWR  0x0000003b
L
Linus Torvalds 已提交
426 427 428 429 430 431 432 433 434 435 436

/*
 * The ll_bit is cleared by r*_switch.S
 */

unsigned long ll_bit;

static struct task_struct *ll_task = NULL;

static inline void simulate_ll(struct pt_regs *regs, unsigned int opcode)
{
R
Ralf Baechle 已提交
437
	unsigned long value, __user *vaddr;
L
Linus Torvalds 已提交
438 439 440 441 442 443 444 445 446 447 448 449 450
	long offset;
	int signal = 0;

	/*
	 * analyse the ll instruction that just caused a ri exception
	 * and put the referenced address to addr.
	 */

	/* sign extend offset */
	offset = opcode & OFFSET;
	offset <<= 16;
	offset >>= 16;

R
Ralf Baechle 已提交
451 452
	vaddr = (unsigned long __user *)
	        ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
L
Linus Torvalds 已提交
453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473

	if ((unsigned long)vaddr & 3) {
		signal = SIGBUS;
		goto sig;
	}
	if (get_user(value, vaddr)) {
		signal = SIGSEGV;
		goto sig;
	}

	preempt_disable();

	if (ll_task == NULL || ll_task == current) {
		ll_bit = 1;
	} else {
		ll_bit = 0;
	}
	ll_task = current;

	preempt_enable();

474 475
	compute_return_epc(regs);

L
Linus Torvalds 已提交
476 477 478 479 480 481 482 483 484 485
	regs->regs[(opcode & RT) >> 16] = value;

	return;

sig:
	force_sig(signal, current);
}

static inline void simulate_sc(struct pt_regs *regs, unsigned int opcode)
{
R
Ralf Baechle 已提交
486 487
	unsigned long __user *vaddr;
	unsigned long reg;
L
Linus Torvalds 已提交
488 489 490 491 492 493 494 495 496 497 498 499 500
	long offset;
	int signal = 0;

	/*
	 * analyse the sc instruction that just caused a ri exception
	 * and put the referenced address to addr.
	 */

	/* sign extend offset */
	offset = opcode & OFFSET;
	offset <<= 16;
	offset >>= 16;

R
Ralf Baechle 已提交
501 502
	vaddr = (unsigned long __user *)
	        ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
L
Linus Torvalds 已提交
503 504 505 506 507 508 509 510 511 512
	reg = (opcode & RT) >> 16;

	if ((unsigned long)vaddr & 3) {
		signal = SIGBUS;
		goto sig;
	}

	preempt_disable();

	if (ll_bit == 0 || ll_task != current) {
513
		compute_return_epc(regs);
L
Linus Torvalds 已提交
514 515 516 517 518 519 520 521 522 523 524 525
		regs->regs[reg] = 0;
		preempt_enable();
		return;
	}

	preempt_enable();

	if (put_user(regs->regs[reg], vaddr)) {
		signal = SIGSEGV;
		goto sig;
	}

526
	compute_return_epc(regs);
L
Linus Torvalds 已提交
527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545
	regs->regs[reg] = 1;

	return;

sig:
	force_sig(signal, current);
}

/*
 * ll uses the opcode of lwc0 and sc uses the opcode of swc0.  That is both
 * opcodes are supposed to result in coprocessor unusable exceptions if
 * executed on ll/sc-less processors.  That's the theory.  In practice a
 * few processors such as NEC's VR4100 throw reserved instruction exceptions
 * instead, so we're doing the emulation thing in both exception handlers.
 */
static inline int simulate_llsc(struct pt_regs *regs)
{
	unsigned int opcode;

546 547
	if (get_user(opcode, (unsigned int __user *) exception_epc(regs)))
		goto out_sigsegv;
L
Linus Torvalds 已提交
548 549 550 551 552 553 554 555 556 557 558

	if ((opcode & OPCODE) == LL) {
		simulate_ll(regs, opcode);
		return 0;
	}
	if ((opcode & OPCODE) == SC) {
		simulate_sc(regs, opcode);
		return 0;
	}

	return -EFAULT;			/* Strange things going on ... */
559 560 561 562

out_sigsegv:
	force_sig(SIGSEGV, current);
	return -EFAULT;
L
Linus Torvalds 已提交
563 564
}

R
Ralf Baechle 已提交
565 566 567 568 569 570 571
/*
 * Simulate trapping 'rdhwr' instructions to provide user accessible
 * registers not implemented in hardware.  The only current use of this
 * is the thread area pointer.
 */
static inline int simulate_rdhwr(struct pt_regs *regs)
{
A
Al Viro 已提交
572
	struct thread_info *ti = task_thread_info(current);
R
Ralf Baechle 已提交
573 574
	unsigned int opcode;

575 576
	if (get_user(opcode, (unsigned int __user *) exception_epc(regs)))
		goto out_sigsegv;
R
Ralf Baechle 已提交
577 578 579 580 581 582 583 584 585 586

	if (unlikely(compute_return_epc(regs)))
		return -EFAULT;

	if ((opcode & OPCODE) == SPEC3 && (opcode & FUNC) == RDHWR) {
		int rd = (opcode & RD) >> 11;
		int rt = (opcode & RT) >> 16;
		switch (rd) {
			case 29:
				regs->regs[rt] = ti->tp_value;
D
Daniel Jacobowitz 已提交
587
				return 0;
R
Ralf Baechle 已提交
588 589 590 591 592
			default:
				return -EFAULT;
		}
	}

D
Daniel Jacobowitz 已提交
593 594
	/* Not ours.  */
	return -EFAULT;
595 596 597 598

out_sigsegv:
	force_sig(SIGSEGV, current);
	return -EFAULT;
R
Ralf Baechle 已提交
599 600
}

L
Linus Torvalds 已提交
601 602 603 604
asmlinkage void do_ov(struct pt_regs *regs)
{
	siginfo_t info;

605 606
	die_if_kernel("Integer overflow", regs);

L
Linus Torvalds 已提交
607 608 609
	info.si_code = FPE_INTOVF;
	info.si_signo = SIGFPE;
	info.si_errno = 0;
R
Ralf Baechle 已提交
610
	info.si_addr = (void __user *) regs->cp0_epc;
L
Linus Torvalds 已提交
611 612 613 614 615 616 617 618
	force_sig_info(SIGFPE, &info, current);
}

/*
 * XXX Delayed fp exceptions when doing a lazy ctx switch XXX
 */
asmlinkage void do_fpe(struct pt_regs *regs, unsigned long fcr31)
{
619 620
	siginfo_t info;

621 622
	die_if_kernel("FP exception in kernel code", regs);

L
Linus Torvalds 已提交
623 624 625 626
	if (fcr31 & FPU_CSR_UNI_X) {
		int sig;

		/*
627
		 * Unimplemented operation exception.  If we've got the full
L
Linus Torvalds 已提交
628 629 630 631 632 633 634 635
		 * software emulator on-board, let's use it...
		 *
		 * Force FPU to dump state into task/thread context.  We're
		 * moving a lot of data here for what is probably a single
		 * instruction, but the alternative is to pre-decode the FP
		 * register operands before invoking the emulator, which seems
		 * a bit extreme for what should be an infrequent event.
		 */
636
		/* Ensure 'resume' not overwrite saved fp context again. */
637
		lose_fpu(1);
L
Linus Torvalds 已提交
638 639

		/* Run the emulator */
640
		sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1);
L
Linus Torvalds 已提交
641 642 643 644 645

		/*
		 * We can't allow the emulated instruction to leave any of
		 * the cause bit set in $fcr31.
		 */
646
		current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;
L
Linus Torvalds 已提交
647 648

		/* Restore the hardware register state */
649
		own_fpu(1);	/* Using the FPU again.  */
L
Linus Torvalds 已提交
650 651 652 653 654 655

		/* If something went wrong, signal */
		if (sig)
			force_sig(sig, current);

		return;
656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671
	} else if (fcr31 & FPU_CSR_INV_X)
		info.si_code = FPE_FLTINV;
	else if (fcr31 & FPU_CSR_DIV_X)
		info.si_code = FPE_FLTDIV;
	else if (fcr31 & FPU_CSR_OVF_X)
		info.si_code = FPE_FLTOVF;
	else if (fcr31 & FPU_CSR_UDF_X)
		info.si_code = FPE_FLTUND;
	else if (fcr31 & FPU_CSR_INE_X)
		info.si_code = FPE_FLTRES;
	else
		info.si_code = __SI_FAULT;
	info.si_signo = SIGFPE;
	info.si_errno = 0;
	info.si_addr = (void __user *) regs->cp0_epc;
	force_sig_info(SIGFPE, &info, current);
L
Linus Torvalds 已提交
672 673 674 675 676 677 678
}

asmlinkage void do_bp(struct pt_regs *regs)
{
	unsigned int opcode, bcode;
	siginfo_t info;

679
	if (__get_user(opcode, (unsigned int __user *) exception_epc(regs)))
680
		goto out_sigsegv;
L
Linus Torvalds 已提交
681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700

	/*
	 * There is the ancient bug in the MIPS assemblers that the break
	 * code starts left to bit 16 instead to bit 6 in the opcode.
	 * Gas is bug-compatible, but not always, grrr...
	 * We handle both cases with a simple heuristics.  --macro
	 */
	bcode = ((opcode >> 6) & ((1 << 20) - 1));
	if (bcode < (1 << 10))
		bcode <<= 10;

	/*
	 * (A short test says that IRIX 5.3 sends SIGTRAP for all break
	 * insns, even for break codes that indicate arithmetic failures.
	 * Weird ...)
	 * But should we continue the brokenness???  --macro
	 */
	switch (bcode) {
	case BRK_OVERFLOW << 10:
	case BRK_DIVZERO << 10:
701
		die_if_kernel("Break instruction in kernel code", regs);
L
Linus Torvalds 已提交
702 703 704 705 706 707
		if (bcode == (BRK_DIVZERO << 10))
			info.si_code = FPE_INTDIV;
		else
			info.si_code = FPE_INTOVF;
		info.si_signo = SIGFPE;
		info.si_errno = 0;
R
Ralf Baechle 已提交
708
		info.si_addr = (void __user *) regs->cp0_epc;
L
Linus Torvalds 已提交
709 710
		force_sig_info(SIGFPE, &info, current);
		break;
711 712 713
	case BRK_BUG:
		die("Kernel bug detected", regs);
		break;
L
Linus Torvalds 已提交
714
	default:
715
		die_if_kernel("Break instruction in kernel code", regs);
L
Linus Torvalds 已提交
716 717
		force_sig(SIGTRAP, current);
	}
718
	return;
719 720 721

out_sigsegv:
	force_sig(SIGSEGV, current);
L
Linus Torvalds 已提交
722 723 724 725 726 727 728
}

asmlinkage void do_tr(struct pt_regs *regs)
{
	unsigned int opcode, tcode = 0;
	siginfo_t info;

729
	if (__get_user(opcode, (unsigned int __user *) exception_epc(regs)))
730
		goto out_sigsegv;
L
Linus Torvalds 已提交
731 732 733 734 735 736 737 738 739 740 741 742 743 744

	/* Immediate versions don't provide a code.  */
	if (!(opcode & OPCODE))
		tcode = ((opcode >> 6) & ((1 << 10) - 1));

	/*
	 * (A short test says that IRIX 5.3 sends SIGTRAP for all trap
	 * insns, even for trap codes that indicate arithmetic failures.
	 * Weird ...)
	 * But should we continue the brokenness???  --macro
	 */
	switch (tcode) {
	case BRK_OVERFLOW:
	case BRK_DIVZERO:
745
		die_if_kernel("Trap instruction in kernel code", regs);
L
Linus Torvalds 已提交
746 747 748 749 750 751
		if (tcode == BRK_DIVZERO)
			info.si_code = FPE_INTDIV;
		else
			info.si_code = FPE_INTOVF;
		info.si_signo = SIGFPE;
		info.si_errno = 0;
R
Ralf Baechle 已提交
752
		info.si_addr = (void __user *) regs->cp0_epc;
L
Linus Torvalds 已提交
753 754
		force_sig_info(SIGFPE, &info, current);
		break;
755 756 757
	case BRK_BUG:
		die("Kernel bug detected", regs);
		break;
L
Linus Torvalds 已提交
758
	default:
759
		die_if_kernel("Trap instruction in kernel code", regs);
L
Linus Torvalds 已提交
760 761
		force_sig(SIGTRAP, current);
	}
762
	return;
763 764 765

out_sigsegv:
	force_sig(SIGSEGV, current);
L
Linus Torvalds 已提交
766 767 768 769 770 771 772 773 774 775
}

asmlinkage void do_ri(struct pt_regs *regs)
{
	die_if_kernel("Reserved instruction in kernel code", regs);

	if (!cpu_has_llsc)
		if (!simulate_llsc(regs))
			return;

R
Ralf Baechle 已提交
776 777 778
	if (!simulate_rdhwr(regs))
		return;

L
Linus Torvalds 已提交
779 780 781
	force_sig(SIGILL, current);
}

782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802
/*
 * MIPS MT processors may have fewer FPU contexts than CPU threads. If we've
 * emulated more than some threshold number of instructions, force migration to
 * a "CPU" that has FP support.
 */
static void mt_ase_fp_affinity(void)
{
#ifdef CONFIG_MIPS_MT_FPAFF
	if (mt_fpemul_threshold > 0 &&
	     ((current->thread.emulated_fp++ > mt_fpemul_threshold))) {
		/*
		 * If there's no FPU present, or if the application has already
		 * restricted the allowed set to exclude any CPUs with FPUs,
		 * we'll skip the procedure.
		 */
		if (cpus_intersects(current->cpus_allowed, mt_fpu_cpumask)) {
			cpumask_t tmask;

			cpus_and(tmask, current->thread.user_cpus_allowed,
			         mt_fpu_cpumask);
			set_cpus_allowed(current, tmask);
803
			set_thread_flag(TIF_FPUBOUND);
804 805 806 807 808
		}
	}
#endif /* CONFIG_MIPS_MT_FPAFF */
}

L
Linus Torvalds 已提交
809 810 811 812
asmlinkage void do_cpu(struct pt_regs *regs)
{
	unsigned int cpid;

813 814
	die_if_kernel("do_cpu invoked from kernel context!", regs);

L
Linus Torvalds 已提交
815 816 817 818
	cpid = (regs->cp0_cause >> CAUSEB_CE) & 3;

	switch (cpid) {
	case 0:
R
Ralf Baechle 已提交
819 820 821
		if (!cpu_has_llsc)
			if (!simulate_llsc(regs))
				return;
L
Linus Torvalds 已提交
822

R
Ralf Baechle 已提交
823
		if (!simulate_rdhwr(regs))
L
Linus Torvalds 已提交
824
			return;
R
Ralf Baechle 已提交
825

L
Linus Torvalds 已提交
826 827 828
		break;

	case 1:
829 830 831
		if (used_math())	/* Using the FPU again.  */
			own_fpu(1);
		else {			/* First time FPU user.  */
L
Linus Torvalds 已提交
832 833 834 835
			init_fpu();
			set_used_math();
		}

836
		if (!raw_cpu_has_fpu) {
837 838 839
			int sig;
			sig = fpu_emulator_cop1Handler(regs,
						&current->thread.fpu, 0);
L
Linus Torvalds 已提交
840 841
			if (sig)
				force_sig(sig, current);
842 843
			else
				mt_ase_fp_affinity();
L
Linus Torvalds 已提交
844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862
		}

		return;

	case 2:
	case 3:
		break;
	}

	force_sig(SIGILL, current);
}

asmlinkage void do_mdmx(struct pt_regs *regs)
{
	force_sig(SIGILL, current);
}

asmlinkage void do_watch(struct pt_regs *regs)
{
M
Marc St-Jean 已提交
863 864 865 866 867
	if (board_watchpoint_handler) {
		(*board_watchpoint_handler)(regs);
		return;
	}

L
Linus Torvalds 已提交
868 869 870 871 872 873 874 875 876 877 878
	/*
	 * We use the watch exception where available to detect stack
	 * overflows.
	 */
	dump_tlb_all();
	show_regs(regs);
	panic("Caught WATCH exception - probably caused by stack overflow.");
}

asmlinkage void do_mcheck(struct pt_regs *regs)
{
879 880 881
	const int field = 2 * sizeof(unsigned long);
	int multi_match = regs->cp0_status & ST0_TS;

L
Linus Torvalds 已提交
882
	show_regs(regs);
883 884 885 886 887 888 889 890 891 892 893

	if (multi_match) {
		printk("Index   : %0x\n", read_c0_index());
		printk("Pagemask: %0x\n", read_c0_pagemask());
		printk("EntryHi : %0*lx\n", field, read_c0_entryhi());
		printk("EntryLo0: %0*lx\n", field, read_c0_entrylo0());
		printk("EntryLo1: %0*lx\n", field, read_c0_entrylo1());
		printk("\n");
		dump_tlb_all();
	}

894
	show_code((unsigned int __user *) regs->cp0_epc);
895

L
Linus Torvalds 已提交
896 897 898 899 900 901
	/*
	 * Some chips may have other causes of machine check (e.g. SB1
	 * graduation timer)
	 */
	panic("Caught Machine Check exception - %scaused by multiple "
	      "matching entries in the TLB.",
902
	      (multi_match) ? "" : "not ");
L
Linus Torvalds 已提交
903 904
}

R
Ralf Baechle 已提交
905 906
asmlinkage void do_mt(struct pt_regs *regs)
{
907 908 909 910 911 912
	int subcode;

	subcode = (read_vpe_c0_vpecontrol() & VPECONTROL_EXCPT)
			>> VPECONTROL_EXCPT_SHIFT;
	switch (subcode) {
	case 0:
913
		printk(KERN_DEBUG "Thread Underflow\n");
914 915
		break;
	case 1:
916
		printk(KERN_DEBUG "Thread Overflow\n");
917 918
		break;
	case 2:
919
		printk(KERN_DEBUG "Invalid YIELD Qualifier\n");
920 921
		break;
	case 3:
922
		printk(KERN_DEBUG "Gating Storage Exception\n");
923 924
		break;
	case 4:
925
		printk(KERN_DEBUG "YIELD Scheduler Exception\n");
926 927
		break;
	case 5:
928
		printk(KERN_DEBUG "Gating Storage Schedulier Exception\n");
929 930
		break;
	default:
931
		printk(KERN_DEBUG "*** UNKNOWN THREAD EXCEPTION %d ***\n",
932 933 934
			subcode);
		break;
	}
R
Ralf Baechle 已提交
935 936 937 938 939 940
	die_if_kernel("MIPS MT Thread exception in kernel", regs);

	force_sig(SIGILL, current);
}


941 942 943 944 945 946 947 948
asmlinkage void do_dsp(struct pt_regs *regs)
{
	if (cpu_has_dsp)
		panic("Unexpected DSP exception\n");

	force_sig(SIGILL, current);
}

L
Linus Torvalds 已提交
949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966
asmlinkage void do_reserved(struct pt_regs *regs)
{
	/*
	 * Game over - no way to handle this if it ever occurs.  Most probably
	 * caused by a new unknown cpu type or after another deadly
	 * hard/software error.
	 */
	show_regs(regs);
	panic("Caught reserved exception %ld - should not happen.",
	      (regs->cp0_cause & 0x7f) >> 2);
}

/*
 * Some MIPS CPUs can enable/disable for cache parity detection, but do
 * it different ways.
 */
static inline void parity_protection_init(void)
{
967
	switch (current_cpu_type()) {
L
Linus Torvalds 已提交
968
	case CPU_24K:
969
	case CPU_34K:
L
Linus Torvalds 已提交
970
	case CPU_5KC:
971 972 973 974 975
		write_c0_ecc(0x80000000);
		back_to_back_c0_hazard();
		/* Set the PE bit (bit 31) in the c0_errctl register. */
		printk(KERN_INFO "Cache parity protection %sabled\n",
		       (read_c0_ecc() & 0x80000000) ? "en" : "dis");
L
Linus Torvalds 已提交
976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012
		break;
	case CPU_20KC:
	case CPU_25KF:
		/* Clear the DE bit (bit 16) in the c0_status register. */
		printk(KERN_INFO "Enable cache parity protection for "
		       "MIPS 20KC/25KF CPUs.\n");
		clear_c0_status(ST0_DE);
		break;
	default:
		break;
	}
}

asmlinkage void cache_parity_error(void)
{
	const int field = 2 * sizeof(unsigned long);
	unsigned int reg_val;

	/* For the moment, report the problem and hang. */
	printk("Cache error exception:\n");
	printk("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
	reg_val = read_c0_cacheerr();
	printk("c0_cacheerr == %08x\n", reg_val);

	printk("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
	       reg_val & (1<<30) ? "secondary" : "primary",
	       reg_val & (1<<31) ? "data" : "insn");
	printk("Error bits: %s%s%s%s%s%s%s\n",
	       reg_val & (1<<29) ? "ED " : "",
	       reg_val & (1<<28) ? "ET " : "",
	       reg_val & (1<<26) ? "EE " : "",
	       reg_val & (1<<25) ? "EB " : "",
	       reg_val & (1<<24) ? "EI " : "",
	       reg_val & (1<<23) ? "E1 " : "",
	       reg_val & (1<<22) ? "E0 " : "");
	printk("IDX: 0x%08x\n", reg_val & ((1<<22)-1));

1013
#if defined(CONFIG_CPU_MIPS32) || defined(CONFIG_CPU_MIPS64)
L
Linus Torvalds 已提交
1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033
	if (reg_val & (1<<22))
		printk("DErrAddr0: 0x%0*lx\n", field, read_c0_derraddr0());

	if (reg_val & (1<<23))
		printk("DErrAddr1: 0x%0*lx\n", field, read_c0_derraddr1());
#endif

	panic("Can't handle the cache error!");
}

/*
 * SDBBP EJTAG debug exception handler.
 * We skip the instruction and return to the next instruction.
 */
void ejtag_exception_handler(struct pt_regs *regs)
{
	const int field = 2 * sizeof(unsigned long);
	unsigned long depc, old_epc;
	unsigned int debug;

1034
	printk(KERN_DEBUG "SDBBP EJTAG debug exception - not handled yet, just ignored!\n");
L
Linus Torvalds 已提交
1035 1036
	depc = read_c0_depc();
	debug = read_c0_debug();
1037
	printk(KERN_DEBUG "c0_depc = %0*lx, DEBUG = %08x\n", field, depc, debug);
L
Linus Torvalds 已提交
1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054
	if (debug & 0x80000000) {
		/*
		 * In branch delay slot.
		 * We cheat a little bit here and use EPC to calculate the
		 * debug return address (DEPC). EPC is restored after the
		 * calculation.
		 */
		old_epc = regs->cp0_epc;
		regs->cp0_epc = depc;
		__compute_return_epc(regs);
		depc = regs->cp0_epc;
		regs->cp0_epc = old_epc;
	} else
		depc += 4;
	write_c0_depc(depc);

#if 0
1055
	printk(KERN_DEBUG "\n\n----- Enable EJTAG single stepping ----\n\n");
L
Linus Torvalds 已提交
1056 1057 1058 1059 1060 1061 1062
	write_c0_debug(debug | 0x100);
#endif
}

/*
 * NMI exception handler.
 */
1063
NORET_TYPE void ATTRIB_NORET nmi_exception_handler(struct pt_regs *regs)
L
Linus Torvalds 已提交
1064
{
1065
	bust_spinlocks(1);
L
Linus Torvalds 已提交
1066 1067 1068 1069
	printk("NMI taken!!!!\n");
	die("NMI", regs);
}

1070 1071 1072
#define VECTORSPACING 0x100	/* for EI/VI mode */

unsigned long ebase;
L
Linus Torvalds 已提交
1073
unsigned long exception_handlers[32];
1074
unsigned long vi_handlers[64];
L
Linus Torvalds 已提交
1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087

/*
 * As a side effect of the way this is implemented we're limited
 * to interrupt handlers in the address range from
 * KSEG0 <= x < KSEG0 + 256mb on the Nevada.  Oh well ...
 */
void *set_except_vector(int n, void *addr)
{
	unsigned long handler = (unsigned long) addr;
	unsigned long old_handler = exception_handlers[n];

	exception_handlers[n] = handler;
	if (n == 0 && cpu_has_divec) {
1088 1089
		*(u32 *)(ebase + 0x200) = 0x08000000 |
					  (0x03ffffff & (handler >> 2));
1090 1091 1092 1093 1094
		flush_icache_range(ebase + 0x200, ebase + 0x204);
	}
	return (void *)old_handler;
}

1095
#ifdef CONFIG_CPU_MIPSR2_SRS
1096
/*
1097
 * MIPSR2 shadow register set allocation
1098 1099 1100
 * FIXME: SMP...
 */

1101 1102 1103 1104 1105 1106 1107 1108 1109
static struct shadow_registers {
	/*
	 * Number of shadow register sets supported
	 */
	unsigned long sr_supported;
	/*
	 * Bitmap of allocated shadow registers
	 */
	unsigned long sr_allocated;
1110 1111
} shadow_registers;

R
Ralf Baechle 已提交
1112
static void mips_srs_init(void)
1113 1114
{
	shadow_registers.sr_supported = ((read_c0_srsctl() >> 26) & 0x0f) + 1;
1115
	printk(KERN_INFO "%ld MIPSR2 register sets available\n",
1116
	       shadow_registers.sr_supported);
1117 1118 1119 1120 1121 1122 1123 1124
	shadow_registers.sr_allocated = 1;	/* Set 0 used by kernel */
}

int mips_srs_max(void)
{
	return shadow_registers.sr_supported;
}

R
Ralf Baechle 已提交
1125
int mips_srs_alloc(void)
1126 1127 1128 1129
{
	struct shadow_registers *sr = &shadow_registers;
	int set;

1130 1131 1132 1133
again:
	set = find_first_zero_bit(&sr->sr_allocated, sr->sr_supported);
	if (set >= sr->sr_supported)
		return -1;
1134

1135 1136
	if (test_and_set_bit(set, &sr->sr_allocated))
		goto again;
1137

1138
	return set;
1139 1140
}

1141
void mips_srs_free(int set)
1142 1143 1144
{
	struct shadow_registers *sr = &shadow_registers;

1145
	clear_bit(set, &sr->sr_allocated);
1146 1147
}

1148 1149 1150 1151 1152 1153
static asmlinkage void do_default_vi(void)
{
	show_regs(get_irq_regs());
	panic("Caught unexpected vectored interrupt.");
}

1154
static void *set_vi_srs_handler(int n, vi_handler_t addr, int srs)
1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166
{
	unsigned long handler;
	unsigned long old_handler = vi_handlers[n];
	u32 *w;
	unsigned char *b;

	if (!cpu_has_veic && !cpu_has_vint)
		BUG();

	if (addr == NULL) {
		handler = (unsigned long) do_default_vi;
		srs = 0;
1167
	} else
1168 1169 1170 1171 1172 1173 1174 1175 1176 1177
		handler = (unsigned long) addr;
	vi_handlers[n] = (unsigned long) addr;

	b = (unsigned char *)(ebase + 0x200 + n*VECTORSPACING);

	if (srs >= mips_srs_max())
		panic("Shadow register set %d not supported", srs);

	if (cpu_has_veic) {
		if (board_bind_eic_interrupt)
1178
			board_bind_eic_interrupt(n, srs);
1179
	} else if (cpu_has_vint) {
1180 1181
		/* SRSMap is only defined if shadow sets are implemented */
		if (mips_srs_max() > 1)
1182
			change_c0_srsmap(0xf << n*4, srs << n*4);
1183 1184 1185 1186 1187 1188 1189 1190 1191 1192
	}

	if (srs == 0) {
		/*
		 * If no shadow set is selected then use the default handler
		 * that does normal register saving and a standard interrupt exit
		 */

		extern char except_vec_vi, except_vec_vi_lui;
		extern char except_vec_vi_ori, except_vec_vi_end;
1193 1194 1195 1196 1197 1198 1199 1200 1201
#ifdef CONFIG_MIPS_MT_SMTC
		/*
		 * We need to provide the SMTC vectored interrupt handler
		 * not only with the address of the handler, but with the
		 * Status.IM bit to be masked before going there.
		 */
		extern char except_vec_vi_mori;
		const int mori_offset = &except_vec_vi_mori - &except_vec_vi;
#endif /* CONFIG_MIPS_MT_SMTC */
1202 1203 1204 1205 1206 1207 1208 1209 1210
		const int handler_len = &except_vec_vi_end - &except_vec_vi;
		const int lui_offset = &except_vec_vi_lui - &except_vec_vi;
		const int ori_offset = &except_vec_vi_ori - &except_vec_vi;

		if (handler_len > VECTORSPACING) {
			/*
			 * Sigh... panicing won't help as the console
			 * is probably not configured :(
			 */
1211
			panic("VECTORSPACING too small");
1212 1213
		}

1214
		memcpy(b, &except_vec_vi, handler_len);
1215
#ifdef CONFIG_MIPS_MT_SMTC
1216 1217
		BUG_ON(n > 7);	/* Vector index %d exceeds SMTC maximum. */

1218 1219 1220
		w = (u32 *)(b + mori_offset);
		*w = (*w & 0xffff0000) | (0x100 << n);
#endif /* CONFIG_MIPS_MT_SMTC */
1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237
		w = (u32 *)(b + lui_offset);
		*w = (*w & 0xffff0000) | (((u32)handler >> 16) & 0xffff);
		w = (u32 *)(b + ori_offset);
		*w = (*w & 0xffff0000) | ((u32)handler & 0xffff);
		flush_icache_range((unsigned long)b, (unsigned long)(b+handler_len));
	}
	else {
		/*
		 * In other cases jump directly to the interrupt handler
		 *
		 * It is the handlers responsibility to save registers if required
		 * (eg hi/lo) and return from the exception using "eret"
		 */
		w = (u32 *)b;
		*w++ = 0x08000000 | (((u32)handler >> 2) & 0x03fffff); /* j handler */
		*w = 0;
		flush_icache_range((unsigned long)b, (unsigned long)(b+8));
L
Linus Torvalds 已提交
1238
	}
1239

L
Linus Torvalds 已提交
1240 1241 1242
	return (void *)old_handler;
}

1243
void *set_vi_handler(int n, vi_handler_t addr)
1244
{
R
Ralf Baechle 已提交
1245
	return set_vi_srs_handler(n, addr, 0);
1246
}
1247 1248 1249 1250 1251 1252 1253 1254

#else

static inline void mips_srs_init(void)
{
}

#endif /* CONFIG_CPU_MIPSR2_SRS */
1255

L
Linus Torvalds 已提交
1256 1257 1258
/*
 * This is used by native signal handling
 */
1259 1260
asmlinkage int (*save_fp_context)(struct sigcontext __user *sc);
asmlinkage int (*restore_fp_context)(struct sigcontext __user *sc);
L
Linus Torvalds 已提交
1261

1262 1263
extern asmlinkage int _save_fp_context(struct sigcontext __user *sc);
extern asmlinkage int _restore_fp_context(struct sigcontext __user *sc);
L
Linus Torvalds 已提交
1264

1265 1266
extern asmlinkage int fpu_emulator_save_context(struct sigcontext __user *sc);
extern asmlinkage int fpu_emulator_restore_context(struct sigcontext __user *sc);
L
Linus Torvalds 已提交
1267

1268
#ifdef CONFIG_SMP
1269
static int smp_save_fp_context(struct sigcontext __user *sc)
1270
{
1271
	return raw_cpu_has_fpu
1272 1273 1274 1275
	       ? _save_fp_context(sc)
	       : fpu_emulator_save_context(sc);
}

1276
static int smp_restore_fp_context(struct sigcontext __user *sc)
1277
{
1278
	return raw_cpu_has_fpu
1279 1280 1281 1282 1283
	       ? _restore_fp_context(sc)
	       : fpu_emulator_restore_context(sc);
}
#endif

L
Linus Torvalds 已提交
1284 1285
static inline void signal_init(void)
{
1286 1287 1288 1289 1290
#ifdef CONFIG_SMP
	/* For now just do the cpu_has_fpu check when the functions are invoked */
	save_fp_context = smp_save_fp_context;
	restore_fp_context = smp_restore_fp_context;
#else
L
Linus Torvalds 已提交
1291 1292 1293 1294 1295 1296 1297
	if (cpu_has_fpu) {
		save_fp_context = _save_fp_context;
		restore_fp_context = _restore_fp_context;
	} else {
		save_fp_context = fpu_emulator_save_context;
		restore_fp_context = fpu_emulator_restore_context;
	}
1298
#endif
L
Linus Torvalds 已提交
1299 1300 1301 1302 1303 1304 1305
}

#ifdef CONFIG_MIPS32_COMPAT

/*
 * This is used by 32-bit signal stuff on the 64-bit kernel
 */
1306 1307
asmlinkage int (*save_fp_context32)(struct sigcontext32 __user *sc);
asmlinkage int (*restore_fp_context32)(struct sigcontext32 __user *sc);
L
Linus Torvalds 已提交
1308

1309 1310
extern asmlinkage int _save_fp_context32(struct sigcontext32 __user *sc);
extern asmlinkage int _restore_fp_context32(struct sigcontext32 __user *sc);
L
Linus Torvalds 已提交
1311

1312 1313
extern asmlinkage int fpu_emulator_save_context32(struct sigcontext32 __user *sc);
extern asmlinkage int fpu_emulator_restore_context32(struct sigcontext32 __user *sc);
L
Linus Torvalds 已提交
1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328

static inline void signal32_init(void)
{
	if (cpu_has_fpu) {
		save_fp_context32 = _save_fp_context32;
		restore_fp_context32 = _restore_fp_context32;
	} else {
		save_fp_context32 = fpu_emulator_save_context32;
		restore_fp_context32 = fpu_emulator_restore_context32;
	}
}
#endif

extern void cpu_cache_init(void);
extern void tlb_init(void);
1329
extern void flush_tlb_handlers(void);
L
Linus Torvalds 已提交
1330 1331 1332 1333 1334

void __init per_cpu_trap_init(void)
{
	unsigned int cpu = smp_processor_id();
	unsigned int status_set = ST0_CU0;
1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348
#ifdef CONFIG_MIPS_MT_SMTC
	int secondaryTC = 0;
	int bootTC = (cpu == 0);

	/*
	 * Only do per_cpu_trap_init() for first TC of Each VPE.
	 * Note that this hack assumes that the SMTC init code
	 * assigns TCs consecutively and in ascending order.
	 */

	if (((read_c0_tcbind() & TCBIND_CURTC) != 0) &&
	    ((read_c0_tcbind() & TCBIND_CURVPE) == cpu_data[cpu - 1].vpe_id))
		secondaryTC = 1;
#endif /* CONFIG_MIPS_MT_SMTC */
L
Linus Torvalds 已提交
1349 1350 1351 1352 1353 1354 1355

	/*
	 * Disable coprocessors and select 32-bit or 64-bit addressing
	 * and the 16/32 or 32/32 FPR register model.  Reset the BEV
	 * flag that some firmware may have left set and the TS bit (for
	 * IP27).  Set XX for ISA IV code to work.
	 */
1356
#ifdef CONFIG_64BIT
L
Linus Torvalds 已提交
1357 1358 1359 1360
	status_set |= ST0_FR|ST0_KX|ST0_SX|ST0_UX;
#endif
	if (current_cpu_data.isa_level == MIPS_CPU_ISA_IV)
		status_set |= ST0_XX;
R
Ralf Baechle 已提交
1361
	change_c0_status(ST0_CU|ST0_MX|ST0_RE|ST0_FR|ST0_BEV|ST0_TS|ST0_KX|ST0_SX|ST0_UX,
L
Linus Torvalds 已提交
1362 1363
			 status_set);

1364 1365 1366
	if (cpu_has_dsp)
		set_c0_status(ST0_MX);

1367
#ifdef CONFIG_CPU_MIPSR2
1368 1369 1370 1371 1372 1373 1374 1375
	if (cpu_has_mips_r2) {
		unsigned int enable = 0x0000000f;

		if (cpu_has_userlocal)
			enable |= (1 << 29);

		write_c0_hwrena(enable);
	}
1376 1377
#endif

1378 1379 1380 1381
#ifdef CONFIG_MIPS_MT_SMTC
	if (!secondaryTC) {
#endif /* CONFIG_MIPS_MT_SMTC */

1382
	if (cpu_has_veic || cpu_has_vint) {
1383
		write_c0_ebase(ebase);
1384
		/* Setting vector spacing enables EI/VI mode  */
1385
		change_c0_intctl(0x3e0, VECTORSPACING);
1386
	}
R
Ralf Baechle 已提交
1387 1388 1389 1390 1391 1392 1393 1394
	if (cpu_has_divec) {
		if (cpu_has_mipsmt) {
			unsigned int vpflags = dvpe();
			set_c0_cause(CAUSEF_IV);
			evpe(vpflags);
		} else
			set_c0_cause(CAUSEF_IV);
	}
1395 1396 1397 1398 1399 1400 1401 1402

	/*
	 * Before R2 both interrupt numbers were fixed to 7, so on R2 only:
	 *
	 *  o read IntCtl.IPTI to determine the timer interrupt
	 *  o read IntCtl.IPPCI to determine the performance counter interrupt
	 */
	if (cpu_has_mips_r2) {
1403 1404
		cp0_compare_irq = (read_c0_intctl() >> 29) & 7;
		cp0_perfcount_irq = (read_c0_intctl() >> 26) & 7;
1405
		if (cp0_perfcount_irq == cp0_compare_irq)
1406
			cp0_perfcount_irq = -1;
1407 1408 1409
	} else {
		cp0_compare_irq = CP0_LEGACY_COMPARE_IRQ;
		cp0_perfcount_irq = -1;
1410 1411
	}

1412 1413 1414
#ifdef CONFIG_MIPS_MT_SMTC
	}
#endif /* CONFIG_MIPS_MT_SMTC */
L
Linus Torvalds 已提交
1415 1416 1417 1418 1419 1420 1421 1422 1423

	cpu_data[cpu].asid_cache = ASID_FIRST_VERSION;
	TLBMISS_HANDLER_SETUP();

	atomic_inc(&init_mm.mm_count);
	current->active_mm = &init_mm;
	BUG_ON(current->mm);
	enter_lazy_tlb(&init_mm, current);

1424 1425 1426 1427 1428 1429
#ifdef CONFIG_MIPS_MT_SMTC
	if (bootTC) {
#endif /* CONFIG_MIPS_MT_SMTC */
		cpu_cache_init();
		tlb_init();
#ifdef CONFIG_MIPS_MT_SMTC
1430 1431 1432 1433 1434 1435 1436
	} else if (!secondaryTC) {
		/*
		 * First TC in non-boot VPE must do subset of tlb_init()
		 * for MMU countrol registers.
		 */
		write_c0_pagemask(PM_DEFAULT_MASK);
		write_c0_wired(0);
1437 1438
	}
#endif /* CONFIG_MIPS_MT_SMTC */
L
Linus Torvalds 已提交
1439 1440
}

1441
/* Install CPU exception handler */
1442
void __init set_handler(unsigned long offset, void *addr, unsigned long size)
1443 1444 1445 1446 1447
{
	memcpy((void *)(ebase + offset), addr, size);
	flush_icache_range(ebase + offset, ebase + offset + size);
}

1448 1449 1450
static char panic_null_cerr[] __initdata =
	"Trying to set NULL cache error exception handler";

1451
/* Install uncached CPU exception handler */
1452
void __init set_uncached_handler(unsigned long offset, void *addr, unsigned long size)
1453 1454 1455 1456 1457 1458 1459 1460
{
#ifdef CONFIG_32BIT
	unsigned long uncached_ebase = KSEG1ADDR(ebase);
#endif
#ifdef CONFIG_64BIT
	unsigned long uncached_ebase = TO_UNCAC(ebase);
#endif

1461 1462 1463
	if (!addr)
		panic(panic_null_cerr);

1464 1465 1466
	memcpy((void *)(uncached_ebase + offset), addr, size);
}

1467 1468 1469 1470 1471 1472 1473 1474 1475
static int __initdata rdhwr_noopt;
static int __init set_rdhwr_noopt(char *str)
{
	rdhwr_noopt = 1;
	return 1;
}

__setup("rdhwr_noopt", set_rdhwr_noopt);

L
Linus Torvalds 已提交
1476 1477 1478 1479 1480 1481
void __init trap_init(void)
{
	extern char except_vec3_generic, except_vec3_r4000;
	extern char except_vec4;
	unsigned long i;

1482
	if (cpu_has_veic || cpu_has_vint)
1483
		ebase = (unsigned long) alloc_bootmem_low_pages(0x200 + VECTORSPACING*64);
1484 1485 1486 1487 1488
	else
		ebase = CAC_BASE;

	mips_srs_init();

L
Linus Torvalds 已提交
1489 1490 1491 1492 1493 1494 1495
	per_cpu_trap_init();

	/*
	 * Copy the generic exception handlers to their final destination.
	 * This will be overriden later as suitable for a particular
	 * configuration.
	 */
1496
	set_handler(0x180, &except_vec3_generic, 0x80);
L
Linus Torvalds 已提交
1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507

	/*
	 * Setup default vectors
	 */
	for (i = 0; i <= 31; i++)
		set_except_vector(i, handle_reserved);

	/*
	 * Copy the EJTAG debug exception vector handler code to it's final
	 * destination.
	 */
1508
	if (cpu_has_ejtag && board_ejtag_handler_setup)
1509
		board_ejtag_handler_setup();
L
Linus Torvalds 已提交
1510 1511 1512 1513 1514 1515 1516 1517

	/*
	 * Only some CPUs have the watch exceptions.
	 */
	if (cpu_has_watch)
		set_except_vector(23, handle_watch);

	/*
1518
	 * Initialise interrupt handlers
L
Linus Torvalds 已提交
1519
	 */
1520 1521 1522
	if (cpu_has_veic || cpu_has_vint) {
		int nvec = cpu_has_veic ? 64 : 8;
		for (i = 0; i < nvec; i++)
R
Ralf Baechle 已提交
1523
			set_vi_handler(i, NULL);
1524 1525 1526
	}
	else if (cpu_has_divec)
		set_handler(0x200, &except_vec4, 0x8);
L
Linus Torvalds 已提交
1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541

	/*
	 * Some CPUs can enable/disable for cache parity detection, but does
	 * it different ways.
	 */
	parity_protection_init();

	/*
	 * The Data Bus Errors / Instruction Bus Errors are signaled
	 * by external hardware.  Therefore these two exceptions
	 * may have board specific handlers.
	 */
	if (board_be_init)
		board_be_init();

1542
	set_except_vector(0, handle_int);
L
Linus Torvalds 已提交
1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554
	set_except_vector(1, handle_tlbm);
	set_except_vector(2, handle_tlbl);
	set_except_vector(3, handle_tlbs);

	set_except_vector(4, handle_adel);
	set_except_vector(5, handle_ades);

	set_except_vector(6, handle_ibe);
	set_except_vector(7, handle_dbe);

	set_except_vector(8, handle_sys);
	set_except_vector(9, handle_bp);
1555 1556 1557
	set_except_vector(10, rdhwr_noopt ? handle_ri :
			  (cpu_has_vtag_icache ?
			   handle_ri_rdhwr_vivt : handle_ri_rdhwr));
L
Linus Torvalds 已提交
1558 1559 1560 1561
	set_except_vector(11, handle_cpu);
	set_except_vector(12, handle_ov);
	set_except_vector(13, handle_tr);

1562 1563
	if (current_cpu_type() == CPU_R6000 ||
	    current_cpu_type() == CPU_R6000A) {
L
Linus Torvalds 已提交
1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575
		/*
		 * The R6000 is the only R-series CPU that features a machine
		 * check exception (similar to the R4000 cache error) and
		 * unaligned ldc1/sdc1 exception.  The handlers have not been
		 * written yet.  Well, anyway there is no R6000 machine on the
		 * current list of targets for Linux/MIPS.
		 * (Duh, crap, there is someone with a triple R6k machine)
		 */
		//set_except_vector(14, handle_mc);
		//set_except_vector(15, handle_ndc);
	}

1576 1577 1578 1579

	if (board_nmi_handler_setup)
		board_nmi_handler_setup();

1580 1581 1582 1583 1584 1585 1586 1587
	if (cpu_has_fpu && !cpu_has_nofpuex)
		set_except_vector(15, handle_fpe);

	set_except_vector(22, handle_mdmx);

	if (cpu_has_mcheck)
		set_except_vector(24, handle_mcheck);

R
Ralf Baechle 已提交
1588 1589 1590
	if (cpu_has_mipsmt)
		set_except_vector(25, handle_mt);

1591
	set_except_vector(26, handle_dsp);
1592 1593 1594 1595 1596 1597 1598 1599 1600

	if (cpu_has_vce)
		/* Special exception: R4[04]00 uses also the divec space. */
		memcpy((void *)(CAC_BASE + 0x180), &except_vec3_r4000, 0x100);
	else if (cpu_has_4kex)
		memcpy((void *)(CAC_BASE + 0x180), &except_vec3_generic, 0x80);
	else
		memcpy((void *)(CAC_BASE + 0x080), &except_vec3_generic, 0x80);

L
Linus Torvalds 已提交
1601 1602 1603 1604 1605
	signal_init();
#ifdef CONFIG_MIPS32_COMPAT
	signal32_init();
#endif

1606
	flush_icache_range(ebase, ebase + 0x400);
1607
	flush_tlb_handlers();
L
Linus Torvalds 已提交
1608
}