radeon_kms.c 25.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28
#include <drm/drmP.h>
29
#include "radeon.h"
30
#include <drm/radeon_drm.h>
31
#include "radeon_asic.h"
32

33
#include <linux/vga_switcheroo.h>
34
#include <linux/slab.h>
35
#include <linux/pm_runtime.h>
36 37

#if defined(CONFIG_VGA_SWITCHEROO)
38
bool radeon_has_atpx(void);
39
#else
40
static inline bool radeon_has_atpx(void) { return false; }
41 42
#endif

A
Alex Deucher 已提交
43 44 45 46 47 48 49 50 51 52 53
/**
 * radeon_driver_unload_kms - Main unload function for KMS.
 *
 * @dev: drm dev pointer
 *
 * This is the main unload function for KMS (all asics).
 * It calls radeon_modeset_fini() to tear down the
 * displays, and radeon_device_fini() to tear down
 * the rest of the device (CP, writeback, etc.).
 * Returns 0 on success.
 */
54 55 56 57 58 59
int radeon_driver_unload_kms(struct drm_device *dev)
{
	struct radeon_device *rdev = dev->dev_private;

	if (rdev == NULL)
		return 0;
60

61 62
	if (rdev->rmmio == NULL)
		goto done_free;
63 64 65

	pm_runtime_get_sync(dev->dev);

66
	radeon_acpi_fini(rdev);
67
	
68 69
	radeon_modeset_fini(rdev);
	radeon_device_fini(rdev);
70 71

done_free:
72 73 74 75
	kfree(rdev);
	dev->dev_private = NULL;
	return 0;
}
76

A
Alex Deucher 已提交
77 78 79 80 81 82 83 84 85 86 87 88 89
/**
 * radeon_driver_load_kms - Main load function for KMS.
 *
 * @dev: drm dev pointer
 * @flags: device flags
 *
 * This is the main load function for KMS (all asics).
 * It calls radeon_device_init() to set up the non-display
 * parts of the chip (asic init, CP, writeback, etc.), and
 * radeon_modeset_init() to set up the display parts
 * (crtcs, encoders, hotplug detect, etc.).
 * Returns 0 on success, error on failure.
 */
90 91 92
int radeon_driver_load_kms(struct drm_device *dev, unsigned long flags)
{
	struct radeon_device *rdev;
93
	int r, acpi_status;
94 95 96 97 98 99 100 101

	rdev = kzalloc(sizeof(struct radeon_device), GFP_KERNEL);
	if (rdev == NULL) {
		return -ENOMEM;
	}
	dev->dev_private = (void *)rdev;

	/* update BUS flag */
102
	if (drm_pci_device_is_agp(dev)) {
103
		flags |= RADEON_IS_AGP;
J
Jon Mason 已提交
104
	} else if (pci_is_pcie(dev->pdev)) {
105 106 107 108 109
		flags |= RADEON_IS_PCIE;
	} else {
		flags |= RADEON_IS_PCI;
	}

110 111 112 113 114 115 116
	if (radeon_runtime_pm == 1)
		flags |= RADEON_IS_PX;
	else if ((radeon_runtime_pm == -1) &&
		 radeon_has_atpx() &&
		 ((flags & RADEON_IS_IGP) == 0))
		flags |= RADEON_IS_PX;

117 118 119 120 121 122
	/* radeon_device_init should report only fatal error
	 * like memory allocation failure or iomapping failure,
	 * or memory manager initialization failure, it must
	 * properly initialize the GPU MC controller and permit
	 * VRAM allocation
	 */
123 124
	r = radeon_device_init(rdev, dev, dev->pdev, flags);
	if (r) {
125 126
		dev_err(&dev->pdev->dev, "Fatal error during GPU init\n");
		goto out;
127
	}
128

129 130 131 132 133
	/* Again modeset_init should fail only on fatal error
	 * otherwise it should provide enough functionalities
	 * for shadowfb to run
	 */
	r = radeon_modeset_init(rdev);
134 135
	if (r)
		dev_err(&dev->pdev->dev, "Fatal error during modeset init\n");
136 137 138 139 140 141 142 143 144 145 146

	/* Call ACPI methods: require modeset init
	 * but failure is not fatal
	 */
	if (!r) {
		acpi_status = radeon_acpi_init(rdev);
		if (acpi_status)
		dev_dbg(&dev->pdev->dev,
				"Error during ACPI methods call\n");
	}

147
	if (radeon_is_px(dev)) {
148 149 150 151 152 153 154 155
		pm_runtime_use_autosuspend(dev->dev);
		pm_runtime_set_autosuspend_delay(dev->dev, 5000);
		pm_runtime_set_active(dev->dev);
		pm_runtime_allow(dev->dev);
		pm_runtime_mark_last_busy(dev->dev);
		pm_runtime_put_autosuspend(dev->dev);
	}

156 157 158
out:
	if (r)
		radeon_driver_unload_kms(dev);
159 160


161
	return r;
162 163
}

A
Alex Deucher 已提交
164 165 166 167 168 169 170 171 172 173
/**
 * radeon_set_filp_rights - Set filp right.
 *
 * @dev: drm dev pointer
 * @owner: drm file
 * @applier: drm file
 * @value: value
 *
 * Sets the filp rights for the device (all asics).
 */
174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191
static void radeon_set_filp_rights(struct drm_device *dev,
				   struct drm_file **owner,
				   struct drm_file *applier,
				   uint32_t *value)
{
	mutex_lock(&dev->struct_mutex);
	if (*value == 1) {
		/* wants rights */
		if (!*owner)
			*owner = applier;
	} else if (*value == 0) {
		/* revokes rights */
		if (*owner == applier)
			*owner = NULL;
	}
	*value = *owner == applier ? 1 : 0;
	mutex_unlock(&dev->struct_mutex);
}
192 193

/*
194
 * Userspace get information ioctl
195
 */
A
Alex Deucher 已提交
196 197 198 199 200 201 202 203 204 205 206 207
/**
 * radeon_info_ioctl - answer a device specific request.
 *
 * @rdev: radeon device pointer
 * @data: request object
 * @filp: drm filp
 *
 * This function is used to pass device specific parameters to the userspace
 * drivers.  Examples include: pci device id, pipeline parms, tiling params,
 * etc. (all asics).
 * Returns 0 on success, -EINVAL on failure.
 */
208
static int radeon_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
209 210
{
	struct radeon_device *rdev = dev->dev_private;
211
	struct drm_radeon_info *info = data;
212
	struct radeon_mode_info *minfo = &rdev->mode_info;
213 214
	uint32_t *value, value_tmp, *value_ptr, value_size;
	uint64_t value64;
215 216
	struct drm_crtc *crtc;
	int i, found;
217 218

	value_ptr = (uint32_t *)((unsigned long)info->value);
219 220
	value = &value_tmp;
	value_size = sizeof(uint32_t);
221

222 223
	switch (info->request) {
	case RADEON_INFO_DEVICE_ID:
224
		*value = dev->pdev->device;
225 226
		break;
	case RADEON_INFO_NUM_GB_PIPES:
227
		*value = rdev->num_gb_pipes;
228
		break;
229
	case RADEON_INFO_NUM_Z_PIPES:
230
		*value = rdev->num_z_pipes;
231
		break;
232
	case RADEON_INFO_ACCEL_WORKING:
233 234
		/* xf86-video-ati 6.13.0 relies on this being false for evergreen */
		if ((rdev->family >= CHIP_CEDAR) && (rdev->family <= CHIP_HEMLOCK))
235
			*value = false;
236
		else
237
			*value = rdev->accel_working;
238
		break;
239
	case RADEON_INFO_CRTC_FROM_ID:
D
Daniel Vetter 已提交
240
		if (copy_from_user(value, value_ptr, sizeof(uint32_t))) {
241 242 243
			DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
			return -EFAULT;
		}
244 245
		for (i = 0, found = 0; i < rdev->num_crtc; i++) {
			crtc = (struct drm_crtc *)minfo->crtcs[i];
246
			if (crtc && crtc->base.id == *value) {
247
				struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
248
				*value = radeon_crtc->crtc_id;
249 250 251 252 253
				found = 1;
				break;
			}
		}
		if (!found) {
254
			DRM_DEBUG_KMS("unknown crtc id %d\n", *value);
255 256 257
			return -EINVAL;
		}
		break;
258
	case RADEON_INFO_ACCEL_WORKING2:
259
		*value = rdev->accel_working;
260
		break;
261
	case RADEON_INFO_TILING_CONFIG:
262 263 264
		if (rdev->family >= CHIP_BONAIRE)
			*value = rdev->config.cik.tile_config;
		else if (rdev->family >= CHIP_TAHITI)
265
			*value = rdev->config.si.tile_config;
266
		else if (rdev->family >= CHIP_CAYMAN)
267
			*value = rdev->config.cayman.tile_config;
268
		else if (rdev->family >= CHIP_CEDAR)
269
			*value = rdev->config.evergreen.tile_config;
270
		else if (rdev->family >= CHIP_RV770)
271
			*value = rdev->config.rv770.tile_config;
272
		else if (rdev->family >= CHIP_R600)
273
			*value = rdev->config.r600.tile_config;
274
		else {
275
			DRM_DEBUG_KMS("tiling config is r6xx+ only!\n");
276 277
			return -EINVAL;
		}
278
		break;
279
	case RADEON_INFO_WANT_HYPERZ:
280 281 282 283 284 285
		/* The "value" here is both an input and output parameter.
		 * If the input value is 1, filp requests hyper-z access.
		 * If the input value is 0, filp revokes its hyper-z access.
		 *
		 * When returning, the value is 1 if filp owns hyper-z access,
		 * 0 otherwise. */
D
Daniel Vetter 已提交
286
		if (copy_from_user(value, value_ptr, sizeof(uint32_t))) {
287 288 289 290 291
			DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
			return -EFAULT;
		}
		if (*value >= 2) {
			DRM_DEBUG_KMS("WANT_HYPERZ: invalid value %d\n", *value);
292 293
			return -EINVAL;
		}
294
		radeon_set_filp_rights(dev, &rdev->hyperz_filp, filp, value);
295 296 297
		break;
	case RADEON_INFO_WANT_CMASK:
		/* The same logic as Hyper-Z. */
D
Daniel Vetter 已提交
298
		if (copy_from_user(value, value_ptr, sizeof(uint32_t))) {
299 300 301 302 303
			DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
			return -EFAULT;
		}
		if (*value >= 2) {
			DRM_DEBUG_KMS("WANT_CMASK: invalid value %d\n", *value);
304
			return -EINVAL;
305
		}
306
		radeon_set_filp_rights(dev, &rdev->cmask_filp, filp, value);
307
		break;
308 309
	case RADEON_INFO_CLOCK_CRYSTAL_FREQ:
		/* return clock value in KHz */
310
		if (rdev->asic->get_xclk)
311
			*value = radeon_get_xclk(rdev) * 10;
312
		else
313
			*value = rdev->clock.spll.reference_freq * 10;
314
		break;
315
	case RADEON_INFO_NUM_BACKENDS:
316 317 318 319
		if (rdev->family >= CHIP_BONAIRE)
			*value = rdev->config.cik.max_backends_per_se *
				rdev->config.cik.max_shader_engines;
		else if (rdev->family >= CHIP_TAHITI)
320
			*value = rdev->config.si.max_backends_per_se *
321 322
				rdev->config.si.max_shader_engines;
		else if (rdev->family >= CHIP_CAYMAN)
323
			*value = rdev->config.cayman.max_backends_per_se *
324 325
				rdev->config.cayman.max_shader_engines;
		else if (rdev->family >= CHIP_CEDAR)
326
			*value = rdev->config.evergreen.max_backends;
327
		else if (rdev->family >= CHIP_RV770)
328
			*value = rdev->config.rv770.max_backends;
329
		else if (rdev->family >= CHIP_R600)
330
			*value = rdev->config.r600.max_backends;
331 332 333 334
		else {
			return -EINVAL;
		}
		break;
335
	case RADEON_INFO_NUM_TILE_PIPES:
336 337 338
		if (rdev->family >= CHIP_BONAIRE)
			*value = rdev->config.cik.max_tile_pipes;
		else if (rdev->family >= CHIP_TAHITI)
339
			*value = rdev->config.si.max_tile_pipes;
340
		else if (rdev->family >= CHIP_CAYMAN)
341
			*value = rdev->config.cayman.max_tile_pipes;
342
		else if (rdev->family >= CHIP_CEDAR)
343
			*value = rdev->config.evergreen.max_tile_pipes;
344
		else if (rdev->family >= CHIP_RV770)
345
			*value = rdev->config.rv770.max_tile_pipes;
346
		else if (rdev->family >= CHIP_R600)
347
			*value = rdev->config.r600.max_tile_pipes;
348 349 350 351
		else {
			return -EINVAL;
		}
		break;
352
	case RADEON_INFO_FUSION_GART_WORKING:
353
		*value = 1;
354
		break;
355
	case RADEON_INFO_BACKEND_MAP:
356
		if (rdev->family >= CHIP_BONAIRE)
357
			*value = rdev->config.cik.backend_map;
358
		else if (rdev->family >= CHIP_TAHITI)
359
			*value = rdev->config.si.backend_map;
360
		else if (rdev->family >= CHIP_CAYMAN)
361
			*value = rdev->config.cayman.backend_map;
362
		else if (rdev->family >= CHIP_CEDAR)
363
			*value = rdev->config.evergreen.backend_map;
364
		else if (rdev->family >= CHIP_RV770)
365
			*value = rdev->config.rv770.backend_map;
366
		else if (rdev->family >= CHIP_R600)
367
			*value = rdev->config.r600.backend_map;
368 369 370 371
		else {
			return -EINVAL;
		}
		break;
372 373 374 375
	case RADEON_INFO_VA_START:
		/* this is where we report if vm is supported or not */
		if (rdev->family < CHIP_CAYMAN)
			return -EINVAL;
376
		*value = RADEON_VA_RESERVED_SIZE;
377 378 379 380 381
		break;
	case RADEON_INFO_IB_VM_MAX_SIZE:
		/* this is where we report if vm is supported or not */
		if (rdev->family < CHIP_CAYMAN)
			return -EINVAL;
382
		*value = RADEON_IB_VM_MAX_SIZE;
383
		break;
384
	case RADEON_INFO_MAX_PIPES:
385 386 387
		if (rdev->family >= CHIP_BONAIRE)
			*value = rdev->config.cik.max_cu_per_sh;
		else if (rdev->family >= CHIP_TAHITI)
388
			*value = rdev->config.si.max_cu_per_sh;
389
		else if (rdev->family >= CHIP_CAYMAN)
390
			*value = rdev->config.cayman.max_pipes_per_simd;
391
		else if (rdev->family >= CHIP_CEDAR)
392
			*value = rdev->config.evergreen.max_pipes;
393
		else if (rdev->family >= CHIP_RV770)
394
			*value = rdev->config.rv770.max_pipes;
395
		else if (rdev->family >= CHIP_R600)
396
			*value = rdev->config.r600.max_pipes;
397 398 399 400
		else {
			return -EINVAL;
		}
		break;
401 402 403 404 405 406 407 408 409
	case RADEON_INFO_TIMESTAMP:
		if (rdev->family < CHIP_R600) {
			DRM_DEBUG_KMS("timestamp is r6xx+ only!\n");
			return -EINVAL;
		}
		value = (uint32_t*)&value64;
		value_size = sizeof(uint64_t);
		value64 = radeon_get_gpu_clock_counter(rdev);
		break;
410
	case RADEON_INFO_MAX_SE:
411 412 413
		if (rdev->family >= CHIP_BONAIRE)
			*value = rdev->config.cik.max_shader_engines;
		else if (rdev->family >= CHIP_TAHITI)
414
			*value = rdev->config.si.max_shader_engines;
415
		else if (rdev->family >= CHIP_CAYMAN)
416
			*value = rdev->config.cayman.max_shader_engines;
417
		else if (rdev->family >= CHIP_CEDAR)
418
			*value = rdev->config.evergreen.num_ses;
419
		else
420
			*value = 1;
421 422
		break;
	case RADEON_INFO_MAX_SH_PER_SE:
423 424 425
		if (rdev->family >= CHIP_BONAIRE)
			*value = rdev->config.cik.max_sh_per_se;
		else if (rdev->family >= CHIP_TAHITI)
426
			*value = rdev->config.si.max_sh_per_se;
427 428 429
		else
			return -EINVAL;
		break;
430
	case RADEON_INFO_FASTFB_WORKING:
431
		*value = rdev->fastfb_working;
432
		break;
433
	case RADEON_INFO_RING_WORKING:
D
Daniel Vetter 已提交
434
		if (copy_from_user(value, value_ptr, sizeof(uint32_t))) {
435 436 437 438
			DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
			return -EFAULT;
		}
		switch (*value) {
439 440
		case RADEON_CS_RING_GFX:
		case RADEON_CS_RING_COMPUTE:
441
			*value = rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready;
442 443
			break;
		case RADEON_CS_RING_DMA:
444 445
			*value = rdev->ring[R600_RING_TYPE_DMA_INDEX].ready;
			*value |= rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX].ready;
446 447
			break;
		case RADEON_CS_RING_UVD:
448
			*value = rdev->ring[R600_RING_TYPE_UVD_INDEX].ready;
449
			break;
450 451 452
		case RADEON_CS_RING_VCE:
			*value = rdev->ring[TN_RING_TYPE_VCE1_INDEX].ready;
			break;
453 454 455 456
		default:
			return -EINVAL;
		}
		break;
457
	case RADEON_INFO_SI_TILE_MODE_ARRAY:
458
		if (rdev->family >= CHIP_BONAIRE) {
459 460 461 462 463 464 465
			value = rdev->config.cik.tile_mode_array;
			value_size = sizeof(uint32_t)*32;
		} else if (rdev->family >= CHIP_TAHITI) {
			value = rdev->config.si.tile_mode_array;
			value_size = sizeof(uint32_t)*32;
		} else {
			DRM_DEBUG_KMS("tile mode array is si+ only!\n");
466 467
			return -EINVAL;
		}
468
		break;
469 470 471 472 473 474 475 476 477
	case RADEON_INFO_CIK_MACROTILE_MODE_ARRAY:
		if (rdev->family >= CHIP_BONAIRE) {
			value = rdev->config.cik.macrotile_mode_array;
			value_size = sizeof(uint32_t)*16;
		} else {
			DRM_DEBUG_KMS("macrotile mode array is cik+ only!\n");
			return -EINVAL;
		}
		break;
478 479 480
	case RADEON_INFO_SI_CP_DMA_COMPUTE:
		*value = 1;
		break;
481 482 483 484 485 486 487 488 489
	case RADEON_INFO_SI_BACKEND_ENABLED_MASK:
		if (rdev->family >= CHIP_BONAIRE) {
			*value = rdev->config.cik.backend_enable_mask;
		} else if (rdev->family >= CHIP_TAHITI) {
			*value = rdev->config.si.backend_enable_mask;
		} else {
			DRM_DEBUG_KMS("BACKEND_ENABLED_MASK is si+ only!\n");
		}
		break;
490 491 492 493 494 495 496
	case RADEON_INFO_MAX_SCLK:
		if ((rdev->pm.pm_method == PM_METHOD_DPM) &&
		    rdev->pm.dpm_enabled)
			*value = rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk * 10;
		else
			*value = rdev->pm.default_sclk * 10;
		break;
497 498 499 500 501 502
	case RADEON_INFO_VCE_FW_VERSION:
		*value = rdev->vce.fw_version;
		break;
	case RADEON_INFO_VCE_FB_VERSION:
		*value = rdev->vce.fb_version;
		break;
503 504 505 506 507 508 509 510 511 512 513 514 515 516 517
	case RADEON_INFO_NUM_BYTES_MOVED:
		value = (uint32_t*)&value64;
		value_size = sizeof(uint64_t);
		value64 = atomic64_read(&rdev->num_bytes_moved);
		break;
	case RADEON_INFO_VRAM_USAGE:
		value = (uint32_t*)&value64;
		value_size = sizeof(uint64_t);
		value64 = atomic64_read(&rdev->vram_usage);
		break;
	case RADEON_INFO_GTT_USAGE:
		value = (uint32_t*)&value64;
		value_size = sizeof(uint64_t);
		value64 = atomic64_read(&rdev->gtt_usage);
		break;
518
	default:
519
		DRM_DEBUG_KMS("Invalid request %d\n", info->request);
520 521
		return -EINVAL;
	}
D
Daniel Vetter 已提交
522
	if (copy_to_user(value_ptr, (char*)value, value_size)) {
523
		DRM_ERROR("copy_to_user %s:%u\n", __func__, __LINE__);
524 525 526 527 528 529 530 531 532
		return -EFAULT;
	}
	return 0;
}


/*
 * Outdated mess for old drm with Xorg being in charge (void function now).
 */
A
Alex Deucher 已提交
533 534 535 536 537 538 539
/**
 * radeon_driver_firstopen_kms - drm callback for last close
 *
 * @dev: drm dev pointer
 *
 * Switch vga switcheroo state after last close (all asics).
 */
540 541
void radeon_driver_lastclose_kms(struct drm_device *dev)
{
542
	vga_switcheroo_process_delayed_switch();
543 544
}

A
Alex Deucher 已提交
545 546 547 548 549 550 551 552 553
/**
 * radeon_driver_open_kms - drm callback for open
 *
 * @dev: drm dev pointer
 * @file_priv: drm file
 *
 * On device open, init vm on cayman+ (all asics).
 * Returns 0 on success, error on failure.
 */
554 555
int radeon_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)
{
556
	struct radeon_device *rdev = dev->dev_private;
557
	int r;
558 559 560

	file_priv->driver_priv = NULL;

561 562 563 564
	r = pm_runtime_get_sync(dev->dev);
	if (r < 0)
		return r;

565 566 567
	/* new gpu have virtual address space support */
	if (rdev->family >= CHIP_CAYMAN) {
		struct radeon_fpriv *fpriv;
568
		struct radeon_bo_va *bo_va;
569 570 571 572 573 574 575
		int r;

		fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
		if (unlikely(!fpriv)) {
			return -ENOMEM;
		}

576
		r = radeon_vm_init(rdev, &fpriv->vm);
577 578
		if (r) {
			kfree(fpriv);
579
			return r;
580
		}
581

582
		r = radeon_bo_reserve(rdev->ring_tmp_bo.bo, false);
583 584 585
		if (r) {
			radeon_vm_fini(rdev, &fpriv->vm);
			kfree(fpriv);
586
			return r;
587
		}
588

589 590 591 592 593 594 595
		/* map the ib pool buffer read only into
		 * virtual address space */
		bo_va = radeon_vm_bo_add(rdev, &fpriv->vm,
					 rdev->ring_tmp_bo.bo);
		r = radeon_vm_bo_set_addr(rdev, bo_va, RADEON_VA_IB_OFFSET,
					  RADEON_VM_PAGE_READABLE |
					  RADEON_VM_PAGE_SNOOPED);
596 597

		radeon_bo_unreserve(rdev->ring_tmp_bo.bo);
598 599 600 601 602 603 604 605
		if (r) {
			radeon_vm_fini(rdev, &fpriv->vm);
			kfree(fpriv);
			return r;
		}

		file_priv->driver_priv = fpriv;
	}
606 607 608

	pm_runtime_mark_last_busy(dev->dev);
	pm_runtime_put_autosuspend(dev->dev);
609 610 611
	return 0;
}

A
Alex Deucher 已提交
612 613 614 615 616 617 618 619
/**
 * radeon_driver_postclose_kms - drm callback for post close
 *
 * @dev: drm dev pointer
 * @file_priv: drm file
 *
 * On device post close, tear down vm on cayman+ (all asics).
 */
620 621 622
void radeon_driver_postclose_kms(struct drm_device *dev,
				 struct drm_file *file_priv)
{
623 624 625 626 627
	struct radeon_device *rdev = dev->dev_private;

	/* new gpu have virtual address space support */
	if (rdev->family >= CHIP_CAYMAN && file_priv->driver_priv) {
		struct radeon_fpriv *fpriv = file_priv->driver_priv;
628 629 630 631 632 633 634 635 636 637 638
		struct radeon_bo_va *bo_va;
		int r;

		r = radeon_bo_reserve(rdev->ring_tmp_bo.bo, false);
		if (!r) {
			bo_va = radeon_vm_bo_find(&fpriv->vm,
						  rdev->ring_tmp_bo.bo);
			if (bo_va)
				radeon_vm_bo_rmv(rdev, bo_va);
			radeon_bo_unreserve(rdev->ring_tmp_bo.bo);
		}
639 640 641 642 643

		radeon_vm_fini(rdev, &fpriv->vm);
		kfree(fpriv);
		file_priv->driver_priv = NULL;
	}
644 645
}

A
Alex Deucher 已提交
646 647 648 649 650 651 652 653 654
/**
 * radeon_driver_preclose_kms - drm callback for pre close
 *
 * @dev: drm dev pointer
 * @file_priv: drm file
 *
 * On device pre close, tear down hyperz and cmask filps on r1xx-r5xx
 * (all asics).
 */
655 656 657
void radeon_driver_preclose_kms(struct drm_device *dev,
				struct drm_file *file_priv)
{
658 659 660
	struct radeon_device *rdev = dev->dev_private;
	if (rdev->hyperz_filp == file_priv)
		rdev->hyperz_filp = NULL;
661 662
	if (rdev->cmask_filp == file_priv)
		rdev->cmask_filp = NULL;
C
Christian König 已提交
663
	radeon_uvd_free_handles(rdev, file_priv);
664
	radeon_vce_free_handles(rdev, file_priv);
665 666 667 668 669
}

/*
 * VBlank related functions.
 */
A
Alex Deucher 已提交
670 671 672 673 674 675 676 677 678
/**
 * radeon_get_vblank_counter_kms - get frame count
 *
 * @dev: drm dev pointer
 * @crtc: crtc to get the frame count from
 *
 * Gets the frame count on the requested crtc (all asics).
 * Returns frame count on success, -EINVAL on failure.
 */
679 680
u32 radeon_get_vblank_counter_kms(struct drm_device *dev, int crtc)
{
681 682
	struct radeon_device *rdev = dev->dev_private;

683
	if (crtc < 0 || crtc >= rdev->num_crtc) {
684 685 686 687 688
		DRM_ERROR("Invalid crtc %d\n", crtc);
		return -EINVAL;
	}

	return radeon_get_vblank_counter(rdev, crtc);
689 690
}

A
Alex Deucher 已提交
691 692 693 694 695 696 697 698 699
/**
 * radeon_enable_vblank_kms - enable vblank interrupt
 *
 * @dev: drm dev pointer
 * @crtc: crtc to enable vblank interrupt for
 *
 * Enable the interrupt on the requested crtc (all asics).
 * Returns 0 on success, -EINVAL on failure.
 */
700 701
int radeon_enable_vblank_kms(struct drm_device *dev, int crtc)
{
702
	struct radeon_device *rdev = dev->dev_private;
703 704
	unsigned long irqflags;
	int r;
705

706
	if (crtc < 0 || crtc >= rdev->num_crtc) {
707 708 709 710
		DRM_ERROR("Invalid crtc %d\n", crtc);
		return -EINVAL;
	}

711
	spin_lock_irqsave(&rdev->irq.lock, irqflags);
712
	rdev->irq.crtc_vblank_int[crtc] = true;
713 714 715
	r = radeon_irq_set(rdev);
	spin_unlock_irqrestore(&rdev->irq.lock, irqflags);
	return r;
716 717
}

A
Alex Deucher 已提交
718 719 720 721 722 723 724 725
/**
 * radeon_disable_vblank_kms - disable vblank interrupt
 *
 * @dev: drm dev pointer
 * @crtc: crtc to disable vblank interrupt for
 *
 * Disable the interrupt on the requested crtc (all asics).
 */
726 727
void radeon_disable_vblank_kms(struct drm_device *dev, int crtc)
{
728
	struct radeon_device *rdev = dev->dev_private;
729
	unsigned long irqflags;
730

731
	if (crtc < 0 || crtc >= rdev->num_crtc) {
732 733 734 735
		DRM_ERROR("Invalid crtc %d\n", crtc);
		return;
	}

736
	spin_lock_irqsave(&rdev->irq.lock, irqflags);
737 738
	rdev->irq.crtc_vblank_int[crtc] = false;
	radeon_irq_set(rdev);
739
	spin_unlock_irqrestore(&rdev->irq.lock, irqflags);
740 741
}

A
Alex Deucher 已提交
742 743 744 745 746 747 748 749 750 751 752 753 754
/**
 * radeon_get_vblank_timestamp_kms - get vblank timestamp
 *
 * @dev: drm dev pointer
 * @crtc: crtc to get the timestamp for
 * @max_error: max error
 * @vblank_time: time value
 * @flags: flags passed to the driver
 *
 * Gets the timestamp on the requested crtc based on the
 * scanout position.  (all asics).
 * Returns postive status flags on success, negative error on failure.
 */
755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773
int radeon_get_vblank_timestamp_kms(struct drm_device *dev, int crtc,
				    int *max_error,
				    struct timeval *vblank_time,
				    unsigned flags)
{
	struct drm_crtc *drmcrtc;
	struct radeon_device *rdev = dev->dev_private;

	if (crtc < 0 || crtc >= dev->num_crtcs) {
		DRM_ERROR("Invalid crtc %d\n", crtc);
		return -EINVAL;
	}

	/* Get associated drm_crtc: */
	drmcrtc = &rdev->mode_info.crtcs[crtc]->base;

	/* Helper routine in DRM core does all the work: */
	return drm_calc_vbltimestamp_from_scanoutpos(dev, crtc, max_error,
						     vblank_time, flags,
774
						     drmcrtc, &drmcrtc->hwmode);
775
}
776 777

#define KMS_INVALID_IOCTL(name)						\
778 779
static int name(struct drm_device *dev, void *data, struct drm_file	\
		*file_priv)						\
780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816
{									\
	DRM_ERROR("invalid ioctl with kms %s\n", __func__);		\
	return -EINVAL;							\
}

/*
 * All these ioctls are invalid in kms world.
 */
KMS_INVALID_IOCTL(radeon_cp_init_kms)
KMS_INVALID_IOCTL(radeon_cp_start_kms)
KMS_INVALID_IOCTL(radeon_cp_stop_kms)
KMS_INVALID_IOCTL(radeon_cp_reset_kms)
KMS_INVALID_IOCTL(radeon_cp_idle_kms)
KMS_INVALID_IOCTL(radeon_cp_resume_kms)
KMS_INVALID_IOCTL(radeon_engine_reset_kms)
KMS_INVALID_IOCTL(radeon_fullscreen_kms)
KMS_INVALID_IOCTL(radeon_cp_swap_kms)
KMS_INVALID_IOCTL(radeon_cp_clear_kms)
KMS_INVALID_IOCTL(radeon_cp_vertex_kms)
KMS_INVALID_IOCTL(radeon_cp_indices_kms)
KMS_INVALID_IOCTL(radeon_cp_texture_kms)
KMS_INVALID_IOCTL(radeon_cp_stipple_kms)
KMS_INVALID_IOCTL(radeon_cp_indirect_kms)
KMS_INVALID_IOCTL(radeon_cp_vertex2_kms)
KMS_INVALID_IOCTL(radeon_cp_cmdbuf_kms)
KMS_INVALID_IOCTL(radeon_cp_getparam_kms)
KMS_INVALID_IOCTL(radeon_cp_flip_kms)
KMS_INVALID_IOCTL(radeon_mem_alloc_kms)
KMS_INVALID_IOCTL(radeon_mem_free_kms)
KMS_INVALID_IOCTL(radeon_mem_init_heap_kms)
KMS_INVALID_IOCTL(radeon_irq_emit_kms)
KMS_INVALID_IOCTL(radeon_irq_wait_kms)
KMS_INVALID_IOCTL(radeon_cp_setparam_kms)
KMS_INVALID_IOCTL(radeon_surface_alloc_kms)
KMS_INVALID_IOCTL(radeon_surface_free_kms)


R
Rob Clark 已提交
817
const struct drm_ioctl_desc radeon_ioctls_kms[] = {
818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844
	DRM_IOCTL_DEF_DRV(RADEON_CP_INIT, radeon_cp_init_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(RADEON_CP_START, radeon_cp_start_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(RADEON_CP_STOP, radeon_cp_stop_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(RADEON_CP_RESET, radeon_cp_reset_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(RADEON_CP_IDLE, radeon_cp_idle_kms, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_CP_RESUME, radeon_cp_resume_kms, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_RESET, radeon_engine_reset_kms, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_FULLSCREEN, radeon_fullscreen_kms, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_SWAP, radeon_cp_swap_kms, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_CLEAR, radeon_cp_clear_kms, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_VERTEX, radeon_cp_vertex_kms, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_INDICES, radeon_cp_indices_kms, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_TEXTURE, radeon_cp_texture_kms, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_STIPPLE, radeon_cp_stipple_kms, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_INDIRECT, radeon_cp_indirect_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(RADEON_VERTEX2, radeon_cp_vertex2_kms, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_CMDBUF, radeon_cp_cmdbuf_kms, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_GETPARAM, radeon_cp_getparam_kms, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_FLIP, radeon_cp_flip_kms, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_ALLOC, radeon_mem_alloc_kms, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_FREE, radeon_mem_free_kms, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_INIT_HEAP, radeon_mem_init_heap_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(RADEON_IRQ_EMIT, radeon_irq_emit_kms, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_IRQ_WAIT, radeon_irq_wait_kms, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_SETPARAM, radeon_cp_setparam_kms, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_SURF_ALLOC, radeon_surface_alloc_kms, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_SURF_FREE, radeon_surface_free_kms, DRM_AUTH),
845
	/* KMS */
846 847 848 849
	DRM_IOCTL_DEF_DRV(RADEON_GEM_INFO, radeon_gem_info_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(RADEON_GEM_CREATE, radeon_gem_create_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(RADEON_GEM_MMAP, radeon_gem_mmap_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(RADEON_GEM_SET_DOMAIN, radeon_gem_set_domain_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
850 851
	DRM_IOCTL_DEF_DRV(RADEON_GEM_PREAD, radeon_gem_pread_ioctl, DRM_AUTH|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(RADEON_GEM_PWRITE, radeon_gem_pwrite_ioctl, DRM_AUTH|DRM_UNLOCKED),
852 853 854 855 856 857 858
	DRM_IOCTL_DEF_DRV(RADEON_GEM_WAIT_IDLE, radeon_gem_wait_idle_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(RADEON_CS, radeon_cs_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(RADEON_INFO, radeon_info_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(RADEON_GEM_SET_TILING, radeon_gem_set_tiling_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(RADEON_GEM_GET_TILING, radeon_gem_get_tiling_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(RADEON_GEM_BUSY, radeon_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(RADEON_GEM_VA, radeon_gem_va_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
859
	DRM_IOCTL_DEF_DRV(RADEON_GEM_OP, radeon_gem_op_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
860 861
};
int radeon_max_kms_ioctl = DRM_ARRAY_SIZE(radeon_ioctls_kms);