apic.h 4.4 KB
Newer Older
Y
Yinghai Lu 已提交
1 2
#ifndef __ASM_SUMMIT_APIC_H
#define __ASM_SUMMIT_APIC_H
L
Linus Torvalds 已提交
3 4 5 6 7 8 9 10 11 12 13 14 15 16

#include <asm/smp.h>

#define esr_disable (1)
#define NO_BALANCE_IRQ (0)

/* In clustered mode, the high nibble of APIC ID is a cluster number.
 * The low nibble is a 4-bit bitmap. */
#define XAPIC_DEST_CPUS_SHIFT	4
#define XAPIC_DEST_CPUS_MASK	((1u << XAPIC_DEST_CPUS_SHIFT) - 1)
#define XAPIC_DEST_CLUSTER_MASK	(XAPIC_DEST_CPUS_MASK << XAPIC_DEST_CPUS_SHIFT)

#define APIC_DFR_VALUE	(APIC_DFR_CLUSTER)

17
static inline const cpumask_t *target_cpus(void)
L
Linus Torvalds 已提交
18 19 20 21 22
{
	/* CPU_MASK_ALL (0xff) has undefined behaviour with
	 * dest_LowestPrio mode logical clustered apic interrupt routing
	 * Just start on cpu 0.  IRQ balancing will spread load
	 */
23
	return &cpumask_of_cpu(0);
Y
Yinghai Lu 已提交
24
}
L
Linus Torvalds 已提交
25 26 27 28 29 30 31

#define INT_DELIVERY_MODE (dest_LowestPrio)
#define INT_DEST_MODE 1     /* logical delivery broadcast to all procs */

static inline unsigned long check_apicid_used(physid_mask_t bitmap, int apicid)
{
	return 0;
Y
Yinghai Lu 已提交
32
}
L
Linus Torvalds 已提交
33 34

/* we don't use the phys_cpu_present_map to indicate apicid presence */
Y
Yinghai Lu 已提交
35
static inline unsigned long check_apicid_present(int bit)
L
Linus Torvalds 已提交
36 37 38 39 40 41 42 43 44 45 46
{
	return 1;
}

#define apicid_cluster(apicid) ((apicid) & XAPIC_DEST_CLUSTER_MASK)

extern u8 cpu_2_logical_apicid[];

static inline void init_apic_ldr(void)
{
	unsigned long val, id;
47
	int count = 0;
L
Linus Torvalds 已提交
48 49
	u8 my_id = (u8)hard_smp_processor_id();
	u8 my_cluster = (u8)apicid_cluster(my_id);
50 51 52
#ifdef CONFIG_SMP
	u8 lid;
	int i;
L
Linus Torvalds 已提交
53 54 55 56 57 58 59

	/* Create logical APIC IDs by counting CPUs already in cluster. */
	for (count = 0, i = NR_CPUS; --i >= 0; ) {
		lid = cpu_2_logical_apicid[i];
		if (lid != BAD_APICID && apicid_cluster(lid) == my_cluster)
			++count;
	}
60
#endif
L
Linus Torvalds 已提交
61 62 63 64
	/* We only have a 4 wide bitmap in cluster mode.  If a deranged
	 * BIOS puts 5 CPUs in one APIC cluster, we're hosed. */
	BUG_ON(count >= XAPIC_DEST_CPUS_SHIFT);
	id = my_cluster | (1UL << count);
65
	apic_write(APIC_DFR, APIC_DFR_VALUE);
L
Linus Torvalds 已提交
66 67
	val = apic_read(APIC_LDR) & ~APIC_LDR_MASK;
	val |= SET_APIC_LOGICAL_ID(id);
68
	apic_write(APIC_LDR, val);
L
Linus Torvalds 已提交
69 70 71 72 73 74 75 76 77 78 79 80
}

static inline int multi_timer_check(int apic, int irq)
{
	return 0;
}

static inline int apic_id_registered(void)
{
	return 1;
}

81
static inline void setup_apic_routing(void)
L
Linus Torvalds 已提交
82 83 84 85 86 87 88
{
	printk("Enabling APIC mode:  Summit.  Using %d I/O APICs\n",
						nr_ioapics);
}

static inline int apicid_to_node(int logical_apicid)
{
89
#ifdef CONFIG_SMP
90
	return apicid_2_node[hard_smp_processor_id()];
91 92 93
#else
	return 0;
#endif
L
Linus Torvalds 已提交
94 95 96 97 98
}

/* Mapping from cpu number to logical apicid */
static inline int cpu_to_logical_apicid(int cpu)
{
99
#ifdef CONFIG_SMP
L
Linus Torvalds 已提交
100 101 102
       if (cpu >= NR_CPUS)
	       return BAD_APICID;
	return (int)cpu_2_logical_apicid[cpu];
103 104 105
#else
	return logical_smp_processor_id();
#endif
L
Linus Torvalds 已提交
106 107 108 109 110
}

static inline int cpu_present_to_apicid(int mps_cpu)
{
	if (mps_cpu < NR_CPUS)
111
		return (int)per_cpu(x86_bios_cpu_apicid, mps_cpu);
L
Linus Torvalds 已提交
112 113 114 115 116 117 118 119 120 121 122 123
	else
		return BAD_APICID;
}

static inline physid_mask_t ioapic_phys_id_map(physid_mask_t phys_id_map)
{
	/* For clustered we don't have a good way to do this yet - hack */
	return physids_promote(0x0F);
}

static inline physid_mask_t apicid_to_cpu_present(int apicid)
{
Y
Yinghai Lu 已提交
124
	return physid_mask_of_physid(0);
L
Linus Torvalds 已提交
125 126 127 128 129 130 131 132 133 134 135 136 137 138 139
}

static inline void setup_portio_remap(void)
{
}

static inline int check_phys_apicid_present(int boot_cpu_physical_apicid)
{
	return 1;
}

static inline void enable_apic_mode(void)
{
}

140
static inline unsigned int cpu_mask_to_apicid(const cpumask_t *cpumask)
L
Linus Torvalds 已提交
141 142 143 144
{
	int num_bits_set;
	int cpus_found = 0;
	int cpu;
Y
Yinghai Lu 已提交
145
	int apicid;
L
Linus Torvalds 已提交
146

147
	num_bits_set = cpus_weight(*cpumask);
L
Linus Torvalds 已提交
148 149 150
	/* Return id to all */
	if (num_bits_set == NR_CPUS)
		return (int) 0xFF;
Y
Yinghai Lu 已提交
151 152 153
	/*
	 * The cpus in the mask must all be on the apic cluster.  If are not
	 * on the same apicid cluster return default value of TARGET_CPUS.
L
Linus Torvalds 已提交
154
	 */
155
	cpu = first_cpu(*cpumask);
L
Linus Torvalds 已提交
156 157
	apicid = cpu_to_logical_apicid(cpu);
	while (cpus_found < num_bits_set) {
158
		if (cpu_isset(cpu, *cpumask)) {
L
Linus Torvalds 已提交
159
			int new_apicid = cpu_to_logical_apicid(cpu);
Y
Yinghai Lu 已提交
160
			if (apicid_cluster(apicid) !=
L
Linus Torvalds 已提交
161
					apicid_cluster(new_apicid)){
162
				printk ("%s: Not a valid mask!\n", __func__);
L
Linus Torvalds 已提交
163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183
				return 0xFF;
			}
			apicid = apicid | new_apicid;
			cpus_found++;
		}
		cpu++;
	}
	return apicid;
}

/* cpuid returns the value latched in the HW at reset, not the APIC ID
 * register's value.  For any box whose BIOS changes APIC IDs, like
 * clustered APIC systems, we must use hard_smp_processor_id.
 *
 * See Intel's IA-32 SW Dev's Manual Vol2 under CPUID.
 */
static inline u32 phys_pkg_id(u32 cpuid_apic, int index_msb)
{
	return hard_smp_processor_id() >> index_msb;
}

Y
Yinghai Lu 已提交
184
#endif /* __ASM_SUMMIT_APIC_H */