counter_32k.c 3.6 KB
Newer Older
P
Paul Walmsley 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
/*
 * OMAP 32ksynctimer/counter_32k-related code
 *
 * Copyright (C) 2009 Texas Instruments
 * Copyright (C) 2010 Nokia Corporation
 * Tony Lindgren <tony@atomide.com>
 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 * NOTE: This timer is not the same timer as the old OMAP1 MPU timer.
 */
#include <linux/kernel.h>
#include <linux/init.h>
#include <linux/clk.h>
18
#include <linux/err.h>
P
Paul Walmsley 已提交
19
#include <linux/io.h>
20
#include <linux/clocksource.h>
P
Paul Walmsley 已提交
21

22
#include <asm/mach/time.h>
23
#include <asm/sched_clock.h>
P
Paul Walmsley 已提交
24

25
#include "common.h"
P
Paul Walmsley 已提交
26 27
#include <plat/clock.h>

28
/* OMAP2_32KSYNCNT_CR_OFF: offset of 32ksync counter register */
29 30 31 32
#define OMAP2_32KSYNCNT_REV_OFF		0x0
#define OMAP2_32KSYNCNT_REV_SCHEME	(0x3 << 30)
#define OMAP2_32KSYNCNT_CR_OFF_LOW	0x10
#define OMAP2_32KSYNCNT_CR_OFF_HIGH	0x30
33

P
Paul Walmsley 已提交
34 35 36 37 38 39
/*
 * 32KHz clocksource ... always available, on pretty most chips except
 * OMAP 730 and 1510.  Other timers could be used as clocksources, with
 * higher resolution in free-running counter modes (e.g. 12 MHz xtal),
 * but systems won't necessarily want to spend resources that way.
 */
40
static void __iomem *sync32k_cnt_reg;
P
Paul Walmsley 已提交
41

42
static u32 notrace omap_32k_read_sched_clock(void)
P
Paul Walmsley 已提交
43
{
44
	return sync32k_cnt_reg ? __raw_readl(sync32k_cnt_reg) : 0;
P
Paul Walmsley 已提交
45 46 47
}

/**
48
 * omap_read_persistent_clock -  Return time from a persistent clock.
P
Paul Walmsley 已提交
49 50 51 52 53 54
 *
 * Reads the time from a source which isn't disabled during PM, the
 * 32k sync timer.  Convert the cycles elapsed since last read into
 * nsecs and adds to a monotonically increasing timespec.
 */
static struct timespec persistent_ts;
55
static cycles_t cycles;
56
static unsigned int persistent_mult, persistent_shift;
57 58
static DEFINE_SPINLOCK(read_persistent_clock_lock);

59
static void omap_read_persistent_clock(struct timespec *ts)
P
Paul Walmsley 已提交
60 61
{
	unsigned long long nsecs;
62 63 64 65
	cycles_t last_cycles;
	unsigned long flags;

	spin_lock_irqsave(&read_persistent_clock_lock, flags);
P
Paul Walmsley 已提交
66 67

	last_cycles = cycles;
68
	cycles = sync32k_cnt_reg ? __raw_readl(sync32k_cnt_reg) : 0;
P
Paul Walmsley 已提交
69

70 71 72 73 74 75
	nsecs = clocksource_cyc2ns(cycles - last_cycles,
					persistent_mult, persistent_shift);

	timespec_add_ns(&persistent_ts, nsecs);

	*ts = persistent_ts;
P
Paul Walmsley 已提交
76

77
	spin_unlock_irqrestore(&read_persistent_clock_lock, flags);
P
Paul Walmsley 已提交
78 79
}

80 81 82 83 84 85 86 87 88 89
/**
 * omap_init_clocksource_32k - setup and register counter 32k as a
 * kernel clocksource
 * @pbase: base addr of counter_32k module
 * @size: size of counter_32k to map
 *
 * Returns 0 upon success or negative error code upon failure.
 *
 */
int __init omap_init_clocksource_32k(void __iomem *vbase)
P
Paul Walmsley 已提交
90
{
91 92 93
	int ret;

	/*
94 95 96 97
	 * 32k sync Counter IP register offsets vary between the
	 * highlander version and the legacy ones.
	 * The 'SCHEME' bits(30-31) of the revision register is used
	 * to identify the version.
98
	 */
99 100 101 102 103
	if (__raw_readl(vbase + OMAP2_32KSYNCNT_REV_OFF) &
						OMAP2_32KSYNCNT_REV_SCHEME)
		sync32k_cnt_reg = vbase + OMAP2_32KSYNCNT_CR_OFF_HIGH;
	else
		sync32k_cnt_reg = vbase + OMAP2_32KSYNCNT_CR_OFF_LOW;
104 105 106 107 108 109 110 111 112 113 114 115 116

	/*
	 * 120000 rough estimate from the calculations in
	 * __clocksource_updatefreq_scale.
	 */
	clocks_calc_mult_shift(&persistent_mult, &persistent_shift,
			32768, NSEC_PER_SEC, 120000);

	ret = clocksource_mmio_init(sync32k_cnt_reg, "32k_counter", 32768,
				250, 32, clocksource_mmio_readl_up);
	if (ret) {
		pr_err("32k_counter: can't register clocksource\n");
		return ret;
P
Paul Walmsley 已提交
117
	}
118 119

	setup_sched_clock(omap_32k_read_sched_clock, 32, 32768);
120
	register_persistent_clock(NULL, omap_read_persistent_clock);
121 122
	pr_info("OMAP clocksource: 32k_counter at 32768 Hz\n");

P
Paul Walmsley 已提交
123 124
	return 0;
}