spi-dw.c 15.8 KB
Newer Older
1
/*
G
Grant Likely 已提交
2
 * Designware SPI core controller driver (refer pxa2xx_spi.c)
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
 *
 * Copyright (c) 2009, Intel Corporation.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms and conditions of the GNU General Public License,
 * version 2, as published by the Free Software Foundation.
 *
 * This program is distributed in the hope it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 */

#include <linux/dma-mapping.h>
#include <linux/interrupt.h>
18
#include <linux/module.h>
19 20
#include <linux/highmem.h>
#include <linux/delay.h>
21
#include <linux/slab.h>
22
#include <linux/spi/spi.h>
23
#include <linux/gpio.h>
24

G
Grant Likely 已提交
25
#include "spi-dw.h"
26

27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52
#ifdef CONFIG_DEBUG_FS
#include <linux/debugfs.h>
#endif

/* Slave spi_dev related */
struct chip_data {
	u16 cr0;
	u8 cs;			/* chip select pin */
	u8 n_bytes;		/* current is a 1/2/4 byte op */
	u8 tmode;		/* TR/TO/RO/EEPROM */
	u8 type;		/* SPI/SSP/MicroWire */

	u8 poll_mode;		/* 1 means use poll mode */

	u32 dma_width;
	u32 rx_threshold;
	u32 tx_threshold;
	u8 enable_dma;
	u8 bits_per_word;
	u16 clk_div;		/* baud rate divider */
	u32 speed_hz;		/* baud rate */
	void (*cs_control)(u32 command);
};

#ifdef CONFIG_DEBUG_FS
#define SPI_REGS_BUFSIZE	1024
53 54
static ssize_t dw_spi_show_regs(struct file *file, char __user *user_buf,
		size_t count, loff_t *ppos)
55
{
56
	struct dw_spi *dws = file->private_data;
57 58 59 60 61 62 63 64 65
	char *buf;
	u32 len = 0;
	ssize_t ret;

	buf = kzalloc(SPI_REGS_BUFSIZE, GFP_KERNEL);
	if (!buf)
		return 0;

	len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
66
			"%s registers:\n", dev_name(&dws->master->dev));
67 68 69
	len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
			"=================================\n");
	len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
70
			"CTRL0: \t\t0x%08x\n", dw_readl(dws, DW_SPI_CTRL0));
71
	len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
72
			"CTRL1: \t\t0x%08x\n", dw_readl(dws, DW_SPI_CTRL1));
73
	len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
74
			"SSIENR: \t0x%08x\n", dw_readl(dws, DW_SPI_SSIENR));
75
	len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
76
			"SER: \t\t0x%08x\n", dw_readl(dws, DW_SPI_SER));
77
	len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
78
			"BAUDR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_BAUDR));
79
	len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
80
			"TXFTLR: \t0x%08x\n", dw_readl(dws, DW_SPI_TXFLTR));
81
	len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
82
			"RXFTLR: \t0x%08x\n", dw_readl(dws, DW_SPI_RXFLTR));
83
	len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
84
			"TXFLR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_TXFLR));
85
	len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
86
			"RXFLR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_RXFLR));
87
	len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
88
			"SR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_SR));
89
	len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
90
			"IMR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_IMR));
91
	len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
92
			"ISR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_ISR));
93
	len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
94
			"DMACR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_DMACR));
95
	len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
96
			"DMATDLR: \t0x%08x\n", dw_readl(dws, DW_SPI_DMATDLR));
97
	len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
98
			"DMARDLR: \t0x%08x\n", dw_readl(dws, DW_SPI_DMARDLR));
99 100 101
	len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
			"=================================\n");

102
	ret = simple_read_from_buffer(user_buf, count, ppos, buf, len);
103 104 105 106
	kfree(buf);
	return ret;
}

107
static const struct file_operations dw_spi_regs_ops = {
108
	.owner		= THIS_MODULE,
109
	.open		= simple_open,
110
	.read		= dw_spi_show_regs,
111
	.llseek		= default_llseek,
112 113
};

114
static int dw_spi_debugfs_init(struct dw_spi *dws)
115
{
116
	dws->debugfs = debugfs_create_dir("dw_spi", NULL);
117 118 119 120
	if (!dws->debugfs)
		return -ENOMEM;

	debugfs_create_file("registers", S_IFREG | S_IRUGO,
121
		dws->debugfs, (void *)dws, &dw_spi_regs_ops);
122 123 124
	return 0;
}

125
static void dw_spi_debugfs_remove(struct dw_spi *dws)
126
{
J
Jingoo Han 已提交
127
	debugfs_remove_recursive(dws->debugfs);
128 129 130
}

#else
131
static inline int dw_spi_debugfs_init(struct dw_spi *dws)
132
{
133
	return 0;
134 135
}

136
static inline void dw_spi_debugfs_remove(struct dw_spi *dws)
137 138 139 140
{
}
#endif /* CONFIG_DEBUG_FS */

141 142 143 144 145 146 147 148 149 150 151 152 153
static void dw_spi_set_cs(struct spi_device *spi, bool enable)
{
	struct dw_spi *dws = spi_master_get_devdata(spi->master);
	struct chip_data *chip = spi_get_ctldata(spi);

	/* Chip select logic is inverted from spi_set_cs() */
	if (chip->cs_control)
		chip->cs_control(!enable);

	if (!enable)
		dw_writel(dws, DW_SPI_SER, BIT(spi->chip_select));
}

154 155 156 157 158 159
/* Return the max entries we can fill into tx fifo */
static inline u32 tx_max(struct dw_spi *dws)
{
	u32 tx_left, tx_room, rxtx_gap;

	tx_left = (dws->tx_end - dws->tx) / dws->n_bytes;
160
	tx_room = dws->fifo_len - dw_readw(dws, DW_SPI_TXFLR);
161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180

	/*
	 * Another concern is about the tx/rx mismatch, we
	 * though to use (dws->fifo_len - rxflr - txflr) as
	 * one maximum value for tx, but it doesn't cover the
	 * data which is out of tx/rx fifo and inside the
	 * shift registers. So a control from sw point of
	 * view is taken.
	 */
	rxtx_gap =  ((dws->rx_end - dws->rx) - (dws->tx_end - dws->tx))
			/ dws->n_bytes;

	return min3(tx_left, tx_room, (u32) (dws->fifo_len - rxtx_gap));
}

/* Return the max entries we should read out of rx fifo */
static inline u32 rx_max(struct dw_spi *dws)
{
	u32 rx_left = (dws->rx_end - dws->rx) / dws->n_bytes;

J
Jingoo Han 已提交
181
	return min_t(u32, rx_left, dw_readw(dws, DW_SPI_RXFLR));
182 183
}

184
static void dw_writer(struct dw_spi *dws)
185
{
186
	u32 max = tx_max(dws);
187
	u16 txw = 0;
188

189 190 191 192 193 194 195 196
	while (max--) {
		/* Set the tx word if the transfer's original "tx" is not null */
		if (dws->tx_end - dws->len) {
			if (dws->n_bytes == 1)
				txw = *(u8 *)(dws->tx);
			else
				txw = *(u16 *)(dws->tx);
		}
197
		dw_writew(dws, DW_SPI_DR, txw);
198
		dws->tx += dws->n_bytes;
199 200 201
	}
}

202
static void dw_reader(struct dw_spi *dws)
203
{
204
	u32 max = rx_max(dws);
205
	u16 rxw;
206

207
	while (max--) {
208
		rxw = dw_readw(dws, DW_SPI_DR);
209 210 211 212 213 214 215 216
		/* Care rx only if the transfer's original "rx" is not null */
		if (dws->rx_end - dws->len) {
			if (dws->n_bytes == 1)
				*(u8 *)(dws->rx) = rxw;
			else
				*(u16 *)(dws->rx) = rxw;
		}
		dws->rx += dws->n_bytes;
217 218 219 220 221 222 223 224
	}
}

/*
 * Note: first step is the protocol driver prepares
 * a dma-capable memory, and this func just need translate
 * the virt addr to physical
 */
225 226
static int map_dma_buffers(struct spi_master *master,
		struct spi_device *spi, struct spi_transfer *transfer)
227
{
228 229 230 231
	struct dw_spi *dws = spi_master_get_devdata(master);
	struct chip_data *chip = spi_get_ctldata(spi);

	if (!master->cur_msg->is_dma_mapped
F
Feng Tang 已提交
232
		|| !dws->dma_inited
233
		|| !chip->enable_dma
F
Feng Tang 已提交
234
		|| !dws->dma_ops)
235 236
		return 0;

237 238
	if (transfer->tx_dma)
		dws->tx_dma = transfer->tx_dma;
239

240 241
	if (transfer->rx_dma)
		dws->rx_dma = transfer->rx_dma;
242 243 244 245 246 247

	return 1;
}

static void int_error_stop(struct dw_spi *dws, const char *msg)
{
248
	spi_reset_chip(dws);
249 250

	dev_err(&dws->master->dev, "%s\n", msg);
251 252
	dws->master->cur_msg->status = -EIO;
	spi_finalize_current_transfer(dws->master);
253 254 255 256
}

static irqreturn_t interrupt_transfer(struct dw_spi *dws)
{
257
	u16 irq_status = dw_readw(dws, DW_SPI_ISR);
258 259 260

	/* Error handling */
	if (irq_status & (SPI_INT_TXOI | SPI_INT_RXOI | SPI_INT_RXUI)) {
261 262 263
		dw_readw(dws, DW_SPI_TXOICR);
		dw_readw(dws, DW_SPI_RXOICR);
		dw_readw(dws, DW_SPI_RXUICR);
264
		int_error_stop(dws, "interrupt_transfer: fifo overrun/underrun");
265 266 267
		return IRQ_HANDLED;
	}

268 269 270
	dw_reader(dws);
	if (dws->rx_end == dws->rx) {
		spi_mask_intr(dws, SPI_INT_TXEI);
271
		spi_finalize_current_transfer(dws->master);
272 273
		return IRQ_HANDLED;
	}
274 275
	if (irq_status & SPI_INT_TXEI) {
		spi_mask_intr(dws, SPI_INT_TXEI);
276 277 278
		dw_writer(dws);
		/* Enable TX irq always, it will be disabled when RX finished */
		spi_umask_intr(dws, SPI_INT_TXEI);
279 280 281 282 283 284 285
	}

	return IRQ_HANDLED;
}

static irqreturn_t dw_spi_irq(int irq, void *dev_id)
{
286 287
	struct spi_master *master = dev_id;
	struct dw_spi *dws = spi_master_get_devdata(master);
288
	u16 irq_status = dw_readw(dws, DW_SPI_ISR) & 0x3f;
Y
Yong Wang 已提交
289 290 291

	if (!irq_status)
		return IRQ_NONE;
292

293
	if (!master->cur_msg) {
294 295 296 297 298 299 300 301
		spi_mask_intr(dws, SPI_INT_TXEI);
		return IRQ_HANDLED;
	}

	return dws->transfer_handler(dws);
}

/* Must be called inside pump_transfers() */
302
static int poll_transfer(struct dw_spi *dws)
303
{
304 305
	do {
		dw_writer(dws);
306
		dw_reader(dws);
307 308
		cpu_relax();
	} while (dws->rx_end > dws->rx);
309

310
	return 0;
311 312
}

313 314
static int dw_spi_transfer_one(struct spi_master *master,
		struct spi_device *spi, struct spi_transfer *transfer)
315
{
316 317
	struct dw_spi *dws = spi_master_get_devdata(master);
	struct chip_data *chip = spi_get_ctldata(spi);
318 319
	u8 imask = 0;
	u8 cs_change = 0;
320
	u16 txlevel = 0;
321 322 323 324 325 326 327 328 329 330 331 332 333
	u16 clk_div = 0;
	u32 speed = 0;
	u32 cr0 = 0;

	dws->n_bytes = chip->n_bytes;
	dws->dma_width = chip->dma_width;

	dws->rx_dma = transfer->rx_dma;
	dws->tx_dma = transfer->tx_dma;
	dws->tx = (void *)transfer->tx_buf;
	dws->tx_end = dws->tx + transfer->len;
	dws->rx = transfer->rx_buf;
	dws->rx_end = dws->rx + transfer->len;
334
	dws->len = transfer->len;
335 336 337
	if (chip != dws->prev_chip)
		cs_change = 1;

338 339
	spi_enable_chip(dws, 0);

340 341 342 343 344 345
	cr0 = chip->cr0;

	/* Handle per transfer options for bpw and speed */
	if (transfer->speed_hz) {
		speed = chip->speed_hz;

346
		if ((transfer->speed_hz != speed) || !chip->clk_div) {
347 348 349
			speed = transfer->speed_hz;

			/* clk_div doesn't support odd number */
350
			clk_div = (dws->max_freq / speed + 1) & 0xfffe;
351 352 353

			chip->speed_hz = speed;
			chip->clk_div = clk_div;
354 355

			spi_set_clk(dws, chip->clk_div);
356 357 358
		}
	}
	if (transfer->bits_per_word) {
359 360 361 362 363 364 365 366
		if (transfer->bits_per_word == 8) {
			dws->n_bytes = 1;
			dws->dma_width = 1;
		} else if (transfer->bits_per_word == 16) {
			dws->n_bytes = 2;
			dws->dma_width = 2;
		}
		cr0 = (transfer->bits_per_word - 1)
367 368 369 370 371
			| (chip->type << SPI_FRF_OFFSET)
			| (spi->mode << SPI_MODE_OFFSET)
			| (chip->tmode << SPI_TMOD_OFFSET);
	}

372 373 374 375
	/*
	 * Adjust transfer mode if necessary. Requires platform dependent
	 * chipselect mechanism.
	 */
376
	if (chip->cs_control) {
377
		if (dws->rx && dws->tx)
378
			chip->tmode = SPI_TMOD_TR;
379
		else if (dws->rx)
380
			chip->tmode = SPI_TMOD_RO;
381
		else
382
			chip->tmode = SPI_TMOD_TO;
383

384
		cr0 &= ~SPI_TMOD_MASK;
385 386 387
		cr0 |= (chip->tmode << SPI_TMOD_OFFSET);
	}

388 389
	dw_writew(dws, DW_SPI_CTRL0, cr0);

390
	/* Check if current transfer is a DMA transaction */
391
	dws->dma_mapped = map_dma_buffers(master, spi, transfer);
392

393 394 395
	/* For poll mode just disable all interrupts */
	spi_mask_intr(dws, 0xff);

396 397 398 399
	/*
	 * Interrupt mode
	 * we only need set the TXEI IRQ, as TX/RX always happen syncronizely
	 */
400
	if (!dws->dma_mapped && !chip->poll_mode) {
401
		txlevel = min_t(u16, dws->fifo_len / 2, dws->len / dws->n_bytes);
402
		dw_writew(dws, DW_SPI_TXFLTR, txlevel);
403

404
		/* Set the interrupt mask */
J
Jingoo Han 已提交
405 406
		imask |= SPI_INT_TXEI | SPI_INT_TXOI |
			 SPI_INT_RXUI | SPI_INT_RXOI;
407 408
		spi_umask_intr(dws, imask);

409 410 411
		dws->transfer_handler = interrupt_transfer;
	}

412
	spi_enable_chip(dws, 1);
413

414 415 416
	if (cs_change)
		dws->prev_chip = chip;

417
	if (dws->dma_mapped)
F
Feng Tang 已提交
418
		dws->dma_ops->dma_transfer(dws, cs_change);
419 420

	if (chip->poll_mode)
421
		return poll_transfer(dws);
422

423
	return 1;
424 425
}

426
static void dw_spi_handle_err(struct spi_master *master,
427
		struct spi_message *msg)
428
{
429
	struct dw_spi *dws = spi_master_get_devdata(master);
430

431
	spi_reset_chip(dws);
432 433 434 435 436 437 438
}

/* This may be called twice for each spi dev */
static int dw_spi_setup(struct spi_device *spi)
{
	struct dw_spi_chip *chip_info = NULL;
	struct chip_data *chip;
439
	int ret;
440 441 442 443

	/* Only alloc on first setup */
	chip = spi_get_ctldata(spi);
	if (!chip) {
444
		chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
445 446
		if (!chip)
			return -ENOMEM;
447
		spi_set_ctldata(spi, chip);
448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469
	}

	/*
	 * Protocol drivers may change the chip settings, so...
	 * if chip_info exists, use it
	 */
	chip_info = spi->controller_data;

	/* chip_info doesn't always exist */
	if (chip_info) {
		if (chip_info->cs_control)
			chip->cs_control = chip_info->cs_control;

		chip->poll_mode = chip_info->poll_mode;
		chip->type = chip_info->type;

		chip->rx_threshold = 0;
		chip->tx_threshold = 0;

		chip->enable_dma = chip_info->enable_dma;
	}

470
	if (spi->bits_per_word == 8) {
471 472
		chip->n_bytes = 1;
		chip->dma_width = 1;
473
	} else if (spi->bits_per_word == 16) {
474 475 476 477 478
		chip->n_bytes = 2;
		chip->dma_width = 2;
	}
	chip->bits_per_word = spi->bits_per_word;

479 480 481 482
	if (!spi->max_speed_hz) {
		dev_err(&spi->dev, "No max speed HZ parameter\n");
		return -EINVAL;
	}
483 484 485 486 487 488 489 490

	chip->tmode = 0; /* Tx & Rx */
	/* Default SPI mode is SCPOL = 0, SCPH = 0 */
	chip->cr0 = (chip->bits_per_word - 1)
			| (chip->type << SPI_FRF_OFFSET)
			| (spi->mode  << SPI_MODE_OFFSET)
			| (chip->tmode << SPI_TMOD_OFFSET);

491 492 493
	if (spi->mode & SPI_LOOP)
		chip->cr0 |= 1 << SPI_SRL_OFFSET;

494 495 496 497 498 499 500
	if (gpio_is_valid(spi->cs_gpio)) {
		ret = gpio_direction_output(spi->cs_gpio,
				!(spi->mode & SPI_CS_HIGH));
		if (ret)
			return ret;
	}

501 502 503
	return 0;
}

504 505 506 507 508 509 510 511
static void dw_spi_cleanup(struct spi_device *spi)
{
	struct chip_data *chip = spi_get_ctldata(spi);

	kfree(chip);
	spi_set_ctldata(spi, NULL);
}

512
/* Restart the controller, disable all interrupts, clean rx fifo */
513
static void spi_hw_init(struct device *dev, struct dw_spi *dws)
514
{
515
	spi_reset_chip(dws);
516 517 518 519 520 521 522

	/*
	 * Try to detect the FIFO depth if not set by interface driver,
	 * the depth could be from 2 to 256 from HW spec
	 */
	if (!dws->fifo_len) {
		u32 fifo;
J
Jingoo Han 已提交
523

524
		for (fifo = 1; fifo < 256; fifo++) {
525 526
			dw_writew(dws, DW_SPI_TXFLTR, fifo);
			if (fifo != dw_readw(dws, DW_SPI_TXFLTR))
527 528
				break;
		}
529
		dw_writew(dws, DW_SPI_TXFLTR, 0);
530

531
		dws->fifo_len = (fifo == 1) ? 0 : fifo;
532
		dev_dbg(dev, "Detected FIFO size: %u bytes\n", dws->fifo_len);
533
	}
534 535
}

B
Baruch Siach 已提交
536
int dw_spi_add_host(struct device *dev, struct dw_spi *dws)
537 538 539 540 541 542
{
	struct spi_master *master;
	int ret;

	BUG_ON(dws == NULL);

B
Baruch Siach 已提交
543 544 545
	master = spi_alloc_master(dev, 0);
	if (!master)
		return -ENOMEM;
546 547 548 549 550 551

	dws->master = master;
	dws->type = SSI_MOTO_SPI;
	dws->prev_chip = NULL;
	dws->dma_inited = 0;
	dws->dma_addr = (dma_addr_t)(dws->paddr + 0x60);
552
	snprintf(dws->name, sizeof(dws->name), "dw_spi%d", dws->bus_num);
553

B
Baruch Siach 已提交
554
	ret = devm_request_irq(dev, dws->irq, dw_spi_irq, IRQF_SHARED,
555
			dws->name, master);
556 557 558 559 560
	if (ret < 0) {
		dev_err(&master->dev, "can not get IRQ\n");
		goto err_free_master;
	}

561
	master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LOOP;
562
	master->bits_per_word_mask = SPI_BPW_MASK(8) | SPI_BPW_MASK(16);
563 564 565
	master->bus_num = dws->bus_num;
	master->num_chipselect = dws->num_cs;
	master->setup = dw_spi_setup;
566
	master->cleanup = dw_spi_cleanup;
567 568 569
	master->set_cs = dw_spi_set_cs;
	master->transfer_one = dw_spi_transfer_one;
	master->handle_err = dw_spi_handle_err;
570
	master->max_speed_hz = dws->max_freq;
571
	master->dev.of_node = dev->of_node;
572 573

	/* Basic HW init */
574
	spi_hw_init(dev, dws);
575

F
Feng Tang 已提交
576 577 578
	if (dws->dma_ops && dws->dma_ops->dma_init) {
		ret = dws->dma_ops->dma_init(dws);
		if (ret) {
A
Andy Shevchenko 已提交
579
			dev_warn(dev, "DMA init failed\n");
F
Feng Tang 已提交
580 581 582 583
			dws->dma_inited = 0;
		}
	}

584
	spi_master_set_devdata(master, dws);
B
Baruch Siach 已提交
585
	ret = devm_spi_register_master(dev, master);
586 587
	if (ret) {
		dev_err(&master->dev, "problem registering spi master\n");
588
		goto err_dma_exit;
589 590
	}

591
	dw_spi_debugfs_init(dws);
592 593
	return 0;

594
err_dma_exit:
F
Feng Tang 已提交
595 596
	if (dws->dma_ops && dws->dma_ops->dma_exit)
		dws->dma_ops->dma_exit(dws);
597 598 599 600 601
	spi_enable_chip(dws, 0);
err_free_master:
	spi_master_put(master);
	return ret;
}
602
EXPORT_SYMBOL_GPL(dw_spi_add_host);
603

604
void dw_spi_remove_host(struct dw_spi *dws)
605 606 607
{
	if (!dws)
		return;
608
	dw_spi_debugfs_remove(dws);
609

F
Feng Tang 已提交
610 611
	if (dws->dma_ops && dws->dma_ops->dma_exit)
		dws->dma_ops->dma_exit(dws);
612 613 614 615
	spi_enable_chip(dws, 0);
	/* Disable clk */
	spi_set_clk(dws, 0);
}
616
EXPORT_SYMBOL_GPL(dw_spi_remove_host);
617 618 619 620 621

int dw_spi_suspend_host(struct dw_spi *dws)
{
	int ret = 0;

622
	ret = spi_master_suspend(dws->master);
623 624 625 626 627 628
	if (ret)
		return ret;
	spi_enable_chip(dws, 0);
	spi_set_clk(dws, 0);
	return ret;
}
629
EXPORT_SYMBOL_GPL(dw_spi_suspend_host);
630 631 632 633 634

int dw_spi_resume_host(struct dw_spi *dws)
{
	int ret;

635
	spi_hw_init(&dws->master->dev, dws);
636
	ret = spi_master_resume(dws->master);
637 638 639 640
	if (ret)
		dev_err(&dws->master->dev, "fail to start queue (%d)\n", ret);
	return ret;
}
641
EXPORT_SYMBOL_GPL(dw_spi_resume_host);
642 643 644 645

MODULE_AUTHOR("Feng Tang <feng.tang@intel.com>");
MODULE_DESCRIPTION("Driver for DesignWare SPI controller core");
MODULE_LICENSE("GPL v2");