iwl-trans-tx-pcie.c 33.9 KB
Newer Older
1 2
/******************************************************************************
 *
W
Wey-Yi Guy 已提交
3
 * Copyright(c) 2003 - 2011 Intel Corporation. All rights reserved.
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 *
 * Portions of this file are derived from the ipw3945 project, as well
 * as portions of the ieee80211 subsystem header files.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of version 2 of the GNU General Public License as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program; if not, write to the Free Software Foundation, Inc.,
 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
 *
 * The full GNU General Public License is included in this distribution in the
 * file called LICENSE.
 *
 * Contact Information:
25
 *  Intel Linux Wireless <ilw@linux.intel.com>
26 27 28
 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
 *
 *****************************************************************************/
29
#include <linux/etherdevice.h>
30
#include <linux/slab.h>
31 32
#include <linux/sched.h>

J
Johannes Berg 已提交
33
#include "iwl-agn.h"
34 35 36 37
#include "iwl-dev.h"
#include "iwl-core.h"
#include "iwl-io.h"
#include "iwl-helpers.h"
38
#include "iwl-trans-int-pcie.h"
39

40 41 42
/**
 * iwl_trans_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
 */
43
void iwl_trans_txq_update_byte_cnt_tbl(struct iwl_trans *trans,
44 45 46
					   struct iwl_tx_queue *txq,
					   u16 byte_cnt)
{
47 48 49
	struct iwlagn_scd_bc_tbl *scd_bc_tbl;
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
50 51 52 53 54 55 56
	int write_ptr = txq->q.write_ptr;
	int txq_id = txq->q.id;
	u8 sec_ctl = 0;
	u8 sta_id = 0;
	u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
	__le16 bc_ent;

57 58
	scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;

59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84
	WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX);

	sta_id = txq->cmd[txq->q.write_ptr]->cmd.tx.sta_id;
	sec_ctl = txq->cmd[txq->q.write_ptr]->cmd.tx.sec_ctl;

	switch (sec_ctl & TX_CMD_SEC_MSK) {
	case TX_CMD_SEC_CCM:
		len += CCMP_MIC_LEN;
		break;
	case TX_CMD_SEC_TKIP:
		len += TKIP_ICV_LEN;
		break;
	case TX_CMD_SEC_WEP:
		len += WEP_IV_LEN + WEP_ICV_LEN;
		break;
	}

	bc_ent = cpu_to_le16((len & 0xFFF) | (sta_id << 12));

	scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;

	if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
		scd_bc_tbl[txq_id].
			tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
}

85 86 87
/**
 * iwl_txq_update_write_ptr - Send new write index to hardware
 */
88
void iwl_txq_update_write_ptr(struct iwl_trans *trans, struct iwl_tx_queue *txq)
89 90 91 92 93
{
	u32 reg = 0;
	int txq_id = txq->q.id;

	if (txq->need_update == 0)
94
		return;
95

96
	if (hw_params(trans).shadow_reg_enable) {
W
Wey-Yi Guy 已提交
97
		/* shadow register enabled */
98
		iwl_write32(bus(trans), HBUS_TARG_WRPTR,
W
Wey-Yi Guy 已提交
99 100 101
			    txq->q.write_ptr | (txq_id << 8));
	} else {
		/* if we're trying to save power */
102
		if (test_bit(STATUS_POWER_PMI, &trans->shrd->status)) {
W
Wey-Yi Guy 已提交
103 104 105
			/* wake up nic if it's powered down ...
			 * uCode will wake up, and interrupt us again, so next
			 * time we'll skip this part. */
106
			reg = iwl_read32(bus(trans), CSR_UCODE_DRV_GP1);
107

W
Wey-Yi Guy 已提交
108
			if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
109
				IWL_DEBUG_INFO(trans,
W
Wey-Yi Guy 已提交
110 111
					"Tx queue %d requesting wakeup,"
					" GP1 = 0x%x\n", txq_id, reg);
112
				iwl_set_bit(bus(trans), CSR_GP_CNTRL,
W
Wey-Yi Guy 已提交
113 114 115
					CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
				return;
			}
116

117
			iwl_write_direct32(bus(trans), HBUS_TARG_WRPTR,
118 119
				     txq->q.write_ptr | (txq_id << 8));

W
Wey-Yi Guy 已提交
120 121 122 123 124 125
		/*
		 * else not in power-save mode,
		 * uCode will never sleep when we're
		 * trying to tx (during RFKILL, we're not trying to tx).
		 */
		} else
126
			iwl_write32(bus(trans), HBUS_TARG_WRPTR,
W
Wey-Yi Guy 已提交
127 128
				    txq->q.write_ptr | (txq_id << 8));
	}
129 130 131
	txq->need_update = 0;
}

J
Johannes Berg 已提交
132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170
static inline dma_addr_t iwl_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx)
{
	struct iwl_tfd_tb *tb = &tfd->tbs[idx];

	dma_addr_t addr = get_unaligned_le32(&tb->lo);
	if (sizeof(dma_addr_t) > sizeof(u32))
		addr |=
		((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;

	return addr;
}

static inline u16 iwl_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
{
	struct iwl_tfd_tb *tb = &tfd->tbs[idx];

	return le16_to_cpu(tb->hi_n_len) >> 4;
}

static inline void iwl_tfd_set_tb(struct iwl_tfd *tfd, u8 idx,
				  dma_addr_t addr, u16 len)
{
	struct iwl_tfd_tb *tb = &tfd->tbs[idx];
	u16 hi_n_len = len << 4;

	put_unaligned_le32(addr, &tb->lo);
	if (sizeof(dma_addr_t) > sizeof(u32))
		hi_n_len |= ((addr >> 16) >> 16) & 0xF;

	tb->hi_n_len = cpu_to_le16(hi_n_len);

	tfd->num_tbs = idx + 1;
}

static inline u8 iwl_tfd_get_num_tbs(struct iwl_tfd *tfd)
{
	return tfd->num_tbs & 0x1f;
}

171
static void iwlagn_unmap_tfd(struct iwl_trans *trans, struct iwl_cmd_meta *meta,
172
		     struct iwl_tfd *tfd, enum dma_data_direction dma_dir)
J
Johannes Berg 已提交
173 174 175 176 177 178 179 180
{
	int i;
	int num_tbs;

	/* Sanity check on number of chunks */
	num_tbs = iwl_tfd_get_num_tbs(tfd);

	if (num_tbs >= IWL_NUM_OF_TBS) {
181
		IWL_ERR(trans, "Too many chunks: %i\n", num_tbs);
J
Johannes Berg 已提交
182 183 184 185 186 187
		/* @todo issue fatal error, it is quite serious situation */
		return;
	}

	/* Unmap tx_cmd */
	if (num_tbs)
188
		dma_unmap_single(bus(trans)->dev,
189 190
				dma_unmap_addr(meta, mapping),
				dma_unmap_len(meta, len),
191
				DMA_BIDIRECTIONAL);
J
Johannes Berg 已提交
192 193 194

	/* Unmap chunks, if any. */
	for (i = 1; i < num_tbs; i++)
195
		dma_unmap_single(bus(trans)->dev, iwl_tfd_tb_get_addr(tfd, i),
J
Johannes Berg 已提交
196
				iwl_tfd_tb_get_len(tfd, i), dma_dir);
197 198 199 200
}

/**
 * iwlagn_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
201
 * @trans - transport private data
202
 * @txq - tx queue
203
 * @index - the index of the TFD to be freed
204 205 206 207
 *
 * Does NOT advance any TFD circular buffer read/write indexes
 * Does NOT free the TFD itself (which is within circular buffer)
 */
208
void iwlagn_txq_free_tfd(struct iwl_trans *trans, struct iwl_tx_queue *txq,
209
	int index)
210 211 212
{
	struct iwl_tfd *tfd_tmp = txq->tfds;

213
	iwlagn_unmap_tfd(trans, &txq->meta[index], &tfd_tmp[index],
214
			 DMA_TO_DEVICE);
J
Johannes Berg 已提交
215 216

	/* free SKB */
217
	if (txq->skbs) {
J
Johannes Berg 已提交
218 219
		struct sk_buff *skb;

220
		skb = txq->skbs[index];
J
Johannes Berg 已提交
221 222 223 224

		/* can be called from irqs-disabled context */
		if (skb) {
			dev_kfree_skb_any(skb);
225
			txq->skbs[index] = NULL;
J
Johannes Berg 已提交
226 227 228 229
		}
	}
}

230
int iwlagn_txq_attach_buf_to_tfd(struct iwl_trans *trans,
J
Johannes Berg 已提交
231 232
				 struct iwl_tx_queue *txq,
				 dma_addr_t addr, u16 len,
233
				 u8 reset)
J
Johannes Berg 已提交
234 235 236 237 238 239
{
	struct iwl_queue *q;
	struct iwl_tfd *tfd, *tfd_tmp;
	u32 num_tbs;

	q = &txq->q;
240
	tfd_tmp = txq->tfds;
J
Johannes Berg 已提交
241 242 243 244 245 246 247 248 249
	tfd = &tfd_tmp[q->write_ptr];

	if (reset)
		memset(tfd, 0, sizeof(*tfd));

	num_tbs = iwl_tfd_get_num_tbs(tfd);

	/* Each TFD can point to a maximum 20 Tx buffers */
	if (num_tbs >= IWL_NUM_OF_TBS) {
250
		IWL_ERR(trans, "Error can not send more than %d chunks\n",
J
Johannes Berg 已提交
251 252 253 254 255 256 257 258
			  IWL_NUM_OF_TBS);
		return -EINVAL;
	}

	if (WARN_ON(addr & ~DMA_BIT_MASK(36)))
		return -EINVAL;

	if (unlikely(addr & ~IWL_TX_DMA_MASK))
259
		IWL_ERR(trans, "Unaligned address = %llx\n",
J
Johannes Berg 已提交
260 261 262 263 264 265 266
			  (unsigned long long)addr);

	iwl_tfd_set_tb(tfd, num_tbs, addr, len);

	return 0;
}

267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304
/*************** DMA-QUEUE-GENERAL-FUNCTIONS  *****
 * DMA services
 *
 * Theory of operation
 *
 * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
 * of buffer descriptors, each of which points to one or more data buffers for
 * the device to read from or fill.  Driver and device exchange status of each
 * queue via "read" and "write" pointers.  Driver keeps minimum of 2 empty
 * entries in each circular buffer, to protect against confusing empty and full
 * queue states.
 *
 * The device reads or writes the data in the queues via the device's several
 * DMA/FIFO channels.  Each queue is mapped to a single DMA channel.
 *
 * For Tx queue, there are low mark and high mark limits. If, after queuing
 * the packet for Tx, free space become < low mark, Tx queue stopped. When
 * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
 * Tx queue resumed.
 *
 ***************************************************/

int iwl_queue_space(const struct iwl_queue *q)
{
	int s = q->read_ptr - q->write_ptr;

	if (q->read_ptr > q->write_ptr)
		s -= q->n_bd;

	if (s <= 0)
		s += q->n_window;
	/* keep some reserve to not confuse empty and full situations */
	s -= 2;
	if (s < 0)
		s = 0;
	return s;
}

305 306 307
/**
 * iwl_queue_init - Initialize queue's high/low-water and read/write indexes
 */
308
int iwl_queue_init(struct iwl_queue *q, int count, int slots_num, u32 id)
309 310 311 312 313 314 315
{
	q->n_bd = count;
	q->n_window = slots_num;
	q->id = id;

	/* count must be power-of-two size, otherwise iwl_queue_inc_wrap
	 * and iwl_queue_dec_wrap are broken. */
316 317
	if (WARN_ON(!is_power_of_2(count)))
		return -EINVAL;
318 319 320

	/* slots_num must be power-of-two size, otherwise
	 * get_cmd_index is broken. */
321 322
	if (WARN_ON(!is_power_of_2(slots_num)))
		return -EINVAL;
323 324 325 326 327 328 329 330 331 332 333 334 335 336

	q->low_mark = q->n_window / 4;
	if (q->low_mark < 4)
		q->low_mark = 4;

	q->high_mark = q->n_window / 8;
	if (q->high_mark < 2)
		q->high_mark = 2;

	q->write_ptr = q->read_ptr = 0;

	return 0;
}

337
static void iwlagn_txq_inval_byte_cnt_tbl(struct iwl_trans *trans,
338 339
					  struct iwl_tx_queue *txq)
{
340 341
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
342
	struct iwlagn_scd_bc_tbl *scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
343 344 345 346 347 348 349
	int txq_id = txq->q.id;
	int read_ptr = txq->q.read_ptr;
	u8 sta_id = 0;
	__le16 bc_ent;

	WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX);

350
	if (txq_id != trans->shrd->cmd_queue)
351 352 353 354 355 356 357 358 359 360
		sta_id = txq->cmd[read_ptr]->cmd.tx.sta_id;

	bc_ent = cpu_to_le16(1 | (sta_id << 12));
	scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent;

	if (read_ptr < TFD_QUEUE_SIZE_BC_DUP)
		scd_bc_tbl[txq_id].
			tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent;
}

361
static int iwlagn_tx_queue_set_q2ratid(struct iwl_trans *trans, u16 ra_tid,
362 363 364 365 366 367
					u16 txq_id)
{
	u32 tbl_dw_addr;
	u32 tbl_dw;
	u16 scd_q2ratid;

368 369 370
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);

371 372
	scd_q2ratid = ra_tid & SCD_QUEUE_RA_TID_MAP_RATID_MSK;

373
	tbl_dw_addr = trans_pcie->scd_base_addr +
374 375
			SCD_TRANS_TBL_OFFSET_QUEUE(txq_id);

376
	tbl_dw = iwl_read_targ_mem(bus(trans), tbl_dw_addr);
377 378 379 380 381 382

	if (txq_id & 0x1)
		tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
	else
		tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);

383
	iwl_write_targ_mem(bus(trans), tbl_dw_addr, tbl_dw);
384 385 386 387

	return 0;
}

388
static void iwlagn_tx_queue_stop_scheduler(struct iwl_trans *trans, u16 txq_id)
389 390 391
{
	/* Simply stop the queue, but don't change any configuration;
	 * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
392
	iwl_write_prph(bus(trans),
393 394 395 396 397
		SCD_QUEUE_STATUS_BITS(txq_id),
		(0 << SCD_QUEUE_STTS_REG_POS_ACTIVE)|
		(1 << SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
}

398
void iwl_trans_set_wr_ptrs(struct iwl_trans *trans,
399 400
				int txq_id, u32 index)
{
401
	iwl_write_direct32(bus(trans), HBUS_TARG_WRPTR,
402
			(index & 0xff) | (txq_id << 8));
403
	iwl_write_prph(bus(trans), SCD_QUEUE_RDPTR(txq_id), index);
404 405
}

406
void iwl_trans_tx_queue_set_status(struct iwl_trans *trans,
407 408 409 410
					struct iwl_tx_queue *txq,
					int tx_fifo_id, int scd_retry)
{
	int txq_id = txq->q.id;
411 412
	int active =
		test_bit(txq_id, &priv(trans)->txq_ctx_active_msk) ? 1 : 0;
413

414
	iwl_write_prph(bus(trans), SCD_QUEUE_STATUS_BITS(txq_id),
415 416 417 418 419 420 421
			(active << SCD_QUEUE_STTS_REG_POS_ACTIVE) |
			(tx_fifo_id << SCD_QUEUE_STTS_REG_POS_TXF) |
			(1 << SCD_QUEUE_STTS_REG_POS_WSL) |
			SCD_QUEUE_STTS_REG_MSK);

	txq->sched_retry = scd_retry;

422
	IWL_DEBUG_INFO(trans, "%s %s Queue %d on FIFO %d\n",
423 424 425 426
		       active ? "Activate" : "Deactivate",
		       scd_retry ? "BA" : "AC/CMD", txq_id, tx_fifo_id);
}

427 428
static inline int get_fifo_from_tid(struct iwl_trans_pcie *trans_pcie,
				    u8 ctx, u16 tid)
429
{
430
	const u8 *ac_to_fifo = trans_pcie->ac_to_fifo[ctx];
431
	if (likely(tid < ARRAY_SIZE(tid_to_ac)))
432
		return ac_to_fifo[tid_to_ac[tid]];
433 434 435 436 437

	/* no support for TIDs 8-15 yet */
	return -EINVAL;
}

438 439 440
void iwl_trans_pcie_tx_agg_setup(struct iwl_trans *trans,
				 enum iwl_rxon_context_id ctx, int sta_id,
				 int tid, int frame_limit)
441 442 443 444 445 446
{
	int tx_fifo, txq_id, ssn_idx;
	u16 ra_tid;
	unsigned long flags;
	struct iwl_tid_data *tid_data;

447 448 449
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);

450 451
	if (WARN_ON(sta_id == IWL_INVALID_STATION))
		return;
452
	if (WARN_ON(tid >= IWL_MAX_TID_COUNT))
453 454
		return;

455
	tx_fifo = get_fifo_from_tid(trans_pcie, ctx, tid);
456 457 458 459 460
	if (WARN_ON(tx_fifo < 0)) {
		IWL_ERR(trans, "txq_agg_setup, bad fifo: %d\n", tx_fifo);
		return;
	}

461 462
	spin_lock_irqsave(&trans->shrd->sta_lock, flags);
	tid_data = &trans->shrd->tid_data[sta_id][tid];
463 464
	ssn_idx = SEQ_TO_SN(tid_data->seq_number);
	txq_id = tid_data->agg.txq_id;
465
	spin_unlock_irqrestore(&trans->shrd->sta_lock, flags);
466 467 468

	ra_tid = BUILD_RAxTID(sta_id, tid);

469
	spin_lock_irqsave(&trans->shrd->lock, flags);
470 471

	/* Stop this Tx queue before configuring it */
472
	iwlagn_tx_queue_stop_scheduler(trans, txq_id);
473 474

	/* Map receiver-address / traffic-ID to this queue */
475
	iwlagn_tx_queue_set_q2ratid(trans, ra_tid, txq_id);
476 477

	/* Set this queue as a chain-building queue */
478
	iwl_set_bits_prph(bus(trans), SCD_QUEUECHAIN_SEL, (1<<txq_id));
479 480

	/* enable aggregations for the queue */
481
	iwl_set_bits_prph(bus(trans), SCD_AGGR_SEL, (1<<txq_id));
482 483 484

	/* Place first TFD at index corresponding to start sequence number.
	 * Assumes that ssn_idx is valid (!= 0xFFF) */
485 486
	priv(trans)->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
	priv(trans)->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
487
	iwl_trans_set_wr_ptrs(trans, txq_id, ssn_idx);
488 489

	/* Set up Tx window size and frame limit for this queue */
490
	iwl_write_targ_mem(bus(trans), trans_pcie->scd_base_addr +
491 492 493 494 495 496 497 498 499
			SCD_CONTEXT_QUEUE_OFFSET(txq_id) +
			sizeof(u32),
			((frame_limit <<
			SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
			SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
			((frame_limit <<
			SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
			SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));

500
	iwl_set_bits_prph(bus(trans), SCD_INTERRUPT_MASK, (1 << txq_id));
501 502

	/* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
503 504
	iwl_trans_tx_queue_set_status(trans, &priv(trans)->txq[txq_id],
					tx_fifo, 1);
505

506 507
	priv(trans)->txq[txq_id].sta_id = sta_id;
	priv(trans)->txq[txq_id].tid = tid;
508

509
	spin_unlock_irqrestore(&trans->shrd->lock, flags);
510 511
}

512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563
/*
 * Find first available (lowest unused) Tx Queue, mark it "active".
 * Called only when finding queue for aggregation.
 * Should never return anything < 7, because they should already
 * be in use as EDCA AC (0-3), Command (4), reserved (5, 6)
 */
static int iwlagn_txq_ctx_activate_free(struct iwl_trans *trans)
{
	int txq_id;

	for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++)
		if (!test_and_set_bit(txq_id,
					&priv(trans)->txq_ctx_active_msk))
			return txq_id;
	return -1;
}

int iwl_trans_pcie_tx_agg_alloc(struct iwl_trans *trans,
				enum iwl_rxon_context_id ctx, int sta_id,
				int tid, u16 *ssn)
{
	struct iwl_tid_data *tid_data;
	unsigned long flags;
	u16 txq_id;
	struct iwl_priv *priv = priv(trans);

	txq_id = iwlagn_txq_ctx_activate_free(trans);
	if (txq_id == -1) {
		IWL_ERR(trans, "No free aggregation queue available\n");
		return -ENXIO;
	}

	spin_lock_irqsave(&trans->shrd->sta_lock, flags);
	tid_data = &trans->shrd->tid_data[sta_id][tid];
	*ssn = SEQ_TO_SN(tid_data->seq_number);
	tid_data->agg.txq_id = txq_id;
	iwl_set_swq_id(&priv->txq[txq_id], get_ac_from_tid(tid), txq_id);

	tid_data = &trans->shrd->tid_data[sta_id][tid];
	if (tid_data->tfds_in_queue == 0) {
		IWL_DEBUG_HT(trans, "HW queue is empty\n");
		tid_data->agg.state = IWL_AGG_ON;
		iwl_start_tx_ba_trans_ready(priv(trans), ctx, sta_id, tid);
	} else {
		IWL_DEBUG_HT(trans, "HW queue is NOT empty: %d packets in HW"
			     "queue\n", tid_data->tfds_in_queue);
		tid_data->agg.state = IWL_EMPTYING_HW_QUEUE_ADDBA;
	}
	spin_unlock_irqrestore(&priv->shrd->sta_lock, flags);

	return 0;
}
564 565

void iwl_trans_pcie_txq_agg_disable(struct iwl_trans *trans, int txq_id)
566
{
567 568 569 570 571 572 573 574 575 576 577
	iwlagn_tx_queue_stop_scheduler(trans, txq_id);

	iwl_clear_bits_prph(bus(trans), SCD_AGGR_SEL, (1 << txq_id));

	priv(trans)->txq[txq_id].q.read_ptr = 0;
	priv(trans)->txq[txq_id].q.write_ptr = 0;
	/* supposes that ssn_idx is valid (!= 0xFFF) */
	iwl_trans_set_wr_ptrs(trans, txq_id, 0);

	iwl_clear_bits_prph(bus(trans), SCD_INTERRUPT_MASK, (1 << txq_id));
	iwl_txq_ctx_deactivate(priv(trans), txq_id);
578
	iwl_trans_tx_queue_set_status(trans, &priv(trans)->txq[txq_id], 0, 0);
579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594
}

int iwl_trans_pcie_tx_agg_disable(struct iwl_trans *trans,
				  enum iwl_rxon_context_id ctx, int sta_id,
				  int tid)
{
	unsigned long flags;
	int read_ptr, write_ptr;
	struct iwl_tid_data *tid_data;
	int txq_id;

	spin_lock_irqsave(&trans->shrd->sta_lock, flags);

	tid_data = &trans->shrd->tid_data[sta_id][tid];
	txq_id = tid_data->agg.txq_id;

595 596
	if ((IWLAGN_FIRST_AMPDU_QUEUE > txq_id) ||
	    (IWLAGN_FIRST_AMPDU_QUEUE +
597 598
		hw_params(trans).num_ampdu_queues <= txq_id)) {
		IWL_ERR(trans,
599 600 601
			"queue number out of range: %d, must be %d to %d\n",
			txq_id, IWLAGN_FIRST_AMPDU_QUEUE,
			IWLAGN_FIRST_AMPDU_QUEUE +
602 603
			hw_params(trans).num_ampdu_queues - 1);
		spin_unlock_irqrestore(&trans->shrd->sta_lock, flags);
604 605 606
		return -EINVAL;
	}

607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622
	switch (trans->shrd->tid_data[sta_id][tid].agg.state) {
	case IWL_EMPTYING_HW_QUEUE_ADDBA:
		/*
		* This can happen if the peer stops aggregation
		* again before we've had a chance to drain the
		* queue we selected previously, i.e. before the
		* session was really started completely.
		*/
		IWL_DEBUG_HT(trans, "AGG stop before setup done\n");
		goto turn_off;
	case IWL_AGG_ON:
		break;
	default:
		IWL_WARN(trans, "Stopping AGG while state not ON"
				"or starting\n");
	}
623

624 625
	write_ptr = priv(trans)->txq[txq_id].q.write_ptr;
	read_ptr = priv(trans)->txq[txq_id].q.read_ptr;
626

627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646
	/* The queue is not empty */
	if (write_ptr != read_ptr) {
		IWL_DEBUG_HT(trans, "Stopping a non empty AGG HW QUEUE\n");
		trans->shrd->tid_data[sta_id][tid].agg.state =
			IWL_EMPTYING_HW_QUEUE_DELBA;
		spin_unlock_irqrestore(&trans->shrd->sta_lock, flags);
		return 0;
	}

	IWL_DEBUG_HT(trans, "HW queue is empty\n");
turn_off:
	trans->shrd->tid_data[sta_id][tid].agg.state = IWL_AGG_OFF;

	/* do not restore/save irqs */
	spin_unlock(&trans->shrd->sta_lock);
	spin_lock(&trans->shrd->lock);

	iwl_trans_pcie_txq_agg_disable(trans, txq_id);

	spin_unlock_irqrestore(&trans->shrd->lock, flags);
647

648
	iwl_stop_tx_ba_trans_ready(priv(trans), ctx, sta_id, tid);
649 650 651 652

	return 0;
}

653 654 655 656 657 658 659 660 661 662 663
/*************** HOST COMMAND QUEUE FUNCTIONS   *****/

/**
 * iwl_enqueue_hcmd - enqueue a uCode command
 * @priv: device private data point
 * @cmd: a point to the ucode command structure
 *
 * The function returns < 0 values to indicate the operation is
 * failed. On success, it turns the index (> 0) of command in the
 * command queue.
 */
664
static int iwl_enqueue_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
665
{
666
	struct iwl_tx_queue *txq = &priv(trans)->txq[trans->shrd->cmd_queue];
667
	struct iwl_queue *q = &txq->q;
J
Johannes Berg 已提交
668 669
	struct iwl_device_cmd *out_cmd;
	struct iwl_cmd_meta *out_meta;
670 671
	dma_addr_t phys_addr;
	unsigned long flags;
T
Tomas Winkler 已提交
672
	u32 idx;
673
	u16 copy_size, cmd_size;
674
	bool is_ct_kill = false;
675 676 677 678 679 680 681 682
	bool had_nocopy = false;
	int i;
	u8 *cmd_dest;
#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
	const void *trace_bufs[IWL_MAX_CMD_TFDS + 1] = {};
	int trace_lens[IWL_MAX_CMD_TFDS + 1] = {};
	int trace_idx;
#endif
683

684 685
	if (test_bit(STATUS_FW_ERROR, &trans->shrd->status)) {
		IWL_WARN(trans, "fw recovery, no hcmd send\n");
686 687 688
		return -EIO;
	}

689
	if ((trans->shrd->ucode_owner == IWL_OWNERSHIP_TM) &&
690
	    !(cmd->flags & CMD_ON_DEMAND)) {
691
		IWL_DEBUG_HC(trans, "tm own the uCode, no regular hcmd send\n");
692 693 694
		return -EIO;
	}

695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713
	copy_size = sizeof(out_cmd->hdr);
	cmd_size = sizeof(out_cmd->hdr);

	/* need one for the header if the first is NOCOPY */
	BUILD_BUG_ON(IWL_MAX_CMD_TFDS > IWL_NUM_OF_TBS - 1);

	for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
		if (!cmd->len[i])
			continue;
		if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY) {
			had_nocopy = true;
		} else {
			/* NOCOPY must not be followed by normal! */
			if (WARN_ON(had_nocopy))
				return -EINVAL;
			copy_size += cmd->len[i];
		}
		cmd_size += cmd->len[i];
	}
714

715 716
	/*
	 * If any of the command structures end up being larger than
717 718 719
	 * the TFD_MAX_PAYLOAD_SIZE and they aren't dynamically
	 * allocated into separate TFDs, then we will need to
	 * increase the size of the buffers.
720
	 */
721
	if (WARN_ON(copy_size > TFD_MAX_PAYLOAD_SIZE))
722
		return -EINVAL;
723

724 725 726
	if (iwl_is_rfkill(trans->shrd) || iwl_is_ctkill(trans->shrd)) {
		IWL_WARN(trans, "Not sending command - %s KILL\n",
			 iwl_is_rfkill(trans->shrd) ? "RF" : "CT");
727 728
		return -EIO;
	}
729

730
	spin_lock_irqsave(&trans->hcmd_lock, flags);
731

J
Johannes Berg 已提交
732
	if (iwl_queue_space(q) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
733
		spin_unlock_irqrestore(&trans->hcmd_lock, flags);
734

735
		IWL_ERR(trans, "No space in command queue\n");
736
		is_ct_kill = iwl_check_for_ct_kill(priv(trans));
737
		if (!is_ct_kill) {
738
			IWL_ERR(trans, "Restarting adapter queue is full\n");
739
			iwlagn_fw_error(priv(trans), false);
740
		}
741 742 743
		return -ENOSPC;
	}

744
	idx = get_cmd_index(q, q->write_ptr);
745
	out_cmd = txq->cmd[idx];
J
Johannes Berg 已提交
746 747
	out_meta = &txq->meta[idx];

748
	memset(out_meta, 0, sizeof(*out_meta));	/* re-initialize to NULL */
J
Johannes Berg 已提交
749 750 751 752
	if (cmd->flags & CMD_WANT_SKB)
		out_meta->source = cmd;
	if (cmd->flags & CMD_ASYNC)
		out_meta->callback = cmd->callback;
753

754
	/* set up the header */
755

756
	out_cmd->hdr.cmd = cmd->id;
757
	out_cmd->hdr.flags = 0;
758
	out_cmd->hdr.sequence =
759
		cpu_to_le16(QUEUE_TO_SEQ(trans->shrd->cmd_queue) |
760
					 INDEX_TO_SEQ(q->write_ptr));
761 762 763 764 765 766 767 768 769 770 771

	/* and copy the data that needs to be copied */

	cmd_dest = &out_cmd->cmd.payload[0];
	for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
		if (!cmd->len[i])
			continue;
		if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY)
			break;
		memcpy(cmd_dest, cmd->data[i], cmd->len[i]);
		cmd_dest += cmd->len[i];
772
	}
773

774
	IWL_DEBUG_HC(trans, "Sending command %s (#%x), seq: 0x%04X, "
775 776 777 778
			"%d bytes at %d[%d]:%d\n",
			get_cmd_string(out_cmd->hdr.cmd),
			out_cmd->hdr.cmd,
			le16_to_cpu(out_cmd->hdr.sequence), cmd_size,
779
			q->write_ptr, idx, trans->shrd->cmd_queue);
780

781
	phys_addr = dma_map_single(bus(trans)->dev, &out_cmd->hdr, copy_size,
782
				DMA_BIDIRECTIONAL);
783
	if (unlikely(dma_mapping_error(bus(trans)->dev, phys_addr))) {
J
Johannes Berg 已提交
784 785 786 787
		idx = -ENOMEM;
		goto out;
	}

788
	dma_unmap_addr_set(out_meta, mapping, phys_addr);
789 790
	dma_unmap_len_set(out_meta, len, copy_size);

791 792
	iwlagn_txq_attach_buf_to_tfd(trans, txq,
					phys_addr, copy_size, 1);
793 794 795 796 797 798 799 800 801 802 803
#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
	trace_bufs[0] = &out_cmd->hdr;
	trace_lens[0] = copy_size;
	trace_idx = 1;
#endif

	for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
		if (!cmd->len[i])
			continue;
		if (!(cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY))
			continue;
804 805
		phys_addr = dma_map_single(bus(trans)->dev,
					   (void *)cmd->data[i],
806
					   cmd->len[i], DMA_BIDIRECTIONAL);
807 808
		if (dma_mapping_error(bus(trans)->dev, phys_addr)) {
			iwlagn_unmap_tfd(trans, out_meta,
J
Johannes Berg 已提交
809
					 &txq->tfds[q->write_ptr],
810
					 DMA_BIDIRECTIONAL);
811 812 813 814
			idx = -ENOMEM;
			goto out;
		}

815
		iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
816 817 818 819 820 821 822
					     cmd->len[i], 0);
#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
		trace_bufs[trace_idx] = cmd->data[i];
		trace_lens[trace_idx] = cmd->len[i];
		trace_idx++;
#endif
	}
R
Reinette Chatre 已提交
823

824
	out_meta->flags = cmd->flags;
J
Johannes Berg 已提交
825 826 827

	txq->need_update = 1;

828 829 830
	/* check that tracing gets all possible blocks */
	BUILD_BUG_ON(IWL_MAX_CMD_TFDS + 1 != 3);
#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
831
	trace_iwlwifi_dev_hcmd(priv(trans), cmd->flags,
832 833 834 835
			       trace_bufs[0], trace_lens[0],
			       trace_bufs[1], trace_lens[1],
			       trace_bufs[2], trace_lens[2]);
#endif
R
Reinette Chatre 已提交
836

837 838
	/* Increment and update queue's write index */
	q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
839
	iwl_txq_update_write_ptr(trans, txq);
840

J
Johannes Berg 已提交
841
 out:
842
	spin_unlock_irqrestore(&trans->hcmd_lock, flags);
843
	return idx;
844 845
}

846 847 848 849 850 851 852
/**
 * iwl_hcmd_queue_reclaim - Reclaim TX command queue entries already Tx'd
 *
 * When FW advances 'R' index, all entries between old and new 'R' index
 * need to be reclaimed. As result, some free space forms.  If there is
 * enough free space (> low mark), wake the stack that feeds us.
 */
853
static void iwl_hcmd_queue_reclaim(struct iwl_priv *priv, int txq_id, int idx)
854 855 856 857 858
{
	struct iwl_tx_queue *txq = &priv->txq[txq_id];
	struct iwl_queue *q = &txq->q;
	int nfreed = 0;

T
Tomas Winkler 已提交
859
	if ((idx >= q->n_bd) || (iwl_queue_used(q, idx) == 0)) {
860 861 862
		IWL_ERR(priv, "%s: Read index for DMA queue txq id (%d), "
			  "index %d is out of range [0-%d] %d %d.\n", __func__,
			  txq_id, idx, q->n_bd, q->write_ptr, q->read_ptr);
863 864 865
		return;
	}

T
Tomas Winkler 已提交
866 867
	for (idx = iwl_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx;
	     q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
868

T
Tomas Winkler 已提交
869
		if (nfreed++ > 0) {
870
			IWL_ERR(priv, "HCMD skipped: index (%d) %d %d\n", idx,
871
					q->write_ptr, q->read_ptr);
872
			iwlagn_fw_error(priv, false);
873
		}
874

875 876 877 878 879 880 881 882 883 884 885 886 887
	}
}

/**
 * iwl_tx_cmd_complete - Pull unused buffers off the queue and reclaim them
 * @rxb: Rx buffer to reclaim
 *
 * If an Rx buffer has an async callback associated with it the callback
 * will be executed.  The attached skb (if present) will only be freed
 * if the callback returns 1
 */
void iwl_tx_cmd_complete(struct iwl_priv *priv, struct iwl_rx_mem_buffer *rxb)
{
Z
Zhu Yi 已提交
888
	struct iwl_rx_packet *pkt = rxb_addr(rxb);
889 890 891 892
	u16 sequence = le16_to_cpu(pkt->hdr.sequence);
	int txq_id = SEQ_TO_QUEUE(sequence);
	int index = SEQ_TO_INDEX(sequence);
	int cmd_index;
J
Johannes Berg 已提交
893 894
	struct iwl_device_cmd *cmd;
	struct iwl_cmd_meta *meta;
895 896
	struct iwl_trans *trans = trans(priv);
	struct iwl_tx_queue *txq = &priv->txq[trans->shrd->cmd_queue];
897
	unsigned long flags;
898 899 900 901

	/* If a Tx command is being handled and it isn't in the actual
	 * command queue then there a command routing bug has been introduced
	 * in the queue management code. */
902
	if (WARN(txq_id != trans->shrd->cmd_queue,
903
		 "wrong command queue %d (should be %d), sequence 0x%X readp=%d writep=%d\n",
904 905 906
		  txq_id, trans->shrd->cmd_queue, sequence,
		  priv->txq[trans->shrd->cmd_queue].q.read_ptr,
		  priv->txq[trans->shrd->cmd_queue].q.write_ptr)) {
907
		iwl_print_hex_error(priv, pkt, 32);
908
		return;
909
	}
910

911
	cmd_index = get_cmd_index(&txq->q, index);
Z
Zhu Yi 已提交
912 913
	cmd = txq->cmd[cmd_index];
	meta = &txq->meta[cmd_index];
914

915 916
	iwlagn_unmap_tfd(trans, meta, &txq->tfds[index],
			 DMA_BIDIRECTIONAL);
R
Reinette Chatre 已提交
917

918
	/* Input error checking is done when commands are added to queue. */
J
Johannes Berg 已提交
919
	if (meta->flags & CMD_WANT_SKB) {
Z
Zhu Yi 已提交
920 921
		meta->source->reply_page = (unsigned long)rxb_addr(rxb);
		rxb->page = NULL;
922 923 924
	} else if (meta->callback)
		meta->callback(priv, cmd, pkt);

925
	spin_lock_irqsave(&trans->hcmd_lock, flags);
926

927
	iwl_hcmd_queue_reclaim(priv, txq_id, index);
928

J
Johannes Berg 已提交
929
	if (!(meta->flags & CMD_ASYNC)) {
930 931
		clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
		IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
932
			       get_cmd_string(cmd->hdr.cmd));
933 934
		wake_up_interruptible(&priv->wait_command_queue);
	}
935

Z
Zhu Yi 已提交
936
	meta->flags = 0;
937

938
	spin_unlock_irqrestore(&trans->hcmd_lock, flags);
939
}
940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010

const char *get_cmd_string(u8 cmd)
{
	switch (cmd) {
		IWL_CMD(REPLY_ALIVE);
		IWL_CMD(REPLY_ERROR);
		IWL_CMD(REPLY_RXON);
		IWL_CMD(REPLY_RXON_ASSOC);
		IWL_CMD(REPLY_QOS_PARAM);
		IWL_CMD(REPLY_RXON_TIMING);
		IWL_CMD(REPLY_ADD_STA);
		IWL_CMD(REPLY_REMOVE_STA);
		IWL_CMD(REPLY_REMOVE_ALL_STA);
		IWL_CMD(REPLY_TXFIFO_FLUSH);
		IWL_CMD(REPLY_WEPKEY);
		IWL_CMD(REPLY_TX);
		IWL_CMD(REPLY_LEDS_CMD);
		IWL_CMD(REPLY_TX_LINK_QUALITY_CMD);
		IWL_CMD(COEX_PRIORITY_TABLE_CMD);
		IWL_CMD(COEX_MEDIUM_NOTIFICATION);
		IWL_CMD(COEX_EVENT_CMD);
		IWL_CMD(REPLY_QUIET_CMD);
		IWL_CMD(REPLY_CHANNEL_SWITCH);
		IWL_CMD(CHANNEL_SWITCH_NOTIFICATION);
		IWL_CMD(REPLY_SPECTRUM_MEASUREMENT_CMD);
		IWL_CMD(SPECTRUM_MEASURE_NOTIFICATION);
		IWL_CMD(POWER_TABLE_CMD);
		IWL_CMD(PM_SLEEP_NOTIFICATION);
		IWL_CMD(PM_DEBUG_STATISTIC_NOTIFIC);
		IWL_CMD(REPLY_SCAN_CMD);
		IWL_CMD(REPLY_SCAN_ABORT_CMD);
		IWL_CMD(SCAN_START_NOTIFICATION);
		IWL_CMD(SCAN_RESULTS_NOTIFICATION);
		IWL_CMD(SCAN_COMPLETE_NOTIFICATION);
		IWL_CMD(BEACON_NOTIFICATION);
		IWL_CMD(REPLY_TX_BEACON);
		IWL_CMD(WHO_IS_AWAKE_NOTIFICATION);
		IWL_CMD(QUIET_NOTIFICATION);
		IWL_CMD(REPLY_TX_PWR_TABLE_CMD);
		IWL_CMD(MEASURE_ABORT_NOTIFICATION);
		IWL_CMD(REPLY_BT_CONFIG);
		IWL_CMD(REPLY_STATISTICS_CMD);
		IWL_CMD(STATISTICS_NOTIFICATION);
		IWL_CMD(REPLY_CARD_STATE_CMD);
		IWL_CMD(CARD_STATE_NOTIFICATION);
		IWL_CMD(MISSED_BEACONS_NOTIFICATION);
		IWL_CMD(REPLY_CT_KILL_CONFIG_CMD);
		IWL_CMD(SENSITIVITY_CMD);
		IWL_CMD(REPLY_PHY_CALIBRATION_CMD);
		IWL_CMD(REPLY_RX_PHY_CMD);
		IWL_CMD(REPLY_RX_MPDU_CMD);
		IWL_CMD(REPLY_RX);
		IWL_CMD(REPLY_COMPRESSED_BA);
		IWL_CMD(CALIBRATION_CFG_CMD);
		IWL_CMD(CALIBRATION_RES_NOTIFICATION);
		IWL_CMD(CALIBRATION_COMPLETE_NOTIFICATION);
		IWL_CMD(REPLY_TX_POWER_DBM_CMD);
		IWL_CMD(TEMPERATURE_NOTIFICATION);
		IWL_CMD(TX_ANT_CONFIGURATION_CMD);
		IWL_CMD(REPLY_BT_COEX_PROFILE_NOTIF);
		IWL_CMD(REPLY_BT_COEX_PRIO_TABLE);
		IWL_CMD(REPLY_BT_COEX_PROT_ENV);
		IWL_CMD(REPLY_WIPAN_PARAMS);
		IWL_CMD(REPLY_WIPAN_RXON);
		IWL_CMD(REPLY_WIPAN_RXON_TIMING);
		IWL_CMD(REPLY_WIPAN_RXON_ASSOC);
		IWL_CMD(REPLY_WIPAN_QOS_PARAM);
		IWL_CMD(REPLY_WIPAN_WEPKEY);
		IWL_CMD(REPLY_WIPAN_P2P_CHANNEL_SWITCH);
		IWL_CMD(REPLY_WIPAN_NOA_NOTIFICATION);
		IWL_CMD(REPLY_WIPAN_DEACTIVATION_COMPLETE);
J
Johannes Berg 已提交
1011 1012 1013 1014 1015 1016
		IWL_CMD(REPLY_WOWLAN_PATTERNS);
		IWL_CMD(REPLY_WOWLAN_WAKEUP_FILTER);
		IWL_CMD(REPLY_WOWLAN_TSC_RSC_PARAMS);
		IWL_CMD(REPLY_WOWLAN_TKIP_PARAMS);
		IWL_CMD(REPLY_WOWLAN_KEK_KCK_MATERIAL);
		IWL_CMD(REPLY_WOWLAN_GET_STATUS);
1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048
	default:
		return "UNKNOWN";

	}
}

#define HOST_COMPLETE_TIMEOUT (2 * HZ)

static void iwl_generic_cmd_callback(struct iwl_priv *priv,
				     struct iwl_device_cmd *cmd,
				     struct iwl_rx_packet *pkt)
{
	if (pkt->hdr.flags & IWL_CMD_FAILED_MSK) {
		IWL_ERR(priv, "Bad return from %s (0x%08X)\n",
			get_cmd_string(cmd->hdr.cmd), pkt->hdr.flags);
		return;
	}

#ifdef CONFIG_IWLWIFI_DEBUG
	switch (cmd->hdr.cmd) {
	case REPLY_TX_LINK_QUALITY_CMD:
	case SENSITIVITY_CMD:
		IWL_DEBUG_HC_DUMP(priv, "back from %s (0x%08X)\n",
				get_cmd_string(cmd->hdr.cmd), pkt->hdr.flags);
		break;
	default:
		IWL_DEBUG_HC(priv, "back from %s (0x%08X)\n",
				get_cmd_string(cmd->hdr.cmd), pkt->hdr.flags);
	}
#endif
}

1049
static int iwl_send_cmd_async(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060
{
	int ret;

	/* An asynchronous command can not expect an SKB to be set. */
	if (WARN_ON(cmd->flags & CMD_WANT_SKB))
		return -EINVAL;

	/* Assign a generic callback if one is not provided */
	if (!cmd->callback)
		cmd->callback = iwl_generic_cmd_callback;

1061
	if (test_bit(STATUS_EXIT_PENDING, &trans->shrd->status))
1062 1063
		return -EBUSY;

1064
	ret = iwl_enqueue_hcmd(trans, cmd);
1065
	if (ret < 0) {
1066
		IWL_ERR(trans, "Error sending %s: enqueue_hcmd failed: %d\n",
1067 1068 1069 1070 1071 1072
			  get_cmd_string(cmd->id), ret);
		return ret;
	}
	return 0;
}

1073
static int iwl_send_cmd_sync(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
1074 1075 1076 1077
{
	int cmd_idx;
	int ret;

1078
	lockdep_assert_held(&trans->shrd->mutex);
1079 1080 1081 1082 1083

	 /* A synchronous command can not have a callback set. */
	if (WARN_ON(cmd->callback))
		return -EINVAL;

1084
	IWL_DEBUG_INFO(trans, "Attempting to send sync command %s\n",
1085 1086
			get_cmd_string(cmd->id));

1087 1088
	set_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
	IWL_DEBUG_INFO(trans, "Setting HCMD_ACTIVE for command %s\n",
1089 1090
			get_cmd_string(cmd->id));

1091
	cmd_idx = iwl_enqueue_hcmd(trans, cmd);
1092 1093
	if (cmd_idx < 0) {
		ret = cmd_idx;
1094 1095
		clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
		IWL_ERR(trans, "Error sending %s: enqueue_hcmd failed: %d\n",
1096 1097 1098 1099
			  get_cmd_string(cmd->id), ret);
		return ret;
	}

1100 1101
	ret = wait_event_interruptible_timeout(priv(trans)->wait_command_queue,
			!test_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status),
1102 1103
			HOST_COMPLETE_TIMEOUT);
	if (!ret) {
1104 1105
		if (test_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status)) {
			IWL_ERR(trans,
1106 1107 1108 1109
				"Error sending %s: time out after %dms.\n",
				get_cmd_string(cmd->id),
				jiffies_to_msecs(HOST_COMPLETE_TIMEOUT));

1110 1111
			clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
			IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command"
1112 1113 1114 1115 1116 1117
				 "%s\n", get_cmd_string(cmd->id));
			ret = -ETIMEDOUT;
			goto cancel;
		}
	}

1118 1119
	if (test_bit(STATUS_RF_KILL_HW, &trans->shrd->status)) {
		IWL_ERR(trans, "Command %s aborted: RF KILL Switch\n",
1120 1121 1122 1123
			       get_cmd_string(cmd->id));
		ret = -ECANCELED;
		goto fail;
	}
1124 1125
	if (test_bit(STATUS_FW_ERROR, &trans->shrd->status)) {
		IWL_ERR(trans, "Command %s failed: FW Error\n",
1126 1127 1128 1129 1130
			       get_cmd_string(cmd->id));
		ret = -EIO;
		goto fail;
	}
	if ((cmd->flags & CMD_WANT_SKB) && !cmd->reply_page) {
1131
		IWL_ERR(trans, "Error: Response NULL in '%s'\n",
1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146
			  get_cmd_string(cmd->id));
		ret = -EIO;
		goto cancel;
	}

	return 0;

cancel:
	if (cmd->flags & CMD_WANT_SKB) {
		/*
		 * Cancel the CMD_WANT_SKB flag for the cmd in the
		 * TX cmd queue. Otherwise in case the cmd comes
		 * in later, it will possibly set an invalid
		 * address (cmd->meta.source).
		 */
1147
		priv(trans)->txq[trans->shrd->cmd_queue].meta[cmd_idx].flags &=
1148 1149 1150 1151
							~CMD_WANT_SKB;
	}
fail:
	if (cmd->reply_page) {
1152
		iwl_free_pages(trans->shrd, cmd->reply_page);
1153 1154 1155 1156 1157 1158
		cmd->reply_page = 0;
	}

	return ret;
}

1159
int iwl_trans_pcie_send_cmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
1160 1161
{
	if (cmd->flags & CMD_ASYNC)
1162
		return iwl_send_cmd_async(trans, cmd);
1163

1164
	return iwl_send_cmd_sync(trans, cmd);
1165 1166
}

1167
int iwl_trans_pcie_send_cmd_pdu(struct iwl_trans *trans, u8 id, u32 flags,
1168
		u16 len, const void *data)
1169 1170 1171 1172 1173 1174 1175 1176
{
	struct iwl_host_cmd cmd = {
		.id = id,
		.len = { len, },
		.data = { data, },
		.flags = flags,
	};

1177
	return iwl_trans_pcie_send_cmd(trans, &cmd);
1178
}
1179 1180

/* Frees buffers until index _not_ inclusive */
1181 1182
int iwl_tx_queue_reclaim(struct iwl_trans *trans, int txq_id, int index,
			 struct sk_buff_head *skbs)
1183 1184 1185 1186
{
	struct iwl_tx_queue *txq = &priv(trans)->txq[txq_id];
	struct iwl_queue *q = &txq->q;
	int last_to_free;
1187
	int freed = 0;
1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198

	/*Since we free until index _not_ inclusive, the one before index is
	 * the last we will free. This one must be used */
	last_to_free = iwl_queue_dec_wrap(index, q->n_bd);

	if ((index >= q->n_bd) ||
	   (iwl_queue_used(q, last_to_free) == 0)) {
		IWL_ERR(trans, "%s: Read index for DMA queue txq id (%d), "
			  "last_to_free %d is out of range [0-%d] %d %d.\n",
			  __func__, txq_id, last_to_free, q->n_bd,
			  q->write_ptr, q->read_ptr);
1199
		return 0;
1200 1201 1202 1203 1204 1205
	}

	IWL_DEBUG_TX_REPLY(trans, "reclaim: [%d, %d, %d]\n", txq_id,
			   q->read_ptr, index);

	if (WARN_ON(!skb_queue_empty(skbs)))
1206
		return 0;
1207 1208 1209 1210 1211

	for (;
	     q->read_ptr != index;
	     q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {

1212
		if (WARN_ON_ONCE(txq->skbs[txq->q.read_ptr] == NULL))
1213 1214
			continue;

1215
		__skb_queue_tail(skbs, txq->skbs[txq->q.read_ptr]);
1216

1217
		txq->skbs[txq->q.read_ptr] = NULL;
1218

1219
		iwlagn_txq_inval_byte_cnt_tbl(trans, txq);
1220

1221
		iwlagn_txq_free_tfd(trans, txq, txq->q.read_ptr);
1222
		freed++;
1223
	}
1224
	return freed;
1225
}