i915_dma.c 58.8 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28 29 30

#include "drmP.h"
#include "drm.h"
J
Jesse Barnes 已提交
31
#include "drm_crtc_helper.h"
32
#include "drm_fb_helper.h"
J
Jesse Barnes 已提交
33
#include "intel_drv.h"
L
Linus Torvalds 已提交
34 35
#include "i915_drm.h"
#include "i915_drv.h"
C
Chris Wilson 已提交
36
#include "i915_trace.h"
37
#include <linux/pci.h>
38
#include <linux/vgaarb.h>
39 40
#include <linux/acpi.h>
#include <linux/pnp.h>
41
#include <linux/vga_switcheroo.h>
42
#include <linux/slab.h>
43
#include <acpi/video.h>
L
Linus Torvalds 已提交
44

45 46 47 48
/**
 * Sets up the hardware status page for devices that need a physical address
 * in the register.
 */
49
static int i915_init_phys_hws(struct drm_device *dev)
50 51 52 53
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	/* Program Hardware Status Page */
	dev_priv->status_page_dmah =
54
		drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE);
55 56 57 58 59

	if (!dev_priv->status_page_dmah) {
		DRM_ERROR("Can not allocate hardware status page\n");
		return -ENOMEM;
	}
60 61
	dev_priv->render_ring.status_page.page_addr
		= dev_priv->status_page_dmah->vaddr;
62 63
	dev_priv->dma_status_page = dev_priv->status_page_dmah->busaddr;

64
	memset(dev_priv->render_ring.status_page.page_addr, 0, PAGE_SIZE);
65

66
	if (INTEL_INFO(dev)->gen >= 4)
67 68 69
		dev_priv->dma_status_page |= (dev_priv->dma_status_page >> 28) &
					     0xf0;

70
	I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
71
	DRM_DEBUG_DRIVER("Enabled hardware status page\n");
72 73 74 75 76 77 78
	return 0;
}

/**
 * Frees the hardware status page, whether it's a physical address or a virtual
 * address set up by the X Server.
 */
79
static void i915_free_hws(struct drm_device *dev)
80 81 82 83 84 85 86
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	if (dev_priv->status_page_dmah) {
		drm_pci_free(dev, dev_priv->status_page_dmah);
		dev_priv->status_page_dmah = NULL;
	}

87 88
	if (dev_priv->render_ring.status_page.gfx_addr) {
		dev_priv->render_ring.status_page.gfx_addr = 0;
89 90 91 92 93 94 95
		drm_core_ioremapfree(&dev_priv->hws_map, dev);
	}

	/* Need to rewrite hardware status page */
	I915_WRITE(HWS_PGA, 0x1ffff000);
}

96
void i915_kernel_lost_context(struct drm_device * dev)
L
Linus Torvalds 已提交
97 98
{
	drm_i915_private_t *dev_priv = dev->dev_private;
99
	struct drm_i915_master_private *master_priv;
100
	struct intel_ring_buffer *ring = &dev_priv->render_ring;
L
Linus Torvalds 已提交
101

J
Jesse Barnes 已提交
102 103 104 105 106 107 108
	/*
	 * We should never lose context on the ring with modesetting
	 * as we don't expose it to userspace
	 */
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return;

109 110
	ring->head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
	ring->tail = I915_READ(PRB0_TAIL) & TAIL_ADDR;
L
Linus Torvalds 已提交
111 112
	ring->space = ring->head - (ring->tail + 8);
	if (ring->space < 0)
113
		ring->space += ring->size;
L
Linus Torvalds 已提交
114

115 116 117 118 119 120
	if (!dev->primary->master)
		return;

	master_priv = dev->primary->master->driver_priv;
	if (ring->head == ring->tail && master_priv->sarea_priv)
		master_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
L
Linus Torvalds 已提交
121 122
}

123
static int i915_dma_cleanup(struct drm_device * dev)
L
Linus Torvalds 已提交
124
{
J
Jesse Barnes 已提交
125
	drm_i915_private_t *dev_priv = dev->dev_private;
L
Linus Torvalds 已提交
126 127 128 129
	/* Make sure interrupts are disabled here because the uninstall ioctl
	 * may not have been called from userspace and after dev_private
	 * is freed, it's too late.
	 */
130
	if (dev->irq_enabled)
D
Dave Airlie 已提交
131
		drm_irq_uninstall(dev);
L
Linus Torvalds 已提交
132

133
	mutex_lock(&dev->struct_mutex);
134 135 136
	intel_cleanup_ring_buffer(&dev_priv->render_ring);
	intel_cleanup_ring_buffer(&dev_priv->bsd_ring);
	intel_cleanup_ring_buffer(&dev_priv->blt_ring);
137
	mutex_unlock(&dev->struct_mutex);
138

139 140 141
	/* Clear the HWS virtual address at teardown */
	if (I915_NEED_GFX_HWS(dev))
		i915_free_hws(dev);
L
Linus Torvalds 已提交
142 143 144 145

	return 0;
}

J
Jesse Barnes 已提交
146
static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
L
Linus Torvalds 已提交
147
{
J
Jesse Barnes 已提交
148
	drm_i915_private_t *dev_priv = dev->dev_private;
149
	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
L
Linus Torvalds 已提交
150

151 152 153 154 155
	master_priv->sarea = drm_getsarea(dev);
	if (master_priv->sarea) {
		master_priv->sarea_priv = (drm_i915_sarea_t *)
			((u8 *)master_priv->sarea->handle + init->sarea_priv_offset);
	} else {
156
		DRM_DEBUG_DRIVER("sarea not found assuming DRI2 userspace\n");
157 158
	}

159
	if (init->ring_size != 0) {
160
		if (dev_priv->render_ring.gem_object != NULL) {
161 162 163 164 165
			i915_dma_cleanup(dev);
			DRM_ERROR("Client tried to initialize ringbuffer in "
				  "GEM mode\n");
			return -EINVAL;
		}
L
Linus Torvalds 已提交
166

167
		dev_priv->render_ring.size = init->ring_size;
L
Linus Torvalds 已提交
168

169 170 171 172 173
		dev_priv->render_ring.map.offset = init->ring_start;
		dev_priv->render_ring.map.size = init->ring_size;
		dev_priv->render_ring.map.type = 0;
		dev_priv->render_ring.map.flags = 0;
		dev_priv->render_ring.map.mtrr = 0;
L
Linus Torvalds 已提交
174

175
		drm_core_ioremap_wc(&dev_priv->render_ring.map, dev);
176

177
		if (dev_priv->render_ring.map.handle == NULL) {
178 179 180 181 182
			i915_dma_cleanup(dev);
			DRM_ERROR("can not ioremap virtual address for"
				  " ring buffer\n");
			return -ENOMEM;
		}
L
Linus Torvalds 已提交
183 184
	}

185
	dev_priv->render_ring.virtual_start = dev_priv->render_ring.map.handle;
L
Linus Torvalds 已提交
186

187
	dev_priv->cpp = init->cpp;
L
Linus Torvalds 已提交
188 189 190
	dev_priv->back_offset = init->back_offset;
	dev_priv->front_offset = init->front_offset;
	dev_priv->current_page = 0;
191 192
	if (master_priv->sarea_priv)
		master_priv->sarea_priv->pf_current_page = 0;
L
Linus Torvalds 已提交
193 194 195 196 197 198 199 200

	/* Allow hardware batchbuffers unless told otherwise.
	 */
	dev_priv->allow_batchbuffer = 1;

	return 0;
}

201
static int i915_dma_resume(struct drm_device * dev)
L
Linus Torvalds 已提交
202 203 204
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;

205
	struct intel_ring_buffer *ring;
206
	DRM_DEBUG_DRIVER("%s\n", __func__);
L
Linus Torvalds 已提交
207

208 209 210
	ring = &dev_priv->render_ring;

	if (ring->map.handle == NULL) {
L
Linus Torvalds 已提交
211 212
		DRM_ERROR("can not ioremap virtual address for"
			  " ring buffer\n");
E
Eric Anholt 已提交
213
		return -ENOMEM;
L
Linus Torvalds 已提交
214 215 216
	}

	/* Program Hardware Status Page */
217
	if (!ring->status_page.page_addr) {
L
Linus Torvalds 已提交
218
		DRM_ERROR("Can not find hardware status page\n");
E
Eric Anholt 已提交
219
		return -EINVAL;
L
Linus Torvalds 已提交
220
	}
221
	DRM_DEBUG_DRIVER("hw status page @ %p\n",
222 223
				ring->status_page.page_addr);
	if (ring->status_page.gfx_addr != 0)
224
		intel_ring_setup_status_page(ring);
225
	else
226
		I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
227

228
	DRM_DEBUG_DRIVER("Enabled hardware status page\n");
L
Linus Torvalds 已提交
229 230 231 232

	return 0;
}

233 234
static int i915_dma_init(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
L
Linus Torvalds 已提交
235
{
236
	drm_i915_init_t *init = data;
L
Linus Torvalds 已提交
237 238
	int retcode = 0;

239
	switch (init->func) {
L
Linus Torvalds 已提交
240
	case I915_INIT_DMA:
J
Jesse Barnes 已提交
241
		retcode = i915_initialize(dev, init);
L
Linus Torvalds 已提交
242 243 244 245 246
		break;
	case I915_CLEANUP_DMA:
		retcode = i915_dma_cleanup(dev);
		break;
	case I915_RESUME_DMA:
D
Dave Airlie 已提交
247
		retcode = i915_dma_resume(dev);
L
Linus Torvalds 已提交
248 249
		break;
	default:
E
Eric Anholt 已提交
250
		retcode = -EINVAL;
L
Linus Torvalds 已提交
251 252 253 254 255 256 257 258 259 260 261 262 263 264 265
		break;
	}

	return retcode;
}

/* Implement basically the same security restrictions as hardware does
 * for MI_BATCH_NON_SECURE.  These can be made stricter at any time.
 *
 * Most of the calculations below involve calculating the size of a
 * particular instruction.  It's important to get the size right as
 * that tells us where the next instruction to check is.  Any illegal
 * instruction detected will be given a size of zero, which is a
 * signal to abort the rest of the buffer.
 */
266
static int validate_cmd(int cmd)
L
Linus Torvalds 已提交
267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290
{
	switch (((cmd >> 29) & 0x7)) {
	case 0x0:
		switch ((cmd >> 23) & 0x3f) {
		case 0x0:
			return 1;	/* MI_NOOP */
		case 0x4:
			return 1;	/* MI_FLUSH */
		default:
			return 0;	/* disallow everything else */
		}
		break;
	case 0x1:
		return 0;	/* reserved */
	case 0x2:
		return (cmd & 0xff) + 2;	/* 2d commands */
	case 0x3:
		if (((cmd >> 24) & 0x1f) <= 0x18)
			return 1;

		switch ((cmd >> 24) & 0x1f) {
		case 0x1c:
			return 1;
		case 0x1d:
D
Dave Airlie 已提交
291
			switch ((cmd >> 16) & 0xff) {
L
Linus Torvalds 已提交
292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323
			case 0x3:
				return (cmd & 0x1f) + 2;
			case 0x4:
				return (cmd & 0xf) + 2;
			default:
				return (cmd & 0xffff) + 2;
			}
		case 0x1e:
			if (cmd & (1 << 23))
				return (cmd & 0xffff) + 1;
			else
				return 1;
		case 0x1f:
			if ((cmd & (1 << 23)) == 0)	/* inline vertices */
				return (cmd & 0x1ffff) + 2;
			else if (cmd & (1 << 17))	/* indirect random */
				if ((cmd & 0xffff) == 0)
					return 0;	/* unknown length, too hard */
				else
					return (((cmd & 0xffff) + 1) / 2) + 1;
			else
				return 2;	/* indirect sequential */
		default:
			return 0;
		}
	default:
		return 0;
	}

	return 0;
}

324
static int i915_emit_cmds(struct drm_device * dev, int *buffer, int dwords)
L
Linus Torvalds 已提交
325 326
{
	drm_i915_private_t *dev_priv = dev->dev_private;
327
	int i, ret;
L
Linus Torvalds 已提交
328

329
	if ((dwords+1) * sizeof(int) >= dev_priv->render_ring.size - 8)
E
Eric Anholt 已提交
330
		return -EINVAL;
331

L
Linus Torvalds 已提交
332
	for (i = 0; i < dwords;) {
333 334
		int sz = validate_cmd(buffer[i]);
		if (sz == 0 || i + sz > dwords)
E
Eric Anholt 已提交
335
			return -EINVAL;
336
		i += sz;
L
Linus Torvalds 已提交
337 338
	}

339 340 341 342 343 344
	ret = BEGIN_LP_RING((dwords+1)&~1);
	if (ret)
		return ret;

	for (i = 0; i < dwords; i++)
		OUT_RING(buffer[i]);
345 346 347 348 349
	if (dwords & 1)
		OUT_RING(0);

	ADVANCE_LP_RING();

L
Linus Torvalds 已提交
350 351 352
	return 0;
}

353 354
int
i915_emit_box(struct drm_device *dev,
355
	      struct drm_clip_rect *boxes,
356
	      int i, int DR1, int DR4)
L
Linus Torvalds 已提交
357
{
358
	struct drm_i915_private *dev_priv = dev->dev_private;
359
	struct drm_clip_rect box = boxes[i];
360
	int ret;
L
Linus Torvalds 已提交
361 362 363 364

	if (box.y2 <= box.y1 || box.x2 <= box.x1 || box.y2 <= 0 || box.x2 <= 0) {
		DRM_ERROR("Bad box %d,%d..%d,%d\n",
			  box.x1, box.y1, box.x2, box.y2);
E
Eric Anholt 已提交
365
		return -EINVAL;
L
Linus Torvalds 已提交
366 367
	}

368
	if (INTEL_INFO(dev)->gen >= 4) {
369 370 371 372
		ret = BEGIN_LP_RING(4);
		if (ret)
			return ret;

373 374
		OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
		OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
A
Andrew Morton 已提交
375
		OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
376 377
		OUT_RING(DR4);
	} else {
378 379 380 381
		ret = BEGIN_LP_RING(6);
		if (ret)
			return ret;

382 383 384 385 386 387 388
		OUT_RING(GFX_OP_DRAWRECT_INFO);
		OUT_RING(DR1);
		OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
		OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
		OUT_RING(DR4);
		OUT_RING(0);
	}
389
	ADVANCE_LP_RING();
L
Linus Torvalds 已提交
390 391 392 393

	return 0;
}

394 395 396 397
/* XXX: Emitting the counter should really be moved to part of the IRQ
 * emit. For now, do it in both places:
 */

398
static void i915_emit_breadcrumb(struct drm_device *dev)
399 400
{
	drm_i915_private_t *dev_priv = dev->dev_private;
401
	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
402

403
	dev_priv->counter++;
404
	if (dev_priv->counter > 0x7FFFFFFFUL)
405
		dev_priv->counter = 0;
406 407
	if (master_priv->sarea_priv)
		master_priv->sarea_priv->last_enqueue = dev_priv->counter;
408

409 410 411 412 413 414 415
	if (BEGIN_LP_RING(4) == 0) {
		OUT_RING(MI_STORE_DWORD_INDEX);
		OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
		OUT_RING(dev_priv->counter);
		OUT_RING(0);
		ADVANCE_LP_RING();
	}
416 417
}

418
static int i915_dispatch_cmdbuffer(struct drm_device * dev,
419 420 421
				   drm_i915_cmdbuffer_t *cmd,
				   struct drm_clip_rect *cliprects,
				   void *cmdbuf)
L
Linus Torvalds 已提交
422 423 424 425 426 427
{
	int nbox = cmd->num_cliprects;
	int i = 0, count, ret;

	if (cmd->sz & 0x3) {
		DRM_ERROR("alignment");
E
Eric Anholt 已提交
428
		return -EINVAL;
L
Linus Torvalds 已提交
429 430 431 432 433 434 435 436
	}

	i915_kernel_lost_context(dev);

	count = nbox ? nbox : 1;

	for (i = 0; i < count; i++) {
		if (i < nbox) {
437
			ret = i915_emit_box(dev, cliprects, i,
L
Linus Torvalds 已提交
438 439 440 441 442
					    cmd->DR1, cmd->DR4);
			if (ret)
				return ret;
		}

443
		ret = i915_emit_cmds(dev, cmdbuf, cmd->sz / 4);
L
Linus Torvalds 已提交
444 445 446 447
		if (ret)
			return ret;
	}

448
	i915_emit_breadcrumb(dev);
L
Linus Torvalds 已提交
449 450 451
	return 0;
}

452
static int i915_dispatch_batchbuffer(struct drm_device * dev,
453 454
				     drm_i915_batchbuffer_t * batch,
				     struct drm_clip_rect *cliprects)
L
Linus Torvalds 已提交
455
{
456
	struct drm_i915_private *dev_priv = dev->dev_private;
L
Linus Torvalds 已提交
457
	int nbox = batch->num_cliprects;
458
	int i, count, ret;
L
Linus Torvalds 已提交
459 460 461

	if ((batch->start | batch->used) & 0x7) {
		DRM_ERROR("alignment");
E
Eric Anholt 已提交
462
		return -EINVAL;
L
Linus Torvalds 已提交
463 464 465 466 467 468 469
	}

	i915_kernel_lost_context(dev);

	count = nbox ? nbox : 1;
	for (i = 0; i < count; i++) {
		if (i < nbox) {
470 471
			ret = i915_emit_box(dev, cliprects, i,
					    batch->DR1, batch->DR4);
L
Linus Torvalds 已提交
472 473 474 475
			if (ret)
				return ret;
		}

476
		if (!IS_I830(dev) && !IS_845G(dev)) {
477 478 479 480
			ret = BEGIN_LP_RING(2);
			if (ret)
				return ret;

481
			if (INTEL_INFO(dev)->gen >= 4) {
482 483 484 485 486 487
				OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
				OUT_RING(batch->start);
			} else {
				OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
				OUT_RING(batch->start | MI_BATCH_NON_SECURE);
			}
L
Linus Torvalds 已提交
488
		} else {
489 490 491 492
			ret = BEGIN_LP_RING(4);
			if (ret)
				return ret;

L
Linus Torvalds 已提交
493 494 495 496 497
			OUT_RING(MI_BATCH_BUFFER);
			OUT_RING(batch->start | MI_BATCH_NON_SECURE);
			OUT_RING(batch->start + batch->used - 4);
			OUT_RING(0);
		}
498
		ADVANCE_LP_RING();
L
Linus Torvalds 已提交
499 500
	}

501

502
	if (IS_G4X(dev) || IS_GEN5(dev)) {
503 504 505 506 507
		if (BEGIN_LP_RING(2) == 0) {
			OUT_RING(MI_FLUSH | MI_NO_WRITE_FLUSH | MI_INVALIDATE_ISP);
			OUT_RING(MI_NOOP);
			ADVANCE_LP_RING();
		}
508
	}
L
Linus Torvalds 已提交
509

510
	i915_emit_breadcrumb(dev);
L
Linus Torvalds 已提交
511 512 513
	return 0;
}

514
static int i915_dispatch_flip(struct drm_device * dev)
L
Linus Torvalds 已提交
515 516
{
	drm_i915_private_t *dev_priv = dev->dev_private;
517 518
	struct drm_i915_master_private *master_priv =
		dev->primary->master->driver_priv;
519
	int ret;
L
Linus Torvalds 已提交
520

521
	if (!master_priv->sarea_priv)
522 523
		return -EINVAL;

524
	DRM_DEBUG_DRIVER("%s: page=%d pfCurrentPage=%d\n",
525 526 527
			  __func__,
			 dev_priv->current_page,
			 master_priv->sarea_priv->pf_current_page);
L
Linus Torvalds 已提交
528

529 530
	i915_kernel_lost_context(dev);

531 532 533 534
	ret = BEGIN_LP_RING(10);
	if (ret)
		return ret;

535
	OUT_RING(MI_FLUSH | MI_READ_FLUSH);
536
	OUT_RING(0);
L
Linus Torvalds 已提交
537

538 539 540 541 542
	OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
	OUT_RING(0);
	if (dev_priv->current_page == 0) {
		OUT_RING(dev_priv->back_offset);
		dev_priv->current_page = 1;
L
Linus Torvalds 已提交
543
	} else {
544 545
		OUT_RING(dev_priv->front_offset);
		dev_priv->current_page = 0;
L
Linus Torvalds 已提交
546
	}
547
	OUT_RING(0);
L
Linus Torvalds 已提交
548

549 550
	OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
	OUT_RING(0);
551

552
	ADVANCE_LP_RING();
L
Linus Torvalds 已提交
553

554
	master_priv->sarea_priv->last_enqueue = dev_priv->counter++;
L
Linus Torvalds 已提交
555

556 557 558 559 560 561 562
	if (BEGIN_LP_RING(4) == 0) {
		OUT_RING(MI_STORE_DWORD_INDEX);
		OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
		OUT_RING(dev_priv->counter);
		OUT_RING(0);
		ADVANCE_LP_RING();
	}
L
Linus Torvalds 已提交
563

564
	master_priv->sarea_priv->pf_current_page = dev_priv->current_page;
565
	return 0;
L
Linus Torvalds 已提交
566 567
}

568
static int i915_quiescent(struct drm_device * dev)
L
Linus Torvalds 已提交
569 570 571 572
{
	drm_i915_private_t *dev_priv = dev->dev_private;

	i915_kernel_lost_context(dev);
573
	return intel_wait_ring_buffer(&dev_priv->render_ring,
574
				      dev_priv->render_ring.size - 8);
L
Linus Torvalds 已提交
575 576
}

577 578
static int i915_flush_ioctl(struct drm_device *dev, void *data,
			    struct drm_file *file_priv)
L
Linus Torvalds 已提交
579
{
580 581 582
	int ret;

	RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
583

584 585 586 587 588
	mutex_lock(&dev->struct_mutex);
	ret = i915_quiescent(dev);
	mutex_unlock(&dev->struct_mutex);

	return ret;
L
Linus Torvalds 已提交
589 590
}

591 592
static int i915_batchbuffer(struct drm_device *dev, void *data,
			    struct drm_file *file_priv)
L
Linus Torvalds 已提交
593 594
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
595
	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
L
Linus Torvalds 已提交
596
	drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
597
	    master_priv->sarea_priv;
598
	drm_i915_batchbuffer_t *batch = data;
L
Linus Torvalds 已提交
599
	int ret;
600
	struct drm_clip_rect *cliprects = NULL;
L
Linus Torvalds 已提交
601 602 603

	if (!dev_priv->allow_batchbuffer) {
		DRM_ERROR("Batchbuffer ioctl disabled\n");
E
Eric Anholt 已提交
604
		return -EINVAL;
L
Linus Torvalds 已提交
605 606
	}

607
	DRM_DEBUG_DRIVER("i915 batchbuffer, start %x used %d cliprects %d\n",
608
			batch->start, batch->used, batch->num_cliprects);
L
Linus Torvalds 已提交
609

610
	RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
611

612 613 614 615
	if (batch->num_cliprects < 0)
		return -EINVAL;

	if (batch->num_cliprects) {
616 617 618
		cliprects = kcalloc(batch->num_cliprects,
				    sizeof(struct drm_clip_rect),
				    GFP_KERNEL);
619 620 621 622 623 624
		if (cliprects == NULL)
			return -ENOMEM;

		ret = copy_from_user(cliprects, batch->cliprects,
				     batch->num_cliprects *
				     sizeof(struct drm_clip_rect));
625 626
		if (ret != 0) {
			ret = -EFAULT;
627
			goto fail_free;
628
		}
629
	}
L
Linus Torvalds 已提交
630

631
	mutex_lock(&dev->struct_mutex);
632
	ret = i915_dispatch_batchbuffer(dev, batch, cliprects);
633
	mutex_unlock(&dev->struct_mutex);
L
Linus Torvalds 已提交
634

635
	if (sarea_priv)
636
		sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
637 638

fail_free:
639
	kfree(cliprects);
640

L
Linus Torvalds 已提交
641 642 643
	return ret;
}

644 645
static int i915_cmdbuffer(struct drm_device *dev, void *data,
			  struct drm_file *file_priv)
L
Linus Torvalds 已提交
646 647
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
648
	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
L
Linus Torvalds 已提交
649
	drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
650
	    master_priv->sarea_priv;
651
	drm_i915_cmdbuffer_t *cmdbuf = data;
652 653
	struct drm_clip_rect *cliprects = NULL;
	void *batch_data;
L
Linus Torvalds 已提交
654 655
	int ret;

656
	DRM_DEBUG_DRIVER("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
657
			cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
L
Linus Torvalds 已提交
658

659
	RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
660

661 662 663
	if (cmdbuf->num_cliprects < 0)
		return -EINVAL;

664
	batch_data = kmalloc(cmdbuf->sz, GFP_KERNEL);
665 666 667 668
	if (batch_data == NULL)
		return -ENOMEM;

	ret = copy_from_user(batch_data, cmdbuf->buf, cmdbuf->sz);
669 670
	if (ret != 0) {
		ret = -EFAULT;
671
		goto fail_batch_free;
672
	}
673 674

	if (cmdbuf->num_cliprects) {
675 676
		cliprects = kcalloc(cmdbuf->num_cliprects,
				    sizeof(struct drm_clip_rect), GFP_KERNEL);
677 678
		if (cliprects == NULL) {
			ret = -ENOMEM;
679
			goto fail_batch_free;
680
		}
681 682 683 684

		ret = copy_from_user(cliprects, cmdbuf->cliprects,
				     cmdbuf->num_cliprects *
				     sizeof(struct drm_clip_rect));
685 686
		if (ret != 0) {
			ret = -EFAULT;
687
			goto fail_clip_free;
688
		}
L
Linus Torvalds 已提交
689 690
	}

691
	mutex_lock(&dev->struct_mutex);
692
	ret = i915_dispatch_cmdbuffer(dev, cmdbuf, cliprects, batch_data);
693
	mutex_unlock(&dev->struct_mutex);
L
Linus Torvalds 已提交
694 695
	if (ret) {
		DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
696
		goto fail_clip_free;
L
Linus Torvalds 已提交
697 698
	}

699
	if (sarea_priv)
700
		sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
701 702

fail_clip_free:
703
	kfree(cliprects);
704
fail_batch_free:
705
	kfree(batch_data);
706 707

	return ret;
L
Linus Torvalds 已提交
708 709
}

710 711
static int i915_flip_bufs(struct drm_device *dev, void *data,
			  struct drm_file *file_priv)
L
Linus Torvalds 已提交
712
{
713 714
	int ret;

715
	DRM_DEBUG_DRIVER("%s\n", __func__);
L
Linus Torvalds 已提交
716

717
	RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
718

719 720 721 722 723
	mutex_lock(&dev->struct_mutex);
	ret = i915_dispatch_flip(dev);
	mutex_unlock(&dev->struct_mutex);

	return ret;
L
Linus Torvalds 已提交
724 725
}

726 727
static int i915_getparam(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
L
Linus Torvalds 已提交
728 729
{
	drm_i915_private_t *dev_priv = dev->dev_private;
730
	drm_i915_getparam_t *param = data;
L
Linus Torvalds 已提交
731 732 733
	int value;

	if (!dev_priv) {
734
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
735
		return -EINVAL;
L
Linus Torvalds 已提交
736 737
	}

738
	switch (param->param) {
L
Linus Torvalds 已提交
739
	case I915_PARAM_IRQ_ACTIVE:
740
		value = dev->pdev->irq ? 1 : 0;
L
Linus Torvalds 已提交
741 742 743 744
		break;
	case I915_PARAM_ALLOW_BATCHBUFFER:
		value = dev_priv->allow_batchbuffer ? 1 : 0;
		break;
D
Dave Airlie 已提交
745 746 747
	case I915_PARAM_LAST_DISPATCH:
		value = READ_BREADCRUMB(dev_priv);
		break;
K
Kristian Høgsberg 已提交
748 749 750
	case I915_PARAM_CHIPSET_ID:
		value = dev->pci_device;
		break;
751
	case I915_PARAM_HAS_GEM:
752
		value = dev_priv->has_gem;
753
		break;
754 755 756
	case I915_PARAM_NUM_FENCES_AVAIL:
		value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
		break;
757 758 759
	case I915_PARAM_HAS_OVERLAY:
		value = dev_priv->overlay ? 1 : 0;
		break;
760 761 762
	case I915_PARAM_HAS_PAGEFLIPPING:
		value = 1;
		break;
J
Jesse Barnes 已提交
763 764 765 766
	case I915_PARAM_HAS_EXECBUF2:
		/* depends on GEM */
		value = dev_priv->has_gem;
		break;
767 768 769
	case I915_PARAM_HAS_BSD:
		value = HAS_BSD(dev);
		break;
770 771 772
	case I915_PARAM_HAS_BLT:
		value = HAS_BLT(dev);
		break;
L
Linus Torvalds 已提交
773
	default:
774
		DRM_DEBUG_DRIVER("Unknown parameter %d\n",
J
Jesse Barnes 已提交
775
				 param->param);
E
Eric Anholt 已提交
776
		return -EINVAL;
L
Linus Torvalds 已提交
777 778
	}

779
	if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
L
Linus Torvalds 已提交
780
		DRM_ERROR("DRM_COPY_TO_USER failed\n");
E
Eric Anholt 已提交
781
		return -EFAULT;
L
Linus Torvalds 已提交
782 783 784 785 786
	}

	return 0;
}

787 788
static int i915_setparam(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
L
Linus Torvalds 已提交
789 790
{
	drm_i915_private_t *dev_priv = dev->dev_private;
791
	drm_i915_setparam_t *param = data;
L
Linus Torvalds 已提交
792 793

	if (!dev_priv) {
794
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
795
		return -EINVAL;
L
Linus Torvalds 已提交
796 797
	}

798
	switch (param->param) {
L
Linus Torvalds 已提交
799 800 801
	case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
		break;
	case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
802
		dev_priv->tex_lru_log_granularity = param->value;
L
Linus Torvalds 已提交
803 804
		break;
	case I915_SETPARAM_ALLOW_BATCHBUFFER:
805
		dev_priv->allow_batchbuffer = param->value;
L
Linus Torvalds 已提交
806
		break;
807 808 809 810 811 812 813
	case I915_SETPARAM_NUM_USED_FENCES:
		if (param->value > dev_priv->num_fence_regs ||
		    param->value < 0)
			return -EINVAL;
		/* Userspace can use first N regs */
		dev_priv->fence_reg_start = param->value;
		break;
L
Linus Torvalds 已提交
814
	default:
815
		DRM_DEBUG_DRIVER("unknown parameter %d\n",
816
					param->param);
E
Eric Anholt 已提交
817
		return -EINVAL;
L
Linus Torvalds 已提交
818 819 820 821 822
	}

	return 0;
}

823 824
static int i915_set_status_page(struct drm_device *dev, void *data,
				struct drm_file *file_priv)
825 826
{
	drm_i915_private_t *dev_priv = dev->dev_private;
827
	drm_i915_hws_addr_t *hws = data;
828
	struct intel_ring_buffer *ring = &dev_priv->render_ring;
829 830 831

	if (!I915_NEED_GFX_HWS(dev))
		return -EINVAL;
832 833

	if (!dev_priv) {
834
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
835
		return -EINVAL;
836 837
	}

J
Jesse Barnes 已提交
838 839 840 841 842
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
		WARN(1, "tried to set status page when mode setting active\n");
		return 0;
	}

843
	DRM_DEBUG_DRIVER("set status page addr 0x%08x\n", (u32)hws->addr);
844

845
	ring->status_page.gfx_addr = hws->addr & (0x1ffff<<12);
846

847
	dev_priv->hws_map.offset = dev->agp->base + hws->addr;
848 849 850 851 852
	dev_priv->hws_map.size = 4*1024;
	dev_priv->hws_map.type = 0;
	dev_priv->hws_map.flags = 0;
	dev_priv->hws_map.mtrr = 0;

853
	drm_core_ioremap_wc(&dev_priv->hws_map, dev);
854 855
	if (dev_priv->hws_map.handle == NULL) {
		i915_dma_cleanup(dev);
856
		ring->status_page.gfx_addr = 0;
857 858
		DRM_ERROR("can not ioremap virtual address for"
				" G33 hw status page\n");
E
Eric Anholt 已提交
859
		return -ENOMEM;
860
	}
861 862 863
	ring->status_page.page_addr = dev_priv->hws_map.handle;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);
	I915_WRITE(HWS_PGA, ring->status_page.gfx_addr);
864

865
	DRM_DEBUG_DRIVER("load hws HWS_PGA with gfx mem 0x%x\n",
866
			 ring->status_page.gfx_addr);
867
	DRM_DEBUG_DRIVER("load hws at %p\n",
868
			 ring->status_page.page_addr);
869 870 871
	return 0;
}

872 873 874 875 876 877 878 879 880 881 882 883
static int i915_get_bridge_dev(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0,0));
	if (!dev_priv->bridge_dev) {
		DRM_ERROR("bridge device not found\n");
		return -1;
	}
	return 0;
}

884 885 886 887 888 889 890 891 892 893 894 895
#define MCHBAR_I915 0x44
#define MCHBAR_I965 0x48
#define MCHBAR_SIZE (4*4096)

#define DEVEN_REG 0x54
#define   DEVEN_MCHBAR_EN (1 << 28)

/* Allocate space for the MCH regs if needed, return nonzero on error */
static int
intel_alloc_mchbar_resource(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
896
	int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
897 898
	u32 temp_lo, temp_hi = 0;
	u64 mchbar_addr;
899
	int ret;
900

901
	if (INTEL_INFO(dev)->gen >= 4)
902 903 904 905 906 907 908
		pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
	pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
	mchbar_addr = ((u64)temp_hi << 32) | temp_lo;

	/* If ACPI doesn't have it, assume we need to allocate it ourselves */
#ifdef CONFIG_PNP
	if (mchbar_addr &&
909 910
	    pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
		return 0;
911 912 913
#endif

	/* Get some space for it */
914 915 916 917
	dev_priv->mch_res.name = "i915 MCHBAR";
	dev_priv->mch_res.flags = IORESOURCE_MEM;
	ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
				     &dev_priv->mch_res,
918 919
				     MCHBAR_SIZE, MCHBAR_SIZE,
				     PCIBIOS_MIN_MEM,
920
				     0, pcibios_align_resource,
921 922 923 924
				     dev_priv->bridge_dev);
	if (ret) {
		DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
		dev_priv->mch_res.start = 0;
925
		return ret;
926 927
	}

928
	if (INTEL_INFO(dev)->gen >= 4)
929 930 931 932 933
		pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
				       upper_32_bits(dev_priv->mch_res.start));

	pci_write_config_dword(dev_priv->bridge_dev, reg,
			       lower_32_bits(dev_priv->mch_res.start));
934
	return 0;
935 936 937 938 939 940 941
}

/* Setup MCHBAR if possible, return true if we should disable it again */
static void
intel_setup_mchbar(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
942
	int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978
	u32 temp;
	bool enabled;

	dev_priv->mchbar_need_disable = false;

	if (IS_I915G(dev) || IS_I915GM(dev)) {
		pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
		enabled = !!(temp & DEVEN_MCHBAR_EN);
	} else {
		pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
		enabled = temp & 1;
	}

	/* If it's already enabled, don't have to do anything */
	if (enabled)
		return;

	if (intel_alloc_mchbar_resource(dev))
		return;

	dev_priv->mchbar_need_disable = true;

	/* Space is allocated or reserved, so enable it. */
	if (IS_I915G(dev) || IS_I915GM(dev)) {
		pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
				       temp | DEVEN_MCHBAR_EN);
	} else {
		pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
		pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
	}
}

static void
intel_teardown_mchbar(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
979
	int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997
	u32 temp;

	if (dev_priv->mchbar_need_disable) {
		if (IS_I915G(dev) || IS_I915GM(dev)) {
			pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
			temp &= ~DEVEN_MCHBAR_EN;
			pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
		} else {
			pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
			temp &= ~1;
			pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
		}
	}

	if (dev_priv->mch_res.start)
		release_resource(&dev_priv->mch_res);
}

998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020
#define PTE_ADDRESS_MASK		0xfffff000
#define PTE_ADDRESS_MASK_HIGH		0x000000f0 /* i915+ */
#define PTE_MAPPING_TYPE_UNCACHED	(0 << 1)
#define PTE_MAPPING_TYPE_DCACHE		(1 << 1) /* i830 only */
#define PTE_MAPPING_TYPE_CACHED		(3 << 1)
#define PTE_MAPPING_TYPE_MASK		(3 << 1)
#define PTE_VALID			(1 << 0)

/**
 * i915_gtt_to_phys - take a GTT address and turn it into a physical one
 * @dev: drm device
 * @gtt_addr: address to translate
 *
 * Some chip functions require allocations from stolen space but need the
 * physical address of the memory in question.  We use this routine
 * to get a physical address suitable for register programming from a given
 * GTT address.
 */
static unsigned long i915_gtt_to_phys(struct drm_device *dev,
				      unsigned long gtt_addr)
{
	unsigned long *gtt;
	unsigned long entry, phys;
1021
	int gtt_bar = IS_GEN2(dev) ? 1 : 0;
1022 1023
	int gtt_offset, gtt_size;

1024 1025
	if (INTEL_INFO(dev)->gen >= 4) {
		if (IS_G4X(dev) || INTEL_INFO(dev)->gen > 4) {
1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046
			gtt_offset = 2*1024*1024;
			gtt_size = 2*1024*1024;
		} else {
			gtt_offset = 512*1024;
			gtt_size = 512*1024;
		}
	} else {
		gtt_bar = 3;
		gtt_offset = 0;
		gtt_size = pci_resource_len(dev->pdev, gtt_bar);
	}

	gtt = ioremap_wc(pci_resource_start(dev->pdev, gtt_bar) + gtt_offset,
			 gtt_size);
	if (!gtt) {
		DRM_ERROR("ioremap of GTT failed\n");
		return 0;
	}

	entry = *(volatile u32 *)(gtt + (gtt_addr / 1024));

1047
	DRM_DEBUG_DRIVER("GTT addr: 0x%08lx, PTE: 0x%08lx\n", gtt_addr, entry);
1048 1049

	/* Mask out these reserved bits on this hardware. */
1050
	if (INTEL_INFO(dev)->gen < 4 && !IS_G33(dev))
1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070
		entry &= ~PTE_ADDRESS_MASK_HIGH;

	/* If it's not a mapping type we know, then bail. */
	if ((entry & PTE_MAPPING_TYPE_MASK) != PTE_MAPPING_TYPE_UNCACHED &&
	    (entry & PTE_MAPPING_TYPE_MASK) != PTE_MAPPING_TYPE_CACHED)	{
		iounmap(gtt);
		return 0;
	}

	if (!(entry & PTE_VALID)) {
		DRM_ERROR("bad GTT entry in stolen space\n");
		iounmap(gtt);
		return 0;
	}

	iounmap(gtt);

	phys =(entry & PTE_ADDRESS_MASK) |
		((uint64_t)(entry & PTE_ADDRESS_MASK_HIGH) << (32 - 4));

1071
	DRM_DEBUG_DRIVER("GTT addr: 0x%08lx, phys addr: 0x%08lx\n", gtt_addr, phys);
1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084

	return phys;
}

static void i915_warn_stolen(struct drm_device *dev)
{
	DRM_ERROR("not enough stolen space for compressed buffer, disabling\n");
	DRM_ERROR("hint: you may be able to increase stolen memory size in the BIOS to avoid this\n");
}

static void i915_setup_compression(struct drm_device *dev, int size)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1085
	struct drm_mm_node *compressed_fb, *uninitialized_var(compressed_llb);
A
Andrew Morton 已提交
1086 1087
	unsigned long cfb_base;
	unsigned long ll_base = 0;
1088 1089

	/* Leave 1M for line length buffer & misc. */
1090
	compressed_fb = drm_mm_search_free(&dev_priv->mm.vram, size, 4096, 0);
1091
	if (!compressed_fb) {
1092
		dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
1093 1094 1095 1096 1097 1098 1099
		i915_warn_stolen(dev);
		return;
	}

	compressed_fb = drm_mm_get_block(compressed_fb, size, 4096);
	if (!compressed_fb) {
		i915_warn_stolen(dev);
1100
		dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
1101 1102 1103
		return;
	}

1104 1105 1106 1107
	cfb_base = i915_gtt_to_phys(dev, compressed_fb->start);
	if (!cfb_base) {
		DRM_ERROR("failed to get stolen phys addr, disabling FBC\n");
		drm_mm_put_block(compressed_fb);
1108 1109
	}

1110
	if (!(IS_GM45(dev) || IS_IRONLAKE_M(dev))) {
1111
		compressed_llb = drm_mm_search_free(&dev_priv->mm.vram, 4096,
1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129
						    4096, 0);
		if (!compressed_llb) {
			i915_warn_stolen(dev);
			return;
		}

		compressed_llb = drm_mm_get_block(compressed_llb, 4096, 4096);
		if (!compressed_llb) {
			i915_warn_stolen(dev);
			return;
		}

		ll_base = i915_gtt_to_phys(dev, compressed_llb->start);
		if (!ll_base) {
			DRM_ERROR("failed to get stolen phys addr, disabling FBC\n");
			drm_mm_put_block(compressed_fb);
			drm_mm_put_block(compressed_llb);
		}
1130 1131 1132 1133
	}

	dev_priv->cfb_size = size;

1134
	intel_disable_fbc(dev);
1135
	dev_priv->compressed_fb = compressed_fb;
1136 1137 1138
	if (IS_IRONLAKE_M(dev))
		I915_WRITE(ILK_DPFC_CB_BASE, compressed_fb->start);
	else if (IS_GM45(dev)) {
1139 1140 1141 1142
		I915_WRITE(DPFC_CB_BASE, compressed_fb->start);
	} else {
		I915_WRITE(FBC_CFB_BASE, cfb_base);
		I915_WRITE(FBC_LL_BASE, ll_base);
1143
		dev_priv->compressed_llb = compressed_llb;
1144 1145
	}

1146
	DRM_DEBUG_KMS("FBC base 0x%08lx, ll base 0x%08lx, size %dM\n", cfb_base,
1147 1148 1149
		  ll_base, size >> 20);
}

1150 1151 1152 1153 1154
static void i915_cleanup_compression(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	drm_mm_put_block(dev_priv->compressed_fb);
1155
	if (dev_priv->compressed_llb)
1156 1157 1158
		drm_mm_put_block(dev_priv->compressed_llb);
}

1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171
/* true = enable decode, false = disable decoder */
static unsigned int i915_vga_set_decode(void *cookie, bool state)
{
	struct drm_device *dev = cookie;

	intel_modeset_vga_set_state(dev, state);
	if (state)
		return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
		       VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
	else
		return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
}

1172 1173 1174 1175 1176
static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
{
	struct drm_device *dev = pci_get_drvdata(pdev);
	pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
	if (state == VGA_SWITCHEROO_ON) {
1177
		printk(KERN_INFO "i915: switched on\n");
1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197
		/* i915 resume handler doesn't set to D0 */
		pci_set_power_state(dev->pdev, PCI_D0);
		i915_resume(dev);
	} else {
		printk(KERN_ERR "i915: switched off\n");
		i915_suspend(dev, pmm);
	}
}

static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);
	bool can_switch;

	spin_lock(&dev->count_lock);
	can_switch = (dev->open_count == 0);
	spin_unlock(&dev->count_lock);
	return can_switch;
}

1198 1199 1200
static int i915_load_modeset_init(struct drm_device *dev,
				  unsigned long prealloc_size,
				  unsigned long agp_size)
J
Jesse Barnes 已提交
1201 1202 1203 1204
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret = 0;

1205 1206
	/* Basic memrange allocator for stolen space (aka mm.vram) */
	drm_mm_init(&dev_priv->mm.vram, 0, prealloc_size);
J
Jesse Barnes 已提交
1207

1208 1209 1210 1211 1212 1213 1214 1215 1216 1217
	/* Let GEM Manage from end of prealloc space to end of aperture.
	 *
	 * However, leave one page at the end still bound to the scratch page.
	 * There are a number of places where the hardware apparently
	 * prefetches past the end of the object, and we've seen multiple
	 * hangs with the GPU head pointer stuck in a batchbuffer bound
	 * at the last page of the aperture.  One page should be enough to
	 * keep any prefetching inside of the aperture.
	 */
	i915_gem_do_init(dev, prealloc_size, agp_size - 4096);
J
Jesse Barnes 已提交
1218

1219
	mutex_lock(&dev->struct_mutex);
J
Jesse Barnes 已提交
1220
	ret = i915_gem_init_ringbuffer(dev);
1221
	mutex_unlock(&dev->struct_mutex);
J
Jesse Barnes 已提交
1222
	if (ret)
1223
		goto out;
J
Jesse Barnes 已提交
1224

1225
	/* Try to set up FBC with a reasonable compressed buffer size */
1226
	if (I915_HAS_FBC(dev) && i915_powersave) {
1227 1228 1229 1230 1231 1232 1233 1234 1235 1236
		int cfb_size;

		/* Try to get an 8M buffer... */
		if (prealloc_size > (9*1024*1024))
			cfb_size = 8*1024*1024;
		else /* fall back to 7/8 of the stolen space */
			cfb_size = prealloc_size * 7 / 8;
		i915_setup_compression(dev, cfb_size);
	}

J
Jesse Barnes 已提交
1237 1238 1239 1240
	/* Allow hardware batchbuffers unless told otherwise.
	 */
	dev_priv->allow_batchbuffer = 1;

1241
	ret = intel_parse_bios(dev);
J
Jesse Barnes 已提交
1242 1243 1244
	if (ret)
		DRM_INFO("failed to find VBIOS tables\n");

1245 1246 1247
	/* if we have > 1 VGA cards, then disable the radeon VGA resources */
	ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
	if (ret)
1248
		goto cleanup_ringbuffer;
1249

J
Jesse Barnes 已提交
1250 1251
	intel_register_dsm_handler();

1252 1253 1254 1255
	ret = vga_switcheroo_register_client(dev->pdev,
					     i915_switcheroo_set_state,
					     i915_switcheroo_can_switch);
	if (ret)
1256
		goto cleanup_vga_client;
1257

1258 1259 1260 1261
	/* IIR "flip pending" bit means done if this bit is set */
	if (IS_GEN3(dev) && (I915_READ(ECOSKPD) & ECO_FLIP_DONE))
		dev_priv->flip_pending_is_done = true;

1262 1263
	intel_modeset_init(dev);

J
Jesse Barnes 已提交
1264 1265
	ret = drm_irq_install(dev);
	if (ret)
1266
		goto cleanup_vga_switcheroo;
J
Jesse Barnes 已提交
1267 1268 1269 1270 1271

	/* Always safe in the mode setting case. */
	/* FIXME: do pre/post-mode set stuff in core KMS code */
	dev->vblank_disable_allowed = 1;

1272 1273 1274 1275
	ret = intel_fbdev_init(dev);
	if (ret)
		goto cleanup_irq;

1276
	drm_kms_helper_poll_init(dev);
1277 1278 1279 1280

	/* We're off and running w/KMS */
	dev_priv->mm.suspended = 0;

J
Jesse Barnes 已提交
1281 1282
	return 0;

1283 1284 1285 1286 1287 1288 1289
cleanup_irq:
	drm_irq_uninstall(dev);
cleanup_vga_switcheroo:
	vga_switcheroo_unregister_client(dev->pdev);
cleanup_vga_client:
	vga_client_register(dev->pdev, NULL, NULL, NULL);
cleanup_ringbuffer:
1290
	mutex_lock(&dev->struct_mutex);
J
Jesse Barnes 已提交
1291
	i915_gem_cleanup_ringbuffer(dev);
1292
	mutex_unlock(&dev->struct_mutex);
J
Jesse Barnes 已提交
1293 1294 1295 1296
out:
	return ret;
}

1297 1298 1299 1300
int i915_master_create(struct drm_device *dev, struct drm_master *master)
{
	struct drm_i915_master_private *master_priv;

1301
	master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315
	if (!master_priv)
		return -ENOMEM;

	master->driver_priv = master_priv;
	return 0;
}

void i915_master_destroy(struct drm_device *dev, struct drm_master *master)
{
	struct drm_i915_master_private *master_priv = master->driver_priv;

	if (!master_priv)
		return;

1316
	kfree(master_priv);
1317 1318 1319 1320

	master->driver_priv = NULL;
}

1321
static void i915_pineview_get_mem_freq(struct drm_device *dev)
1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 tmp;

	tmp = I915_READ(CLKCFG);

	switch (tmp & CLKCFG_FSB_MASK) {
	case CLKCFG_FSB_533:
		dev_priv->fsb_freq = 533; /* 133*4 */
		break;
	case CLKCFG_FSB_800:
		dev_priv->fsb_freq = 800; /* 200*4 */
		break;
	case CLKCFG_FSB_667:
		dev_priv->fsb_freq =  667; /* 167*4 */
		break;
	case CLKCFG_FSB_400:
		dev_priv->fsb_freq = 400; /* 100*4 */
		break;
	}

	switch (tmp & CLKCFG_MEM_MASK) {
	case CLKCFG_MEM_533:
		dev_priv->mem_freq = 533;
		break;
	case CLKCFG_MEM_667:
		dev_priv->mem_freq = 667;
		break;
	case CLKCFG_MEM_800:
		dev_priv->mem_freq = 800;
		break;
	}
1354 1355 1356 1357

	/* detect pineview DDR3 setting */
	tmp = I915_READ(CSHRDDR3CTL);
	dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
1358 1359
}

1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613
static void i915_ironlake_get_mem_freq(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	u16 ddrpll, csipll;

	ddrpll = I915_READ16(DDRMPLL1);
	csipll = I915_READ16(CSIPLL0);

	switch (ddrpll & 0xff) {
	case 0xc:
		dev_priv->mem_freq = 800;
		break;
	case 0x10:
		dev_priv->mem_freq = 1066;
		break;
	case 0x14:
		dev_priv->mem_freq = 1333;
		break;
	case 0x18:
		dev_priv->mem_freq = 1600;
		break;
	default:
		DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
				 ddrpll & 0xff);
		dev_priv->mem_freq = 0;
		break;
	}

	dev_priv->r_t = dev_priv->mem_freq;

	switch (csipll & 0x3ff) {
	case 0x00c:
		dev_priv->fsb_freq = 3200;
		break;
	case 0x00e:
		dev_priv->fsb_freq = 3733;
		break;
	case 0x010:
		dev_priv->fsb_freq = 4266;
		break;
	case 0x012:
		dev_priv->fsb_freq = 4800;
		break;
	case 0x014:
		dev_priv->fsb_freq = 5333;
		break;
	case 0x016:
		dev_priv->fsb_freq = 5866;
		break;
	case 0x018:
		dev_priv->fsb_freq = 6400;
		break;
	default:
		DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
				 csipll & 0x3ff);
		dev_priv->fsb_freq = 0;
		break;
	}

	if (dev_priv->fsb_freq == 3200) {
		dev_priv->c_m = 0;
	} else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
		dev_priv->c_m = 1;
	} else {
		dev_priv->c_m = 2;
	}
}

struct v_table {
	u8 vid;
	unsigned long vd; /* in .1 mil */
	unsigned long vm; /* in .1 mil */
	u8 pvid;
};

static struct v_table v_table[] = {
	{ 0, 16125, 15000, 0x7f, },
	{ 1, 16000, 14875, 0x7e, },
	{ 2, 15875, 14750, 0x7d, },
	{ 3, 15750, 14625, 0x7c, },
	{ 4, 15625, 14500, 0x7b, },
	{ 5, 15500, 14375, 0x7a, },
	{ 6, 15375, 14250, 0x79, },
	{ 7, 15250, 14125, 0x78, },
	{ 8, 15125, 14000, 0x77, },
	{ 9, 15000, 13875, 0x76, },
	{ 10, 14875, 13750, 0x75, },
	{ 11, 14750, 13625, 0x74, },
	{ 12, 14625, 13500, 0x73, },
	{ 13, 14500, 13375, 0x72, },
	{ 14, 14375, 13250, 0x71, },
	{ 15, 14250, 13125, 0x70, },
	{ 16, 14125, 13000, 0x6f, },
	{ 17, 14000, 12875, 0x6e, },
	{ 18, 13875, 12750, 0x6d, },
	{ 19, 13750, 12625, 0x6c, },
	{ 20, 13625, 12500, 0x6b, },
	{ 21, 13500, 12375, 0x6a, },
	{ 22, 13375, 12250, 0x69, },
	{ 23, 13250, 12125, 0x68, },
	{ 24, 13125, 12000, 0x67, },
	{ 25, 13000, 11875, 0x66, },
	{ 26, 12875, 11750, 0x65, },
	{ 27, 12750, 11625, 0x64, },
	{ 28, 12625, 11500, 0x63, },
	{ 29, 12500, 11375, 0x62, },
	{ 30, 12375, 11250, 0x61, },
	{ 31, 12250, 11125, 0x60, },
	{ 32, 12125, 11000, 0x5f, },
	{ 33, 12000, 10875, 0x5e, },
	{ 34, 11875, 10750, 0x5d, },
	{ 35, 11750, 10625, 0x5c, },
	{ 36, 11625, 10500, 0x5b, },
	{ 37, 11500, 10375, 0x5a, },
	{ 38, 11375, 10250, 0x59, },
	{ 39, 11250, 10125, 0x58, },
	{ 40, 11125, 10000, 0x57, },
	{ 41, 11000, 9875, 0x56, },
	{ 42, 10875, 9750, 0x55, },
	{ 43, 10750, 9625, 0x54, },
	{ 44, 10625, 9500, 0x53, },
	{ 45, 10500, 9375, 0x52, },
	{ 46, 10375, 9250, 0x51, },
	{ 47, 10250, 9125, 0x50, },
	{ 48, 10125, 9000, 0x4f, },
	{ 49, 10000, 8875, 0x4e, },
	{ 50, 9875, 8750, 0x4d, },
	{ 51, 9750, 8625, 0x4c, },
	{ 52, 9625, 8500, 0x4b, },
	{ 53, 9500, 8375, 0x4a, },
	{ 54, 9375, 8250, 0x49, },
	{ 55, 9250, 8125, 0x48, },
	{ 56, 9125, 8000, 0x47, },
	{ 57, 9000, 7875, 0x46, },
	{ 58, 8875, 7750, 0x45, },
	{ 59, 8750, 7625, 0x44, },
	{ 60, 8625, 7500, 0x43, },
	{ 61, 8500, 7375, 0x42, },
	{ 62, 8375, 7250, 0x41, },
	{ 63, 8250, 7125, 0x40, },
	{ 64, 8125, 7000, 0x3f, },
	{ 65, 8000, 6875, 0x3e, },
	{ 66, 7875, 6750, 0x3d, },
	{ 67, 7750, 6625, 0x3c, },
	{ 68, 7625, 6500, 0x3b, },
	{ 69, 7500, 6375, 0x3a, },
	{ 70, 7375, 6250, 0x39, },
	{ 71, 7250, 6125, 0x38, },
	{ 72, 7125, 6000, 0x37, },
	{ 73, 7000, 5875, 0x36, },
	{ 74, 6875, 5750, 0x35, },
	{ 75, 6750, 5625, 0x34, },
	{ 76, 6625, 5500, 0x33, },
	{ 77, 6500, 5375, 0x32, },
	{ 78, 6375, 5250, 0x31, },
	{ 79, 6250, 5125, 0x30, },
	{ 80, 6125, 5000, 0x2f, },
	{ 81, 6000, 4875, 0x2e, },
	{ 82, 5875, 4750, 0x2d, },
	{ 83, 5750, 4625, 0x2c, },
	{ 84, 5625, 4500, 0x2b, },
	{ 85, 5500, 4375, 0x2a, },
	{ 86, 5375, 4250, 0x29, },
	{ 87, 5250, 4125, 0x28, },
	{ 88, 5125, 4000, 0x27, },
	{ 89, 5000, 3875, 0x26, },
	{ 90, 4875, 3750, 0x25, },
	{ 91, 4750, 3625, 0x24, },
	{ 92, 4625, 3500, 0x23, },
	{ 93, 4500, 3375, 0x22, },
	{ 94, 4375, 3250, 0x21, },
	{ 95, 4250, 3125, 0x20, },
	{ 96, 4125, 3000, 0x1f, },
	{ 97, 4125, 3000, 0x1e, },
	{ 98, 4125, 3000, 0x1d, },
	{ 99, 4125, 3000, 0x1c, },
	{ 100, 4125, 3000, 0x1b, },
	{ 101, 4125, 3000, 0x1a, },
	{ 102, 4125, 3000, 0x19, },
	{ 103, 4125, 3000, 0x18, },
	{ 104, 4125, 3000, 0x17, },
	{ 105, 4125, 3000, 0x16, },
	{ 106, 4125, 3000, 0x15, },
	{ 107, 4125, 3000, 0x14, },
	{ 108, 4125, 3000, 0x13, },
	{ 109, 4125, 3000, 0x12, },
	{ 110, 4125, 3000, 0x11, },
	{ 111, 4125, 3000, 0x10, },
	{ 112, 4125, 3000, 0x0f, },
	{ 113, 4125, 3000, 0x0e, },
	{ 114, 4125, 3000, 0x0d, },
	{ 115, 4125, 3000, 0x0c, },
	{ 116, 4125, 3000, 0x0b, },
	{ 117, 4125, 3000, 0x0a, },
	{ 118, 4125, 3000, 0x09, },
	{ 119, 4125, 3000, 0x08, },
	{ 120, 1125, 0, 0x07, },
	{ 121, 1000, 0, 0x06, },
	{ 122, 875, 0, 0x05, },
	{ 123, 750, 0, 0x04, },
	{ 124, 625, 0, 0x03, },
	{ 125, 500, 0, 0x02, },
	{ 126, 375, 0, 0x01, },
	{ 127, 0, 0, 0x00, },
};

struct cparams {
	int i;
	int t;
	int m;
	int c;
};

static struct cparams cparams[] = {
	{ 1, 1333, 301, 28664 },
	{ 1, 1066, 294, 24460 },
	{ 1, 800, 294, 25192 },
	{ 0, 1333, 276, 27605 },
	{ 0, 1066, 276, 27605 },
	{ 0, 800, 231, 23784 },
};

unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
{
	u64 total_count, diff, ret;
	u32 count1, count2, count3, m = 0, c = 0;
	unsigned long now = jiffies_to_msecs(jiffies), diff1;
	int i;

	diff1 = now - dev_priv->last_time1;

	count1 = I915_READ(DMIEC);
	count2 = I915_READ(DDREC);
	count3 = I915_READ(CSIEC);

	total_count = count1 + count2 + count3;

	/* FIXME: handle per-counter overflow */
	if (total_count < dev_priv->last_count1) {
		diff = ~0UL - dev_priv->last_count1;
		diff += total_count;
	} else {
		diff = total_count - dev_priv->last_count1;
	}

	for (i = 0; i < ARRAY_SIZE(cparams); i++) {
		if (cparams[i].i == dev_priv->c_m &&
		    cparams[i].t == dev_priv->r_t) {
			m = cparams[i].m;
			c = cparams[i].c;
			break;
		}
	}

1614
	diff = div_u64(diff, diff1);
1615
	ret = ((m * diff) + c);
1616
	ret = div_u64(ret, 10);
1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684

	dev_priv->last_count1 = total_count;
	dev_priv->last_time1 = now;

	return ret;
}

unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
{
	unsigned long m, x, b;
	u32 tsfs;

	tsfs = I915_READ(TSFS);

	m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
	x = I915_READ8(TR1);

	b = tsfs & TSFS_INTR_MASK;

	return ((m * x) / 127) - b;
}

static unsigned long pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
{
	unsigned long val = 0;
	int i;

	for (i = 0; i < ARRAY_SIZE(v_table); i++) {
		if (v_table[i].pvid == pxvid) {
			if (IS_MOBILE(dev_priv->dev))
				val = v_table[i].vm;
			else
				val = v_table[i].vd;
		}
	}

	return val;
}

void i915_update_gfx_val(struct drm_i915_private *dev_priv)
{
	struct timespec now, diff1;
	u64 diff;
	unsigned long diffms;
	u32 count;

	getrawmonotonic(&now);
	diff1 = timespec_sub(now, dev_priv->last_time2);

	/* Don't divide by 0 */
	diffms = diff1.tv_sec * 1000 + diff1.tv_nsec / 1000000;
	if (!diffms)
		return;

	count = I915_READ(GFXEC);

	if (count < dev_priv->last_count2) {
		diff = ~0UL - dev_priv->last_count2;
		diff += count;
	} else {
		diff = count - dev_priv->last_count2;
	}

	dev_priv->last_count2 = count;
	dev_priv->last_time2 = now;

	/* More magic constants... */
	diff = diff * 1181;
1685
	diff = div_u64(diff, diffms * 10);
1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733
	dev_priv->gfx_power = diff;
}

unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
{
	unsigned long t, corr, state1, corr2, state2;
	u32 pxvid, ext_v;

	pxvid = I915_READ(PXVFREQ_BASE + (dev_priv->cur_delay * 4));
	pxvid = (pxvid >> 24) & 0x7f;
	ext_v = pvid_to_extvid(dev_priv, pxvid);

	state1 = ext_v;

	t = i915_mch_val(dev_priv);

	/* Revel in the empirically derived constants */

	/* Correction factor in 1/100000 units */
	if (t > 80)
		corr = ((t * 2349) + 135940);
	else if (t >= 50)
		corr = ((t * 964) + 29317);
	else /* < 50 */
		corr = ((t * 301) + 1004);

	corr = corr * ((150142 * state1) / 10000 - 78642);
	corr /= 100000;
	corr2 = (corr * dev_priv->corr);

	state2 = (corr2 * state1) / 10000;
	state2 /= 100; /* convert to mW */

	i915_update_gfx_val(dev_priv);

	return dev_priv->gfx_power + state2;
}

/* Global for IPS driver to get at the current i915 device */
static struct drm_i915_private *i915_mch_dev;
/*
 * Lock protecting IPS related data structures
 *   - i915_mch_dev
 *   - dev_priv->max_delay
 *   - dev_priv->min_delay
 *   - dev_priv->fmax
 *   - dev_priv->gpu_busy
 */
1734
static DEFINE_SPINLOCK(mchdev_lock);
1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872

/**
 * i915_read_mch_val - return value for IPS use
 *
 * Calculate and return a value for the IPS driver to use when deciding whether
 * we have thermal and power headroom to increase CPU or GPU power budget.
 */
unsigned long i915_read_mch_val(void)
{
  	struct drm_i915_private *dev_priv;
	unsigned long chipset_val, graphics_val, ret = 0;

  	spin_lock(&mchdev_lock);
	if (!i915_mch_dev)
		goto out_unlock;
	dev_priv = i915_mch_dev;

	chipset_val = i915_chipset_val(dev_priv);
	graphics_val = i915_gfx_val(dev_priv);

	ret = chipset_val + graphics_val;

out_unlock:
  	spin_unlock(&mchdev_lock);

  	return ret;
}
EXPORT_SYMBOL_GPL(i915_read_mch_val);

/**
 * i915_gpu_raise - raise GPU frequency limit
 *
 * Raise the limit; IPS indicates we have thermal headroom.
 */
bool i915_gpu_raise(void)
{
  	struct drm_i915_private *dev_priv;
	bool ret = true;

  	spin_lock(&mchdev_lock);
	if (!i915_mch_dev) {
		ret = false;
		goto out_unlock;
	}
	dev_priv = i915_mch_dev;

	if (dev_priv->max_delay > dev_priv->fmax)
		dev_priv->max_delay--;

out_unlock:
  	spin_unlock(&mchdev_lock);

  	return ret;
}
EXPORT_SYMBOL_GPL(i915_gpu_raise);

/**
 * i915_gpu_lower - lower GPU frequency limit
 *
 * IPS indicates we're close to a thermal limit, so throttle back the GPU
 * frequency maximum.
 */
bool i915_gpu_lower(void)
{
  	struct drm_i915_private *dev_priv;
	bool ret = true;

  	spin_lock(&mchdev_lock);
	if (!i915_mch_dev) {
		ret = false;
		goto out_unlock;
	}
	dev_priv = i915_mch_dev;

	if (dev_priv->max_delay < dev_priv->min_delay)
		dev_priv->max_delay++;

out_unlock:
  	spin_unlock(&mchdev_lock);

  	return ret;
}
EXPORT_SYMBOL_GPL(i915_gpu_lower);

/**
 * i915_gpu_busy - indicate GPU business to IPS
 *
 * Tell the IPS driver whether or not the GPU is busy.
 */
bool i915_gpu_busy(void)
{
  	struct drm_i915_private *dev_priv;
	bool ret = false;

  	spin_lock(&mchdev_lock);
	if (!i915_mch_dev)
		goto out_unlock;
	dev_priv = i915_mch_dev;

	ret = dev_priv->busy;

out_unlock:
  	spin_unlock(&mchdev_lock);

  	return ret;
}
EXPORT_SYMBOL_GPL(i915_gpu_busy);

/**
 * i915_gpu_turbo_disable - disable graphics turbo
 *
 * Disable graphics turbo by resetting the max frequency and setting the
 * current frequency to the default.
 */
bool i915_gpu_turbo_disable(void)
{
  	struct drm_i915_private *dev_priv;
	bool ret = true;

  	spin_lock(&mchdev_lock);
	if (!i915_mch_dev) {
		ret = false;
		goto out_unlock;
	}
	dev_priv = i915_mch_dev;

	dev_priv->max_delay = dev_priv->fstart;

	if (!ironlake_set_drps(dev_priv->dev, dev_priv->fstart))
		ret = false;

out_unlock:
  	spin_unlock(&mchdev_lock);

  	return ret;
}
EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);

J
Jesse Barnes 已提交
1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883
/**
 * i915_driver_load - setup chip and create an initial config
 * @dev: DRM device
 * @flags: startup flags
 *
 * The driver load routine has to do several things:
 *   - drive output discovery via intel_modeset_init()
 *   - initialize the memory manager
 *   - allocate initial config memory
 *   - setup the DRM framebuffer with the allocated memory
 */
1884
int i915_driver_load(struct drm_device *dev, unsigned long flags)
1885
{
1886
	struct drm_i915_private *dev_priv;
1887
	resource_size_t base, size;
1888
	int ret = 0, mmio_bar;
1889
	uint32_t agp_size, prealloc_size;
1890 1891 1892 1893 1894 1895 1896
	/* i915 has 4 more counters */
	dev->counters += 4;
	dev->types[6] = _DRM_STAT_IRQ;
	dev->types[7] = _DRM_STAT_PRIMARY;
	dev->types[8] = _DRM_STAT_SECONDARY;
	dev->types[9] = _DRM_STAT_DMA;

1897
	dev_priv = kzalloc(sizeof(drm_i915_private_t), GFP_KERNEL);
J
Jesse Barnes 已提交
1898 1899 1900 1901
	if (dev_priv == NULL)
		return -ENOMEM;

	dev->dev_private = (void *)dev_priv;
1902
	dev_priv->dev = dev;
1903
	dev_priv->info = (struct intel_device_info *) flags;
J
Jesse Barnes 已提交
1904 1905

	/* Add register map (needed for suspend/resume) */
1906
	mmio_bar = IS_GEN2(dev) ? 1 : 0;
1907 1908
	base = pci_resource_start(dev->pdev, mmio_bar);
	size = pci_resource_len(dev->pdev, mmio_bar);
J
Jesse Barnes 已提交
1909

1910 1911 1912 1913 1914
	if (i915_get_bridge_dev(dev)) {
		ret = -EIO;
		goto free_priv;
	}

1915 1916 1917 1918
	/* overlay on gen2 is broken and can't address above 1G */
	if (IS_GEN2(dev))
		dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(30));

1919
	dev_priv->regs = ioremap(base, size);
J
Jesse Barnes 已提交
1920 1921 1922
	if (!dev_priv->regs) {
		DRM_ERROR("failed to map registers\n");
		ret = -EIO;
1923
		goto put_bridge;
J
Jesse Barnes 已提交
1924
	}
1925

1926 1927 1928
        dev_priv->mm.gtt_mapping =
		io_mapping_create_wc(dev->agp->base,
				     dev->agp->agp_info.aper_size * 1024*1024);
1929 1930 1931 1932 1933
	if (dev_priv->mm.gtt_mapping == NULL) {
		ret = -EIO;
		goto out_rmmap;
	}

1934 1935 1936 1937 1938 1939 1940 1941 1942 1943
	/* Set up a WC MTRR for non-PAT systems.  This is more common than
	 * one would think, because the kernel disables PAT on first
	 * generation Core chips because WC PAT gets overridden by a UC
	 * MTRR if present.  Even if a UC MTRR isn't present.
	 */
	dev_priv->mm.gtt_mtrr = mtrr_add(dev->agp->base,
					 dev->agp->agp_info.aper_size *
					 1024 * 1024,
					 MTRR_TYPE_WRCOMB, 1);
	if (dev_priv->mm.gtt_mtrr < 0) {
1944
		DRM_INFO("MTRR allocation failed.  Graphics "
1945 1946 1947
			 "performance may suffer.\n");
	}

1948 1949 1950 1951
	dev_priv->mm.gtt = intel_gtt_get();
	if (!dev_priv->mm.gtt) {
		DRM_ERROR("Failed to initialize GTT\n");
		ret = -ENODEV;
1952
		goto out_iomapfree;
1953 1954
	}

1955 1956 1957
	prealloc_size = dev_priv->mm.gtt->gtt_stolen_entries << PAGE_SHIFT;
	agp_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;

1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973
	/* The i915 workqueue is primarily used for batched retirement of
	 * requests (and thus managing bo) once the task has been completed
	 * by the GPU. i915_gem_retire_requests() is called directly when we
	 * need high-priority retirement, such as waiting for an explicit
	 * bo.
	 *
	 * It is also used for periodic low-priority events, such as
	 * idle-timers and hangcheck.
	 *
	 * All tasks on the workqueue are expected to acquire the dev mutex
	 * so there is no point in running more than one instance of the
	 * workqueue at any time: max_active = 1 and NON_REENTRANT.
	 */
	dev_priv->wq = alloc_workqueue("i915",
				       WQ_UNBOUND | WQ_NON_REENTRANT,
				       1);
1974 1975 1976 1977 1978 1979
	if (dev_priv->wq == NULL) {
		DRM_ERROR("Failed to create our workqueue.\n");
		ret = -ENOMEM;
		goto out_iomapfree;
	}

1980 1981 1982
	/* enable GEM by default */
	dev_priv->has_gem = 1;

1983 1984 1985 1986 1987 1988 1989 1990 1991
	if (prealloc_size > agp_size * 3 / 4) {
		DRM_ERROR("Detected broken video BIOS with %d/%dkB of video "
			  "memory stolen.\n",
			  prealloc_size / 1024, agp_size / 1024);
		DRM_ERROR("Disabling GEM. (try reducing stolen memory or "
			  "updating the BIOS to fix).\n");
		dev_priv->has_gem = 0;
	}

1992 1993 1994 1995 1996 1997 1998
	if (dev_priv->has_gem == 0 &&
	    drm_core_check_feature(dev, DRIVER_MODESET)) {
		DRM_ERROR("kernel modesetting requires GEM, disabling driver.\n");
		ret = -ENODEV;
		goto out_iomapfree;
	}

1999
	dev->driver->get_vblank_counter = i915_get_vblank_counter;
2000
	dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
2001
	if (IS_G4X(dev) || IS_GEN5(dev) || IS_GEN6(dev)) {
2002
		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
2003
		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
2004
	}
2005

2006 2007
	/* Try to make sure MCHBAR is enabled before poking at it */
	intel_setup_mchbar(dev);
2008
	intel_setup_gmbus(dev);
2009
	intel_opregion_setup(dev);
2010

2011 2012 2013
	/* Make sure the bios did its job and set up vital registers */
	intel_setup_bios(dev);

2014 2015
	i915_gem_load(dev);

2016 2017 2018 2019
	/* Init HWS */
	if (!I915_NEED_GFX_HWS(dev)) {
		ret = i915_init_phys_hws(dev);
		if (ret != 0)
2020
			goto out_workqueue_free;
2021
	}
2022

2023 2024
	if (IS_PINEVIEW(dev))
		i915_pineview_get_mem_freq(dev);
2025
	else if (IS_GEN5(dev))
2026
		i915_ironlake_get_mem_freq(dev);
2027

2028 2029 2030 2031 2032 2033
	/* On the 945G/GM, the chipset reports the MSI capability on the
	 * integrated graphics even though the support isn't actually there
	 * according to the published specs.  It doesn't appear to function
	 * correctly in testing on 945G.
	 * This may be a side effect of MSI having been made available for PEG
	 * and the registers being closely associated.
2034 2035
	 *
	 * According to chipset errata, on the 965GM, MSI interrupts may
2036 2037
	 * be lost or delayed, but we use them anyways to avoid
	 * stuck interrupts on some machines.
2038
	 */
2039
	if (!IS_I945G(dev) && !IS_I945GM(dev))
2040
		pci_enable_msi(dev->pdev);
2041 2042

	spin_lock_init(&dev_priv->user_irq_lock);
2043
	spin_lock_init(&dev_priv->error_lock);
2044
	dev_priv->trace_irq_seqno = 0;
2045

2046 2047 2048 2049 2050 2051 2052
	ret = drm_vblank_init(dev, I915_NUM_PIPE);

	if (ret) {
		(void) i915_driver_unload(dev);
		return ret;
	}

2053 2054 2055
	/* Start out suspended */
	dev_priv->mm.suspended = 1;

2056 2057
	intel_detect_pch(dev);

J
Jesse Barnes 已提交
2058
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
2059
		ret = i915_load_modeset_init(dev, prealloc_size, agp_size);
J
Jesse Barnes 已提交
2060 2061
		if (ret < 0) {
			DRM_ERROR("failed to init modeset\n");
2062
			goto out_workqueue_free;
J
Jesse Barnes 已提交
2063 2064 2065
		}
	}

2066
	/* Must be done after probing outputs */
2067 2068
	intel_opregion_init(dev);
	acpi_video_register();
2069

B
Ben Gamari 已提交
2070 2071
	setup_timer(&dev_priv->hangcheck_timer, i915_hangcheck_elapsed,
		    (unsigned long) dev);
2072 2073 2074 2075 2076 2077

	spin_lock(&mchdev_lock);
	i915_mch_dev = dev_priv;
	dev_priv->mchdev_lock = &mchdev_lock;
	spin_unlock(&mchdev_lock);

J
Jesse Barnes 已提交
2078 2079
	return 0;

2080 2081
out_workqueue_free:
	destroy_workqueue(dev_priv->wq);
2082 2083
out_iomapfree:
	io_mapping_free(dev_priv->mm.gtt_mapping);
J
Jesse Barnes 已提交
2084 2085
out_rmmap:
	iounmap(dev_priv->regs);
2086 2087
put_bridge:
	pci_dev_put(dev_priv->bridge_dev);
J
Jesse Barnes 已提交
2088
free_priv:
2089
	kfree(dev_priv);
J
Jesse Barnes 已提交
2090 2091 2092 2093 2094 2095
	return ret;
}

int i915_driver_unload(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2096
	int ret;
J
Jesse Barnes 已提交
2097

2098 2099 2100 2101
	spin_lock(&mchdev_lock);
	i915_mch_dev = NULL;
	spin_unlock(&mchdev_lock);

2102 2103 2104 2105 2106 2107
	mutex_lock(&dev->struct_mutex);
	ret = i915_gpu_idle(dev);
	if (ret)
		DRM_ERROR("failed to idle hardware: %d\n", ret);
	mutex_unlock(&dev->struct_mutex);

2108 2109 2110
	/* Cancel the retire work handler, which should be idle now. */
	cancel_delayed_work_sync(&dev_priv->mm.retire_work);

2111 2112 2113 2114 2115 2116 2117
	io_mapping_free(dev_priv->mm.gtt_mapping);
	if (dev_priv->mm.gtt_mtrr >= 0) {
		mtrr_del(dev_priv->mm.gtt_mtrr, dev->agp->base,
			 dev->agp->agp_info.aper_size * 1024 * 1024);
		dev_priv->mm.gtt_mtrr = -1;
	}

2118 2119
	acpi_video_unregister();

J
Jesse Barnes 已提交
2120
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
2121
		intel_fbdev_fini(dev);
2122 2123
		intel_modeset_cleanup(dev);

Z
Zhao Yakui 已提交
2124 2125 2126 2127 2128 2129 2130 2131 2132
		/*
		 * free the memory space allocated for the child device
		 * config parsed from VBT
		 */
		if (dev_priv->child_dev && dev_priv->child_dev_num) {
			kfree(dev_priv->child_dev);
			dev_priv->child_dev = NULL;
			dev_priv->child_dev_num = 0;
		}
2133

2134
		vga_switcheroo_unregister_client(dev->pdev);
2135
		vga_client_register(dev->pdev, NULL, NULL, NULL);
J
Jesse Barnes 已提交
2136 2137
	}

2138
	/* Free error state after interrupts are fully disabled. */
2139 2140
	del_timer_sync(&dev_priv->hangcheck_timer);
	cancel_work_sync(&dev_priv->error_work);
2141
	i915_destroy_error_state(dev);
2142

2143 2144 2145
	if (dev->pdev->msi_enabled)
		pci_disable_msi(dev->pdev);

2146
	intel_opregion_fini(dev);
2147

J
Jesse Barnes 已提交
2148
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
2149 2150 2151
		/* Flush any outstanding unpin_work. */
		flush_workqueue(dev_priv->wq);

2152 2153
		i915_gem_free_all_phys_object(dev);

J
Jesse Barnes 已提交
2154 2155 2156
		mutex_lock(&dev->struct_mutex);
		i915_gem_cleanup_ringbuffer(dev);
		mutex_unlock(&dev->struct_mutex);
2157 2158
		if (I915_HAS_FBC(dev) && i915_powersave)
			i915_cleanup_compression(dev);
2159
		drm_mm_takedown(&dev_priv->mm.vram);
2160 2161

		intel_cleanup_overlay(dev);
2162 2163 2164

		if (!I915_NEED_GFX_HWS(dev))
			i915_free_hws(dev);
J
Jesse Barnes 已提交
2165 2166
	}

D
Daniel Vetter 已提交
2167 2168 2169
	if (dev_priv->regs != NULL)
		iounmap(dev_priv->regs);

2170
	intel_teardown_gmbus(dev);
2171 2172
	intel_teardown_mchbar(dev);

2173 2174
	destroy_workqueue(dev_priv->wq);

2175
	pci_dev_put(dev_priv->bridge_dev);
2176
	kfree(dev->dev_private);
J
Jesse Barnes 已提交
2177

2178 2179 2180
	return 0;
}

2181
int i915_driver_open(struct drm_device *dev, struct drm_file *file)
2182
{
2183
	struct drm_i915_file_private *file_priv;
2184

2185
	DRM_DEBUG_DRIVER("\n");
2186 2187
	file_priv = kmalloc(sizeof(*file_priv), GFP_KERNEL);
	if (!file_priv)
2188 2189
		return -ENOMEM;

2190
	file->driver_priv = file_priv;
2191

2192
	spin_lock_init(&file_priv->mm.lock);
2193
	INIT_LIST_HEAD(&file_priv->mm.request_list);
2194 2195 2196 2197

	return 0;
}

J
Jesse Barnes 已提交
2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209
/**
 * i915_driver_lastclose - clean up after all DRM clients have exited
 * @dev: DRM device
 *
 * Take care of cleaning up after all DRM clients have exited.  In the
 * mode setting case, we want to restore the kernel's initial mode (just
 * in case the last client left us in a bad state).
 *
 * Additionally, in the non-mode setting case, we'll tear down the AGP
 * and DMA structures, since the kernel won't be using them, and clea
 * up any GEM state.
 */
2210
void i915_driver_lastclose(struct drm_device * dev)
L
Linus Torvalds 已提交
2211
{
J
Jesse Barnes 已提交
2212 2213
	drm_i915_private_t *dev_priv = dev->dev_private;

J
Jesse Barnes 已提交
2214
	if (!dev_priv || drm_core_check_feature(dev, DRIVER_MODESET)) {
2215
		drm_fb_helper_restore();
2216
		vga_switcheroo_process_delayed_switch();
D
Dave Airlie 已提交
2217
		return;
J
Jesse Barnes 已提交
2218
	}
D
Dave Airlie 已提交
2219

2220 2221
	i915_gem_lastclose(dev);

J
Jesse Barnes 已提交
2222
	if (dev_priv->agp_heap)
D
Dave Airlie 已提交
2223
		i915_mem_takedown(&(dev_priv->agp_heap));
J
Jesse Barnes 已提交
2224

D
Dave Airlie 已提交
2225
	i915_dma_cleanup(dev);
L
Linus Torvalds 已提交
2226 2227
}

2228
void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
L
Linus Torvalds 已提交
2229
{
J
Jesse Barnes 已提交
2230
	drm_i915_private_t *dev_priv = dev->dev_private;
2231
	i915_gem_release(dev, file_priv);
J
Jesse Barnes 已提交
2232 2233
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		i915_mem_release(dev, file_priv, dev_priv->agp_heap);
L
Linus Torvalds 已提交
2234 2235
}

2236
void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
2237
{
2238
	struct drm_i915_file_private *file_priv = file->driver_priv;
2239

2240
	kfree(file_priv);
2241 2242
}

2243
struct drm_ioctl_desc i915_ioctls[] = {
2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283
	DRM_IOCTL_DEF_DRV(I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_FLIP, i915_flip_bufs, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_ALLOC, i915_mem_alloc, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_FREE, i915_mem_free, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, i915_mem_init_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP,  i915_mem_destroy_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE,  i915_vblank_pipe_set, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE,  i915_vblank_pipe_get, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
D
Dave Airlie 已提交
2284 2285 2286
};

int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298

/**
 * Determine if the device really is AGP or not.
 *
 * All Intel graphics chipsets are treated as AGP, even if they are really
 * PCI-e.
 *
 * \param dev   The device to be tested.
 *
 * \returns
 * A value of 1 is always retured to indictate every i9x5 is AGP.
 */
2299
int i915_driver_device_is_agp(struct drm_device * dev)
2300 2301 2302
{
	return 1;
}