net_driver.h 54.4 KB
Newer Older
1
/****************************************************************************
B
Ben Hutchings 已提交
2
 * Driver for Solarflare network controllers and boards
3
 * Copyright 2005-2006 Fen Systems Ltd.
B
Ben Hutchings 已提交
4
 * Copyright 2005-2013 Solarflare Communications Inc.
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License version 2 as published
 * by the Free Software Foundation, incorporated herein by reference.
 */

/* Common definitions for all Efx net driver code */

#ifndef EFX_NET_DRIVER_H
#define EFX_NET_DRIVER_H

#include <linux/netdevice.h>
#include <linux/etherdevice.h>
#include <linux/ethtool.h>
#include <linux/if_vlan.h>
20
#include <linux/timer.h>
21
#include <linux/mdio.h>
22 23 24 25 26
#include <linux/list.h>
#include <linux/pci.h>
#include <linux/device.h>
#include <linux/highmem.h>
#include <linux/workqueue.h>
27
#include <linux/mutex.h>
28
#include <linux/rwsem.h>
29
#include <linux/vmalloc.h>
30
#include <linux/i2c.h>
31
#include <linux/mtd/mtd.h>
32
#include <net/busy_poll.h>
33 34 35

#include "enum.h"
#include "bitfield.h"
36
#include "filter.h"
37 38 39 40 41 42

/**************************************************************************
 *
 * Build definitions
 *
 **************************************************************************/
43

44
#define EFX_DRIVER_VERSION	"4.1"
45

46
#ifdef DEBUG
47
#define EFX_WARN_ON_ONCE_PARANOID(x) WARN_ON_ONCE(x)
48 49
#define EFX_WARN_ON_PARANOID(x) WARN_ON(x)
#else
50
#define EFX_WARN_ON_ONCE_PARANOID(x) do {} while (0)
51 52 53 54 55 56 57 58 59
#define EFX_WARN_ON_PARANOID(x) do {} while (0)
#endif

/**************************************************************************
 *
 * Efx data structures
 *
 **************************************************************************/

60
#define EFX_MAX_CHANNELS 32U
61
#define EFX_MAX_RX_QUEUES EFX_MAX_CHANNELS
62
#define EFX_EXTRA_CHANNEL_IOV	0
63 64
#define EFX_EXTRA_CHANNEL_PTP	1
#define EFX_MAX_EXTRA_CHANNELS	2U
65

B
Ben Hutchings 已提交
66 67 68
/* Checksum generation is a per-queue option in hardware, so each
 * queue visible to the networking core is backed by two hardware TX
 * queues. */
69 70 71 72 73 74
#define EFX_MAX_TX_TC		2
#define EFX_MAX_CORE_TX_QUEUES	(EFX_MAX_TX_TC * EFX_MAX_CHANNELS)
#define EFX_TXQ_TYPE_OFFLOAD	1	/* flag */
#define EFX_TXQ_TYPE_HIGHPRI	2	/* flag */
#define EFX_TXQ_TYPES		4
#define EFX_MAX_TX_QUEUES	(EFX_TXQ_TYPES * EFX_MAX_CHANNELS)
75

76 77 78
/* Maximum possible MTU the driver supports */
#define EFX_MAX_MTU (9 * 1024)

79 80 81
/* Minimum MTU, from RFC791 (IP) */
#define EFX_MIN_MTU 68

82 83 84 85 86 87 88 89 90 91 92 93 94 95
/* Size of an RX scatter buffer.  Small enough to pack 2 into a 4K page,
 * and should be a multiple of the cache line size.
 */
#define EFX_RX_USR_BUF_SIZE	(2048 - 256)

/* If possible, we should ensure cache line alignment at start and end
 * of every buffer.  Otherwise, we just need to ensure 4-byte
 * alignment of the network header.
 */
#if NET_IP_ALIGN == 0
#define EFX_RX_BUF_ALIGNMENT	L1_CACHE_BYTES
#else
#define EFX_RX_BUF_ALIGNMENT	4
#endif
96

97 98
/* Forward declare Precision Time Protocol (PTP) support structure. */
struct efx_ptp_data;
99
struct hwtstamp_config;
100

101 102
struct efx_self_tests;

103
/**
104 105
 * struct efx_buffer - A general-purpose DMA buffer
 * @addr: host base address of the buffer
106 107 108
 * @dma_addr: DMA base address of the buffer
 * @len: Buffer length, in bytes
 *
109 110
 * The NIC uses these buffers for its interrupt status registers and
 * MAC stats dumps.
111
 */
112
struct efx_buffer {
113 114 115
	void *addr;
	dma_addr_t dma_addr;
	unsigned int len;
116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133
};

/**
 * struct efx_special_buffer - DMA buffer entered into buffer table
 * @buf: Standard &struct efx_buffer
 * @index: Buffer index within controller;s buffer table
 * @entries: Number of buffer table entries
 *
 * The NIC has a buffer table that maps buffers of size %EFX_BUF_SIZE.
 * Event and descriptor rings are addressed via one or more buffer
 * table entries (and so can be physically non-contiguous, although we
 * currently do not take advantage of that).  On Falcon and Siena we
 * have to take care of allocating and initialising the entries
 * ourselves.  On later hardware this is managed by the firmware and
 * @index and @entries are left as 0.
 */
struct efx_special_buffer {
	struct efx_buffer buf;
134 135
	unsigned int index;
	unsigned int entries;
136 137 138
};

/**
139 140 141
 * struct efx_tx_buffer - buffer state for a TX descriptor
 * @skb: When @flags & %EFX_TX_BUF_SKB, the associated socket buffer to be
 *	freed when descriptor completes
142
 * @option: When @flags & %EFX_TX_BUF_OPTION, a NIC-specific option descriptor.
143
 * @dma_addr: DMA address of the fragment.
144
 * @flags: Flags for allocation and DMA mapping type
145 146 147
 * @len: Length of this fragment.
 *	This field is zero when the queue slot is empty.
 * @unmap_len: Length of this fragment to unmap
148 149
 * @dma_offset: Offset of @dma_addr from the address of the backing DMA mapping.
 * Only valid if @unmap_len != 0.
150 151
 */
struct efx_tx_buffer {
D
Dan Carpenter 已提交
152
	const struct sk_buff *skb;
153 154 155 156
	union {
		efx_qword_t option;
		dma_addr_t dma_addr;
	};
157
	unsigned short flags;
158 159
	unsigned short len;
	unsigned short unmap_len;
160
	unsigned short dma_offset;
161
};
162 163 164
#define EFX_TX_BUF_CONT		1	/* not last descriptor of packet */
#define EFX_TX_BUF_SKB		2	/* buffer is last part of skb */
#define EFX_TX_BUF_MAP_SINGLE	8	/* buffer was mapped with dma_map_single() */
165
#define EFX_TX_BUF_OPTION	0x10	/* empty buffer for option descriptor */
166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181

/**
 * struct efx_tx_queue - An Efx TX queue
 *
 * This is a ring buffer of TX fragments.
 * Since the TX completion path always executes on the same
 * CPU and the xmit path can operate on different CPUs,
 * performance is increased by ensuring that the completion
 * path and the xmit path operate on different cache lines.
 * This is particularly important if the xmit path is always
 * executing on one CPU which is different from the completion
 * path.  There is also a cache line for members which are
 * read but not written on the fast path.
 *
 * @efx: The associated Efx NIC
 * @queue: DMA queue number
182
 * @tso_version: Version of TSO in use for this queue.
183
 * @channel: The associated channel
184
 * @core_txq: The networking core TX queue structure
185
 * @buffer: The software buffer ring
186 187
 * @cb_page: Array of pages of copy buffers.  Carved up according to
 *	%EFX_TX_CB_ORDER into %EFX_TX_CB_SIZE-sized chunks.
188
 * @txd: The hardware descriptor ring
189
 * @ptr_mask: The size of the ring minus 1.
190 191 192
 * @piobuf: PIO buffer region for this TX queue (shared with its partner).
 *	Size of the region is efx_piobuf_size.
 * @piobuf_offset: Buffer offset to be specified in PIO descriptors
193
 * @initialised: Has hardware queue been initialised?
194 195
 * @handle_tso: TSO xmit preparation handler.  Sets up the TSO metadata and
 *	may also map tx data, depending on the nature of the TSO implementation.
196 197
 * @read_count: Current read pointer.
 *	This is the number of buffers that have been removed from both rings.
198 199 200 201 202 203
 * @old_write_count: The value of @write_count when last checked.
 *	This is here for performance reasons.  The xmit path will
 *	only get the up-to-date value of @write_count if this
 *	variable indicates that the queue is empty.  This is to
 *	avoid cache-line ping-pong between the xmit path and the
 *	completion path.
204
 * @merge_events: Number of TX merged completion events
205 206 207 208 209 210
 * @insert_count: Current insert pointer
 *	This is the number of buffers that have been added to the
 *	software ring.
 * @write_count: Current write pointer
 *	This is the number of buffers that have been added to the
 *	hardware ring.
E
Edward Cree 已提交
211 212 213 214 215 216
 * @packet_write_count: Completable write pointer
 *	This is the write pointer of the last packet written.
 *	Normally this will equal @write_count, but as option descriptors
 *	don't produce completion events, they won't update this.
 *	Filled in iff @efx->type->option_descriptors; only used for PIO.
 *	Thus, this is written and used on EF10, and neither on farch.
217 218 219 220 221 222
 * @old_read_count: The value of read_count when last checked.
 *	This is here for performance reasons.  The xmit path will
 *	only get the up-to-date value of read_count if this
 *	variable indicates that the queue is full.  This is to
 *	avoid cache-line ping-pong between the xmit path and the
 *	completion path.
B
Ben Hutchings 已提交
223 224 225 226
 * @tso_bursts: Number of times TSO xmit invoked by kernel
 * @tso_long_headers: Number of packets with headers too long for standard
 *	blocks
 * @tso_packets: Number of packets via the TSO xmit path
E
Edward Cree 已提交
227
 * @tso_fallbacks: Number of times TSO fallback used
228
 * @pushes: Number of times the TX push feature has been used
229
 * @pio_packets: Number of times the TX PIO feature has been used
230
 * @xmit_more_available: Are any packets waiting to be pushed to the NIC
231
 * @cb_packets: Number of times the TX copybreak feature has been used
232 233 234
 * @empty_read_count: If the completion path has seen the queue as empty
 *	and the transmission path has not yet checked this, the value of
 *	@read_count bitwise-added to %EFX_EMPTY_COUNT_VALID; otherwise 0.
235 236 237 238
 */
struct efx_tx_queue {
	/* Members which don't change on the fast path */
	struct efx_nic *efx ____cacheline_aligned_in_smp;
B
Ben Hutchings 已提交
239
	unsigned queue;
240
	unsigned int tso_version;
241
	struct efx_channel *channel;
242
	struct netdev_queue *core_txq;
243
	struct efx_tx_buffer *buffer;
244
	struct efx_buffer *cb_page;
245
	struct efx_special_buffer txd;
246
	unsigned int ptr_mask;
247 248
	void __iomem *piobuf;
	unsigned int piobuf_offset;
249
	bool initialised;
250 251 252

	/* Function pointers used in the fast path. */
	int (*handle_tso)(struct efx_tx_queue*, struct sk_buff*, bool *);
253 254 255

	/* Members used mainly on the completion path */
	unsigned int read_count ____cacheline_aligned_in_smp;
256
	unsigned int old_write_count;
257
	unsigned int merge_events;
258 259
	unsigned int bytes_compl;
	unsigned int pkts_compl;
260 261 262 263

	/* Members used only on the xmit path */
	unsigned int insert_count ____cacheline_aligned_in_smp;
	unsigned int write_count;
E
Edward Cree 已提交
264
	unsigned int packet_write_count;
265
	unsigned int old_read_count;
B
Ben Hutchings 已提交
266 267 268
	unsigned int tso_bursts;
	unsigned int tso_long_headers;
	unsigned int tso_packets;
E
Edward Cree 已提交
269
	unsigned int tso_fallbacks;
270
	unsigned int pushes;
271
	unsigned int pio_packets;
272
	bool xmit_more_available;
273
	unsigned int cb_packets;
274 275
	/* Statistics to supplement MAC stats */
	unsigned long tx_packets;
276 277 278 279

	/* Members shared between paths and sometimes updated */
	unsigned int empty_read_count ____cacheline_aligned_in_smp;
#define EFX_EMPTY_COUNT_VALID 0x80000000
280
	atomic_t flush_outstanding;
281 282
};

283 284 285
#define EFX_TX_CB_ORDER	7
#define EFX_TX_CB_SIZE	(1 << EFX_TX_CB_ORDER) - NET_IP_ALIGN

286 287 288
/**
 * struct efx_rx_buffer - An Efx RX data buffer
 * @dma_addr: DMA base address of the buffer
289
 * @page: The associated page buffer.
290
 *	Will be %NULL if the buffer slot is currently free.
291 292
 * @page_offset: If pending: offset in @page of DMA base address.
 *	If completed: offset in @page of Ethernet header.
293 294
 * @len: If pending: length for DMA descriptor.
 *	If completed: received length, excluding hash prefix.
295 296
 * @flags: Flags for buffer and packet state.  These are only set on the
 *	first buffer of a scattered packet.
297 298 299
 */
struct efx_rx_buffer {
	dma_addr_t dma_addr;
300
	struct page *page;
301 302
	u16 page_offset;
	u16 len;
303
	u16 flags;
304
};
305
#define EFX_RX_BUF_LAST_IN_PAGE	0x0001
306 307
#define EFX_RX_PKT_CSUMMED	0x0002
#define EFX_RX_PKT_DISCARD	0x0004
308
#define EFX_RX_PKT_TCP		0x0040
309
#define EFX_RX_PKT_PREFIX_LEN	0x0080	/* length is in prefix only */
310

311 312 313 314 315 316 317 318 319 320 321 322 323 324 325
/**
 * struct efx_rx_page_state - Page-based rx buffer state
 *
 * Inserted at the start of every page allocated for receive buffers.
 * Used to facilitate sharing dma mappings between recycled rx buffers
 * and those passed up to the kernel.
 *
 * @dma_addr: The dma address of this page.
 */
struct efx_rx_page_state {
	dma_addr_t dma_addr;

	unsigned int __pad[0] ____cacheline_aligned;
};

326 327 328
/**
 * struct efx_rx_queue - An Efx RX queue
 * @efx: The associated Efx NIC
329 330
 * @core_index:  Index of network core RX queue.  Will be >= 0 iff this
 *	is associated with a real RX queue.
331 332
 * @buffer: The software buffer ring
 * @rxd: The hardware descriptor ring
333
 * @ptr_mask: The size of the ring minus 1.
334
 * @refill_enabled: Enable refill whenever fill level is low
335 336
 * @flush_pending: Set when a RX flush is pending. Has the same lifetime as
 *	@rxq_flush_pending.
337 338 339
 * @added_count: Number of buffers added to the receive queue.
 * @notified_count: Number of buffers given to NIC (<= @added_count).
 * @removed_count: Number of buffers removed from the receive queue.
J
Jon Cooper 已提交
340 341
 * @scatter_n: Used by NIC specific receive code.
 * @scatter_len: Used by NIC specific receive code.
342 343 344 345 346 347 348 349 350
 * @page_ring: The ring to store DMA mapped pages for reuse.
 * @page_add: Counter to calculate the write pointer for the recycle ring.
 * @page_remove: Counter to calculate the read pointer for the recycle ring.
 * @page_recycle_count: The number of pages that have been recycled.
 * @page_recycle_failed: The number of pages that couldn't be recycled because
 *      the kernel still held a reference to them.
 * @page_recycle_full: The number of pages that were released because the
 *      recycle ring was full.
 * @page_ptr_mask: The number of pages in the RX recycle ring minus 1.
351 352 353 354 355 356
 * @max_fill: RX descriptor maximum fill level (<= ring size)
 * @fast_fill_trigger: RX descriptor fill level that will trigger a fast fill
 *	(<= @max_fill)
 * @min_fill: RX descriptor minimum non-zero fill level.
 *	This records the minimum fill level observed when a ring
 *	refill was triggered.
357
 * @recycle_count: RX buffer recycle counter.
358
 * @slow_fill: Timer used to defer efx_nic_generate_fill_event().
359 360 361
 */
struct efx_rx_queue {
	struct efx_nic *efx;
362
	int core_index;
363 364
	struct efx_rx_buffer *buffer;
	struct efx_special_buffer rxd;
365
	unsigned int ptr_mask;
366
	bool refill_enabled;
367
	bool flush_pending;
368

369 370 371
	unsigned int added_count;
	unsigned int notified_count;
	unsigned int removed_count;
372
	unsigned int scatter_n;
J
Jon Cooper 已提交
373
	unsigned int scatter_len;
374 375 376 377 378 379 380
	struct page **page_ring;
	unsigned int page_add;
	unsigned int page_remove;
	unsigned int page_recycle_count;
	unsigned int page_recycle_failed;
	unsigned int page_recycle_full;
	unsigned int page_ptr_mask;
381 382 383 384
	unsigned int max_fill;
	unsigned int fast_fill_trigger;
	unsigned int min_fill;
	unsigned int min_overfill;
385
	unsigned int recycle_count;
386
	struct timer_list slow_fill;
387
	unsigned int slow_fill_count;
388 389
	/* Statistics to supplement MAC stats */
	unsigned long rx_packets;
390 391
};

392 393 394 395 396 397 398
enum efx_sync_events_state {
	SYNC_EVENTS_DISABLED = 0,
	SYNC_EVENTS_QUIESCENT,
	SYNC_EVENTS_REQUESTED,
	SYNC_EVENTS_VALID,
};

399 400 401 402 403 404 405 406 407
/**
 * struct efx_channel - An Efx channel
 *
 * A channel comprises an event queue, at least one TX queue, at least
 * one RX queue, and an associated tasklet for processing the event
 * queue.
 *
 * @efx: Associated Efx NIC
 * @channel: Channel instance number
408
 * @type: Channel type definition
409
 * @eventq_init: Event queue initialised flag
410 411
 * @enabled: Channel enabled indicator
 * @irq: IRQ number (MSI and MSI-X only)
412
 * @irq_moderation_us: IRQ moderation value (in microseconds)
413 414
 * @napi_dev: Net device used with NAPI
 * @napi_str: NAPI control structure
415 416
 * @state: state for NAPI vs busy polling
 * @state_lock: lock protecting @state
417
 * @eventq: Event queue buffer
418
 * @eventq_mask: Event queue pointer mask
419
 * @eventq_read_ptr: Event queue read pointer
420
 * @event_test_cpu: Last CPU to handle interrupt or test event for this channel
421 422
 * @irq_count: Number of IRQs since last adaptive moderation decision
 * @irq_mod_score: IRQ moderation score
423 424
 * @rps_flow_id: Flow IDs of filters allocated for accelerated RFS,
 *      indexed by filter ID
425 426 427
 * @n_rx_tobe_disc: Count of RX_TOBE_DISC errors
 * @n_rx_ip_hdr_chksum_err: Count of RX IP header checksum errors
 * @n_rx_tcp_udp_chksum_err: Count of RX TCP and UDP checksum errors
B
Ben Hutchings 已提交
428
 * @n_rx_mcast_mismatch: Count of unmatched multicast frames
429 430 431
 * @n_rx_frm_trunc: Count of RX_FRM_TRUNC errors
 * @n_rx_overlength: Count of RX_OVERLENGTH errors
 * @n_skbuff_leaks: Count of skbuffs leaked due to RX overrun
432 433
 * @n_rx_nodesc_trunc: Number of RX packets truncated and then dropped due to
 *	lack of descriptors
434 435
 * @n_rx_merge_events: Number of RX merged completion events
 * @n_rx_merge_packets: Number of RX packets completed by merged events
436 437 438 439
 * @rx_pkt_n_frags: Number of fragments in next packet to be delivered by
 *	__efx_rx_packet(), or zero if there is none
 * @rx_pkt_index: Ring index of first buffer for next packet to be delivered
 *	by __efx_rx_packet(), if @rx_pkt_n_frags != 0
440 441
 * @rx_queue: RX queue for this channel
 * @tx_queue: TX queues for this channel
442 443 444
 * @sync_events_state: Current state of sync events on this channel
 * @sync_timestamp_major: Major part of the last ptp sync event
 * @sync_timestamp_minor: Minor part of the last ptp sync event
445 446 447 448
 */
struct efx_channel {
	struct efx_nic *efx;
	int channel;
449
	const struct efx_channel_type *type;
450
	bool eventq_init;
451
	bool enabled;
452
	int irq;
453
	unsigned int irq_moderation_us;
454 455
	struct net_device *napi_dev;
	struct napi_struct napi_str;
456
#ifdef CONFIG_NET_RX_BUSY_POLL
457 458
	unsigned long busy_poll_state;
#endif
459
	struct efx_special_buffer eventq;
460
	unsigned int eventq_mask;
461
	unsigned int eventq_read_ptr;
462
	int event_test_cpu;
463

464 465
	unsigned int irq_count;
	unsigned int irq_mod_score;
466 467
#ifdef CONFIG_RFS_ACCEL
	unsigned int rfs_filters_added;
468 469
#define RPS_FLOW_ID_INVALID 0xFFFFFFFF
	u32 *rps_flow_id;
470
#endif
471

472 473 474
	unsigned n_rx_tobe_disc;
	unsigned n_rx_ip_hdr_chksum_err;
	unsigned n_rx_tcp_udp_chksum_err;
B
Ben Hutchings 已提交
475
	unsigned n_rx_mcast_mismatch;
476 477 478
	unsigned n_rx_frm_trunc;
	unsigned n_rx_overlength;
	unsigned n_skbuff_leaks;
479
	unsigned int n_rx_nodesc_trunc;
480 481
	unsigned int n_rx_merge_events;
	unsigned int n_rx_merge_packets;
482

483 484
	unsigned int rx_pkt_n_frags;
	unsigned int rx_pkt_index;
485

486
	struct efx_rx_queue rx_queue;
487
	struct efx_tx_queue tx_queue[EFX_TXQ_TYPES];
488 489 490 491

	enum efx_sync_events_state sync_events_state;
	u32 sync_timestamp_major;
	u32 sync_timestamp_minor;
492 493
};

B
Ben Hutchings 已提交
494 495 496 497 498 499 500 501 502 503 504 505 506 507 508
/**
 * struct efx_msi_context - Context for each MSI
 * @efx: The associated NIC
 * @index: Index of the channel/IRQ
 * @name: Name of the channel/IRQ
 *
 * Unlike &struct efx_channel, this is never reallocated and is always
 * safe for the IRQ handler to access.
 */
struct efx_msi_context {
	struct efx_nic *efx;
	unsigned int index;
	char name[IFNAMSIZ + 6];
};

509 510 511 512 513 514 515 516 517
/**
 * struct efx_channel_type - distinguishes traffic and extra channels
 * @handle_no_channel: Handle failure to allocate an extra channel
 * @pre_probe: Set up extra state prior to initialisation
 * @post_remove: Tear down extra state after finalisation, if allocated.
 *	May be called on channels that have not been probed.
 * @get_name: Generate the channel's name (used for its IRQ handler)
 * @copy: Copy the channel state prior to reallocation.  May be %NULL if
 *	reallocation is not supported.
518
 * @receive_skb: Handle an skb ready to be passed to netif_receive_skb()
519 520 521 522 523 524
 * @keep_eventq: Flag for whether event queue should be kept initialised
 *	while the device is stopped
 */
struct efx_channel_type {
	void (*handle_no_channel)(struct efx_nic *);
	int (*pre_probe)(struct efx_channel *);
525
	void (*post_remove)(struct efx_channel *);
526 527
	void (*get_name)(struct efx_channel *, char *buf, size_t len);
	struct efx_channel *(*copy)(const struct efx_channel *);
528
	bool (*receive_skb)(struct efx_channel *, struct sk_buff *);
529 530 531
	bool keep_eventq;
};

532 533 534 535 536 537
enum efx_led_mode {
	EFX_LED_OFF	= 0,
	EFX_LED_ON	= 1,
	EFX_LED_DEFAULT	= 2
};

538 539 540
#define STRING_TABLE_LOOKUP(val, member) \
	((val) < member ## _max) ? member ## _names[val] : "(invalid)"

541
extern const char *const efx_loopback_mode_names[];
542 543 544 545
extern const unsigned int efx_loopback_mode_max;
#define LOOPBACK_MODE(efx) \
	STRING_TABLE_LOOKUP((efx)->loopback_mode, efx_loopback_mode)

546
extern const char *const efx_reset_type_names[];
547 548 549
extern const unsigned int efx_reset_type_max;
#define RESET_TYPE(type) \
	STRING_TABLE_LOOKUP(type, efx_reset_type)
550

551 552 553 554 555 556 557 558 559 560
enum efx_int_mode {
	/* Be careful if altering to correct macro below */
	EFX_INT_MODE_MSIX = 0,
	EFX_INT_MODE_MSI = 1,
	EFX_INT_MODE_LEGACY = 2,
	EFX_INT_MODE_MAX	/* Insert any new items before this */
};
#define EFX_INT_MODE_USE_MSI(x) (((x)->interrupt_mode) <= EFX_INT_MODE_MSI)

enum nic_state {
561 562 563
	STATE_UNINIT = 0,	/* device being probed/removed or is frozen */
	STATE_READY = 1,	/* hardware ready and netdev registered */
	STATE_DISABLED = 2,	/* device disabled due to hardware errors */
564
	STATE_RECOVERY = 3,	/* device recovering from PCI error */
565 566 567 568 569 570
};

/* Forward declaration */
struct efx_nic;

/* Pseudo bit-mask flow control field */
571 572 573
#define EFX_FC_RX	FLOW_CTRL_RX
#define EFX_FC_TX	FLOW_CTRL_TX
#define EFX_FC_AUTO	4
574

575 576 577 578 579 580 581 582 583 584
/**
 * struct efx_link_state - Current state of the link
 * @up: Link is up
 * @fd: Link is full-duplex
 * @fc: Actual flow control flags
 * @speed: Link speed (Mbps)
 */
struct efx_link_state {
	bool up;
	bool fd;
585
	u8 fc;
586 587 588
	unsigned int speed;
};

S
Steve Hodgson 已提交
589 590 591 592 593 594 595
static inline bool efx_link_state_equal(const struct efx_link_state *left,
					const struct efx_link_state *right)
{
	return left->up == right->up && left->fd == right->fd &&
		left->fc == right->fc && left->speed == right->speed;
}

596 597
/**
 * struct efx_phy_operations - Efx PHY operations table
598 599
 * @probe: Probe PHY and initialise efx->mdio.mode_support, efx->mdio.mmds,
 *	efx->loopback_modes.
600 601 602
 * @init: Initialise PHY
 * @fini: Shut down PHY
 * @reconfigure: Reconfigure PHY (e.g. for new link parameters)
S
Steve Hodgson 已提交
603 604
 * @poll: Update @link_state and report whether it changed.
 *	Serialised by the mac_lock.
605 606
 * @get_link_ksettings: Get ethtool settings. Serialised by the mac_lock.
 * @set_link_ksettings: Set ethtool settings. Serialised by the mac_lock.
607
 * @set_npage_adv: Set abilities advertised in (Extended) Next Page
B
Ben Hutchings 已提交
608
 *	(only needed where AN bit is set in mmds)
609
 * @test_alive: Test that PHY is 'alive' (online)
610
 * @test_name: Get the name of a PHY-specific test/result
611
 * @run_tests: Run tests and record results as appropriate (offline).
612
 *	Flags are the ethtool tests flags.
613 614
 */
struct efx_phy_operations {
615
	int (*probe) (struct efx_nic *efx);
616 617
	int (*init) (struct efx_nic *efx);
	void (*fini) (struct efx_nic *efx);
618
	void (*remove) (struct efx_nic *efx);
B
Ben Hutchings 已提交
619
	int (*reconfigure) (struct efx_nic *efx);
S
Steve Hodgson 已提交
620
	bool (*poll) (struct efx_nic *efx);
621 622 623 624
	void (*get_link_ksettings)(struct efx_nic *efx,
				   struct ethtool_link_ksettings *cmd);
	int (*set_link_ksettings)(struct efx_nic *efx,
				  const struct ethtool_link_ksettings *cmd);
625
	void (*set_npage_adv) (struct efx_nic *efx, u32);
626
	int (*test_alive) (struct efx_nic *efx);
627
	const char *(*test_name) (struct efx_nic *efx, unsigned int index);
628
	int (*run_tests) (struct efx_nic *efx, int *results, unsigned flags);
629 630 631 632 633
	int (*get_module_eeprom) (struct efx_nic *efx,
			       struct ethtool_eeprom *ee,
			       u8 *data);
	int (*get_module_info) (struct efx_nic *efx,
				struct ethtool_modinfo *modinfo);
634 635
};

636
/**
637
 * enum efx_phy_mode - PHY operating mode flags
638 639
 * @PHY_MODE_NORMAL: on and should pass traffic
 * @PHY_MODE_TX_DISABLED: on with TX disabled
640 641
 * @PHY_MODE_LOW_POWER: set to low power through MDIO
 * @PHY_MODE_OFF: switched off through external control
642 643 644 645 646
 * @PHY_MODE_SPECIAL: on but will not pass traffic
 */
enum efx_phy_mode {
	PHY_MODE_NORMAL		= 0,
	PHY_MODE_TX_DISABLED	= 1,
647 648
	PHY_MODE_LOW_POWER	= 2,
	PHY_MODE_OFF		= 4,
649 650 651 652 653
	PHY_MODE_SPECIAL	= 8,
};

static inline bool efx_phy_mode_disabled(enum efx_phy_mode mode)
{
B
Ben Hutchings 已提交
654
	return !!(mode & ~PHY_MODE_TX_DISABLED);
655 656
}

657 658 659 660 661 662
/**
 * struct efx_hw_stat_desc - Description of a hardware statistic
 * @name: Name of the statistic as visible through ethtool, or %NULL if
 *	it should not be exposed
 * @dma_width: Width in bits (0 for non-DMA statistics)
 * @offset: Offset within stats (ignored for non-DMA statistics)
663
 */
664 665 666 667
struct efx_hw_stat_desc {
	const char *name;
	u16 dma_width;
	u16 offset;
668 669 670 671 672 673 674 675 676 677 678 679 680 681
};

/* Number of bits used in a multicast filter hash address */
#define EFX_MCAST_HASH_BITS 8

/* Number of (single-bit) entries in a multicast filter hash */
#define EFX_MCAST_HASH_ENTRIES (1 << EFX_MCAST_HASH_BITS)

/* An Efx multicast filter hash */
union efx_multicast_hash {
	u8 byte[EFX_MCAST_HASH_ENTRIES / 8];
	efx_oword_t oword[EFX_MCAST_HASH_ENTRIES / sizeof(efx_oword_t) / 8];
};

682
struct vfdi_status;
B
Ben Hutchings 已提交
683

684 685 686 687
/**
 * struct efx_nic - an Efx NIC
 * @name: Device name (net device name or bus id before net device registered)
 * @pci_dev: The PCI device
688 689 690 691 692 693 694
 * @node: List node for maintaning primary/secondary function lists
 * @primary: &struct efx_nic instance for the primary function of this
 *	controller.  May be the same structure, and may be %NULL if no
 *	primary function is bound.  Serialised by rtnl_lock.
 * @secondary_list: List of &struct efx_nic instances for the secondary PCI
 *	functions of the controller, if this is for the primary function.
 *	Serialised by rtnl_lock.
695 696
 * @type: Controller type attributes
 * @legacy_irq: IRQ number
697 698
 * @workqueue: Workqueue for port reconfigures and the HW monitor.
 *	Work items do not hold and must not acquire RTNL.
699
 * @workqueue_name: Name of workqueue
700 701 702 703
 * @reset_work: Scheduled reset workitem
 * @membase_phys: Memory BAR value as physical address
 * @membase: Memory BAR value
 * @interrupt_mode: Interrupt mode
704
 * @timer_quantum_ns: Interrupt timer quantum, in nanoseconds
705
 * @timer_max_ns: Interrupt timer maximum value, in nanoseconds
706
 * @irq_rx_adaptive: Adaptive IRQ moderation enabled for RX event queues
707 708
 * @irq_rx_mod_step_us: Step size for IRQ moderation for RX event queues
 * @irq_rx_moderation_us: IRQ moderation time for RX event queues
709
 * @msg_enable: Log message enable flags
710
 * @state: Device state number (%STATE_*). Serialised by the rtnl_lock.
711
 * @reset_pending: Bitmask for pending resets
712 713 714
 * @tx_queue: TX DMA queues
 * @rx_queue: RX DMA queues
 * @channel: Channels
B
Ben Hutchings 已提交
715
 * @msi_context: Context for each MSI
716 717
 * @extra_channel_types: Types of extra (non-traffic) channels that
 *	should be allocated for this NIC
718 719
 * @rxq_entries: Size of receive queues requested by user.
 * @txq_entries: Size of transmit queues requested by user.
720 721
 * @txq_stop_thresh: TX queue fill level at or above which we stop it.
 * @txq_wake_thresh: TX queue fill level at or below which we wake it.
722 723 724
 * @tx_dc_base: Base qword address in SRAM of TX queue descriptor caches
 * @rx_dc_base: Base qword address in SRAM of RX queue descriptor caches
 * @sram_lim_qw: Qword address limit of SRAM
725
 * @next_buffer_table: First available buffer table id
726
 * @n_channels: Number of channels in use
B
Ben Hutchings 已提交
727 728
 * @n_rx_channels: Number of channels used for RX (= number of RX queues)
 * @n_tx_channels: Number of channels used for TX
729 730
 * @rx_ip_align: RX DMA address offset to have IP header aligned in
 *	in accordance with NET_IP_ALIGN
731
 * @rx_dma_len: Current maximum RX DMA length
732
 * @rx_buffer_order: Order (log2) of number of pages for each RX buffer
733 734
 * @rx_buffer_truesize: Amortised allocation size of an RX buffer,
 *	for use in sk_buff::truesize
735 736 737
 * @rx_prefix_size: Size of RX prefix before packet data
 * @rx_packet_hash_offset: Offset of RX flow hash from start of packet data
 *	(valid only if @rx_prefix_size != 0; always negative)
738 739
 * @rx_packet_len_offset: Offset of RX packet length from start of packet data
 *	(valid only for NICs that set %EFX_RX_PKT_PREFIX_LEN; always negative)
740 741
 * @rx_packet_ts_offset: Offset of timestamp from start of packet data
 *	(valid only if channel->sync_timestamps_enabled; always negative)
742
 * @rx_hash_key: Toeplitz hash key for RSS
743
 * @rx_indir_table: Indirection table for RSS
744
 * @rx_scatter: Scatter mode enabled for receives
745
 * @rss_active: RSS enabled on hardware
746
 * @rx_hash_udp_4tuple: UDP 4-tuple hashing enabled
747 748
 * @int_error_count: Number of internal errors seen recently
 * @int_error_expire: Time at which error count will be expired
B
Ben Hutchings 已提交
749 750
 * @irq_soft_enabled: Are IRQs soft-enabled? If not, IRQ handler will
 *	acknowledge but do nothing else.
751
 * @irq_status: Interrupt status buffer
752
 * @irq_zero_count: Number of legacy IRQs seen with queue flags == 0
753
 * @irq_level: IRQ level/index for IRQs not triggered by an event queue
754
 * @selftest_work: Work item for asynchronous self-test
755
 * @mtd_list: List of MTDs attached to the NIC
L
Lucas De Marchi 已提交
756
 * @nic_data: Hardware dependent state
757
 * @mcdi: Management-Controller-to-Driver Interface state
B
Ben Hutchings 已提交
758
 * @mac_lock: MAC access lock. Protects @port_enabled, @phy_mode,
759
 *	efx_monitor() and efx_reconfigure_port()
760
 * @port_enabled: Port enabled indicator.
S
Steve Hodgson 已提交
761 762 763 764
 *	Serialises efx_stop_all(), efx_start_all(), efx_monitor() and
 *	efx_mac_work() with kernel interfaces. Safe to read under any
 *	one of the rtnl_lock, mac_lock, or netif_tx_lock, but all three must
 *	be held to modify it.
765 766
 * @port_initialized: Port initialized?
 * @net_dev: Operating system network device. Consider holding the rtnl lock
767
 * @fixed_features: Features which cannot be turned off
768 769 770 771
 * @stats_buffer: DMA buffer for statistics
 * @phy_type: PHY type
 * @phy_op: PHY interface
 * @phy_data: PHY private data (including PHY-specific stats)
772
 * @mdio: PHY MDIO interface
773
 * @mdio_bus: PHY MDIO bus ID (only used by Siena)
B
Ben Hutchings 已提交
774
 * @phy_mode: PHY operating mode. Serialised by @mac_lock.
B
Ben Hutchings 已提交
775
 * @link_advertising: Autonegotiation advertising flags
776
 * @link_state: Current state of the link
777
 * @n_link_state_changes: Number of times the link has changed state
778 779 780 781
 * @unicast_filter: Flag for Falcon-arch simple unicast filter.
 *	Protected by @mac_lock.
 * @multicast_hash: Multicast hash table for Falcon-arch.
 *	Protected by @mac_lock.
B
Ben Hutchings 已提交
782
 * @wanted_fc: Wanted flow control flags
783 784 785
 * @fc_disable: When non-zero flow control is disabled. Typically used to
 *	ensure that network back pressure doesn't delay dma queue flushes.
 *	Serialised by the rtnl lock.
786
 * @mac_work: Work item for changing MAC promiscuity and multicast hash
787 788 789
 * @loopback_mode: Loopback status
 * @loopback_modes: Supported loopback mode bitmask
 * @loopback_selftest: Offline self-test private state
790 791
 * @filter_sem: Filter table rw_semaphore, for freeing the table
 * @filter_lock: Filter table lock, for mere content changes
792
 * @filter_state: Architecture-dependent filter table state
793 794 795
 * @rps_expire_channel: Next channel to check for expiry
 * @rps_expire_index: Next index to check for expiry in
 *	@rps_expire_channel's @rps_flow_id
796
 * @active_queues: Count of RX and TX queues that haven't been flushed and drained.
797 798 799 800 801 802
 * @rxq_flush_pending: Count of number of receive queues that need to be flushed.
 *	Decremented when the efx_flush_rx_queue() is called.
 * @rxq_flush_outstanding: Count of number of RX flushes started but not yet
 *	completed (either success or failure). Not used when MCDI is used to
 *	flush receive queues.
 * @flush_wq: wait queue used by efx_nic_flush_queues() to wait for flush completions.
803 804 805
 * @vf_count: Number of VFs intended to be enabled.
 * @vf_init_count: Number of VFs that have been fully initialised.
 * @vi_scale: log2 number of vnics per VF.
806
 * @ptp_data: PTP state data
807
 * @vpd_sn: Serial number read from VPD
808 809
 * @monitor_work: Hardware monitor workitem
 * @biu_lock: BIU (bus interface unit) lock
810 811 812
 * @last_irq_cpu: Last CPU to handle a possible test interrupt.  This
 *	field is used by efx_test_interrupts() to verify that an
 *	interrupt has occurred.
813 814
 * @stats_lock: Statistics update lock. Must be held when calling
 *	efx_nic_type::{update,start,stop}_stats.
815
 * @n_rx_noskb_drops: Count of RX packets dropped due to failure to allocate an skb
816
 *
817
 * This is stored in the private area of the &struct net_device.
818 819
 */
struct efx_nic {
820 821
	/* The following fields should be written very rarely */

822
	char name[IFNAMSIZ];
823 824 825
	struct list_head node;
	struct efx_nic *primary;
	struct list_head secondary_list;
826
	struct pci_dev *pci_dev;
827
	unsigned int port_num;
828 829
	const struct efx_nic_type *type;
	int legacy_irq;
830
	bool eeh_disabled_legacy_irq;
831
	struct workqueue_struct *workqueue;
832
	char workqueue_name[16];
833
	struct work_struct reset_work;
834
	resource_size_t membase_phys;
835
	void __iomem *membase;
836

837
	enum efx_int_mode interrupt_mode;
838
	unsigned int timer_quantum_ns;
839
	unsigned int timer_max_ns;
840
	bool irq_rx_adaptive;
841 842
	unsigned int irq_mod_step_us;
	unsigned int irq_rx_moderation_us;
843
	u32 msg_enable;
844 845

	enum nic_state state;
846
	unsigned long reset_pending;
847

848
	struct efx_channel *channel[EFX_MAX_CHANNELS];
B
Ben Hutchings 已提交
849
	struct efx_msi_context msi_context[EFX_MAX_CHANNELS];
850 851
	const struct efx_channel_type *
	extra_channel_type[EFX_MAX_EXTRA_CHANNELS];
852

853 854
	unsigned rxq_entries;
	unsigned txq_entries;
855 856 857
	unsigned int txq_stop_thresh;
	unsigned int txq_wake_thresh;

858 859 860
	unsigned tx_dc_base;
	unsigned rx_dc_base;
	unsigned sram_lim_qw;
861
	unsigned next_buffer_table;
862 863

	unsigned int max_channels;
864
	unsigned int max_tx_channels;
B
Ben Hutchings 已提交
865 866
	unsigned n_channels;
	unsigned n_rx_channels;
867
	unsigned rss_spread;
868
	unsigned tx_channel_offset;
B
Ben Hutchings 已提交
869
	unsigned n_tx_channels;
870
	unsigned int rx_ip_align;
871
	unsigned int rx_dma_len;
872
	unsigned int rx_buffer_order;
873
	unsigned int rx_buffer_truesize;
874
	unsigned int rx_page_buf_step;
875
	unsigned int rx_bufs_per_page;
876
	unsigned int rx_pages_per_batch;
877 878
	unsigned int rx_prefix_size;
	int rx_packet_hash_offset;
879
	int rx_packet_len_offset;
880
	int rx_packet_ts_offset;
881
	u8 rx_hash_key[40];
882
	u32 rx_indir_table[128];
883
	bool rx_scatter;
884
	bool rss_active;
885
	bool rx_hash_udp_4tuple;
886

887 888 889
	unsigned int_error_count;
	unsigned long int_error_expire;

B
Ben Hutchings 已提交
890
	bool irq_soft_enabled;
891
	struct efx_buffer irq_status;
892
	unsigned irq_zero_count;
893
	unsigned irq_level;
894
	struct delayed_work selftest_work;
895

896 897 898
#ifdef CONFIG_SFC_MTD
	struct list_head mtd_list;
#endif
899

900
	void *nic_data;
901
	struct efx_mcdi_data *mcdi;
902 903

	struct mutex mac_lock;
904
	struct work_struct mac_work;
905
	bool port_enabled;
906

907
	bool mc_bist_for_other_fn;
908
	bool port_initialized;
909 910
	struct net_device *net_dev;

911 912
	netdev_features_t fixed_features;

913
	struct efx_buffer stats_buffer;
914 915 916
	u64 rx_nodesc_drops_total;
	u64 rx_nodesc_drops_while_down;
	bool rx_nodesc_drops_prev_state;
917

918
	unsigned int phy_type;
919
	const struct efx_phy_operations *phy_op;
920
	void *phy_data;
921
	struct mdio_if_info mdio;
922
	unsigned int mdio_bus;
923
	enum efx_phy_mode phy_mode;
924

B
Ben Hutchings 已提交
925
	u32 link_advertising;
926
	struct efx_link_state link_state;
927 928
	unsigned int n_link_state_changes;

929
	bool unicast_filter;
930
	union efx_multicast_hash multicast_hash;
931
	u8 wanted_fc;
932
	unsigned fc_disable;
933 934

	atomic_t rx_reset;
935
	enum efx_loopback_mode loopback_mode;
936
	u64 loopback_modes;
937 938

	void *loopback_selftest;
B
Ben Hutchings 已提交
939

940
	struct rw_semaphore filter_sem;
941 942 943
	spinlock_t filter_lock;
	void *filter_state;
#ifdef CONFIG_RFS_ACCEL
944
	unsigned int rps_expire_channel;
945 946
	unsigned int rps_expire_index;
#endif
947

948
	atomic_t active_queues;
949 950 951 952
	atomic_t rxq_flush_pending;
	atomic_t rxq_flush_outstanding;
	wait_queue_head_t flush_wq;

953 954 955 956 957 958
#ifdef CONFIG_SFC_SRIOV
	unsigned vf_count;
	unsigned vf_init_count;
	unsigned vi_scale;
#endif

959 960
	struct efx_ptp_data *ptp_data;

961 962
	char *vpd_sn;

963 964 965 966
	/* The following fields may be written more often */

	struct delayed_work monitor_work ____cacheline_aligned_in_smp;
	spinlock_t biu_lock;
967
	int last_irq_cpu;
968
	spinlock_t stats_lock;
969
	atomic_t n_rx_noskb_drops;
970 971
};

972 973 974 975 976
static inline int efx_dev_registered(struct efx_nic *efx)
{
	return efx->net_dev->reg_state == NETREG_REGISTERED;
}

977 978
static inline unsigned int efx_port_num(struct efx_nic *efx)
{
979
	return efx->port_num;
980 981
}

982 983 984 985 986 987 988 989
struct efx_mtd_partition {
	struct list_head node;
	struct mtd_info mtd;
	const char *dev_type_name;
	const char *type_name;
	char name[IFNAMSIZ + 20];
};

990 991
/**
 * struct efx_nic_type - Efx device type definition
992
 * @mem_bar: Get the memory BAR
993
 * @mem_map_size: Get memory BAR mapped size
994 995 996
 * @probe: Probe the controller
 * @remove: Free resources allocated by probe()
 * @init: Initialise the controller
997 998
 * @dimension_resources: Dimension controller resources (buffer table,
 *	and VIs once the available interrupt resources are clear)
999 1000
 * @fini: Shut down the controller
 * @monitor: Periodic function for polling link state and hardware monitor
1001 1002
 * @map_reset_reason: Map ethtool reset reason to a reset method
 * @map_reset_flags: Map ethtool reset flags to a reset method, if possible
1003 1004 1005 1006
 * @reset: Reset the controller hardware and possibly the PHY.  This will
 *	be called while the controller is uninitialised.
 * @probe_port: Probe the MAC and PHY
 * @remove_port: Free resources allocated by probe_port()
1007
 * @handle_global_event: Handle a "global" event (may be %NULL)
1008
 * @fini_dmaq: Flush and finalise DMA queues (RX and TX queues)
1009
 * @prepare_flush: Prepare the hardware for flushing the DMA queues
1010 1011 1012
 *	(for Falcon architecture)
 * @finish_flush: Clean up after flushing the DMA queues (for Falcon
 *	architecture)
1013 1014
 * @prepare_flr: Prepare for an FLR
 * @finish_flr: Clean up after an FLR
1015 1016 1017
 * @describe_stats: Describe statistics for ethtool
 * @update_stats: Update statistics not provided by event handling.
 *	Either argument may be %NULL.
1018
 * @start_stats: Start the regular fetching of statistics
1019
 * @pull_stats: Pull stats from the NIC and wait until they arrive.
1020
 * @stop_stats: Stop the regular fetching of statistics
1021
 * @set_id_led: Set state of identifying LED or revert to automatic function
1022
 * @push_irq_moderation: Apply interrupt moderation value
B
Ben Hutchings 已提交
1023
 * @reconfigure_port: Push loopback/power/txdis changes to the MAC and PHY
1024
 * @prepare_enable_fc_tx: Prepare MAC to enable pause frame TX (may be %NULL)
1025 1026
 * @reconfigure_mac: Push MAC address, MTU, flow control and filter settings
 *	to the hardware.  Serialised by the mac_lock.
1027
 * @check_mac_fault: Check MAC fault state. True if fault present.
1028 1029 1030
 * @get_wol: Get WoL configuration from driver state
 * @set_wol: Push WoL configuration to the NIC
 * @resume_wol: Synchronise WoL state between driver and MC (e.g. after resume)
1031
 * @test_chip: Test registers.  May use efx_farch_test_registers(), and is
1032
 *	expected to reset the NIC.
1033
 * @test_nvram: Test validity of NVRAM contents
1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044
 * @mcdi_request: Send an MCDI request with the given header and SDU.
 *	The SDU length may be any value from 0 up to the protocol-
 *	defined maximum, but its buffer will be padded to a multiple
 *	of 4 bytes.
 * @mcdi_poll_response: Test whether an MCDI response is available.
 * @mcdi_read_response: Read the MCDI response PDU.  The offset will
 *	be a multiple of 4.  The length may not be, but the buffer
 *	will be padded so it is safe to round up.
 * @mcdi_poll_reboot: Test whether the MCDI has rebooted.  If so,
 *	return an appropriate error code for aborting any current
 *	request; otherwise return 0.
1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057
 * @irq_enable_master: Enable IRQs on the NIC.  Each event queue must
 *	be separately enabled after this.
 * @irq_test_generate: Generate a test IRQ
 * @irq_disable_non_ev: Disable non-event IRQs on the NIC.  Each event
 *	queue must be separately disabled before this.
 * @irq_handle_msi: Handle MSI for a channel.  The @dev_id argument is
 *	a pointer to the &struct efx_msi_context for the channel.
 * @irq_handle_legacy: Handle legacy interrupt.  The @dev_id argument
 *	is a pointer to the &struct efx_nic.
 * @tx_probe: Allocate resources for TX queue
 * @tx_init: Initialise TX queue on the NIC
 * @tx_remove: Free resources for TX queue
 * @tx_write: Write TX descriptors and doorbell
1058
 * @rx_push_rss_config: Write RSS hash key and indirection table to the NIC
1059
 * @rx_pull_rss_config: Read RSS hash key and indirection table back from the NIC
1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071
 * @rx_probe: Allocate resources for RX queue
 * @rx_init: Initialise RX queue on the NIC
 * @rx_remove: Free resources for RX queue
 * @rx_write: Write RX descriptors and doorbell
 * @rx_defer_refill: Generate a refill reminder event
 * @ev_probe: Allocate resources for event queue
 * @ev_init: Initialise event queue on the NIC
 * @ev_fini: Deinitialise event queue on the NIC
 * @ev_remove: Free resources for event queue
 * @ev_process: Process events for a queue, up to the given NAPI quota
 * @ev_read_ack: Acknowledge read events on a queue, rearming its IRQ
 * @ev_test_generate: Generate a test event
1072 1073 1074 1075 1076 1077 1078
 * @filter_table_probe: Probe filter capabilities and set up filter software state
 * @filter_table_restore: Restore filters removed from hardware
 * @filter_table_remove: Remove filters from hardware and tear down software state
 * @filter_update_rx_scatter: Update filters after change to rx scatter setting
 * @filter_insert: add or replace a filter
 * @filter_remove_safe: remove a filter by ID, carefully
 * @filter_get_safe: retrieve a filter by ID, carefully
1079 1080
 * @filter_clear_rx: Remove all RX filters whose priority is less than or
 *	equal to the given priority and is not %EFX_FILTER_PRI_AUTO
1081 1082 1083 1084 1085 1086 1087 1088 1089 1090
 * @filter_count_rx_used: Get the number of filters in use at a given priority
 * @filter_get_rx_id_limit: Get maximum value of a filter id, plus 1
 * @filter_get_rx_ids: Get list of RX filters at a given priority
 * @filter_rfs_insert: Add or replace a filter for RFS.  This must be
 *	atomic.  The hardware change may be asynchronous but should
 *	not be delayed for long.  It may fail if this can't be done
 *	atomically.
 * @filter_rfs_expire_one: Consider expiring a filter inserted for RFS.
 *	This must check whether the specified table entry is used by RFS
 *	and that rps_may_expire_flow() returns true for it.
1091 1092 1093 1094 1095 1096 1097 1098 1099
 * @mtd_probe: Probe and add MTD partitions associated with this net device,
 *	 using efx_mtd_add()
 * @mtd_rename: Set an MTD partition name using the net device name
 * @mtd_read: Read from an MTD partition
 * @mtd_erase: Erase part of an MTD partition
 * @mtd_write: Write to an MTD partition
 * @mtd_sync: Wait for write-back to complete on MTD partition.  This
 *	also notifies the driver that a writer has finished using this
 *	partition.
1100
 * @ptp_write_host_time: Send host time to MC as part of sync protocol
1101 1102
 * @ptp_set_ts_sync_events: Enable or disable sync events for inline RX
 *	timestamping, possibly only temporarily for the purposes of a reset.
1103 1104 1105
 * @ptp_set_ts_config: Set hardware timestamp configuration.  The flags
 *	and tx_type will already have been validated but this operation
 *	must validate and update rx_filter.
1106
 * @get_phys_port_id: Get the underlying physical port id.
1107
 * @set_mac_address: Set the MAC address of the device
E
Edward Cree 已提交
1108 1109
 * @tso_versions: Returns mask of firmware-assisted TSO versions supported.
 *	If %NULL, then device does not support any TSO version.
1110
 * @revision: Hardware architecture revision
1111 1112 1113 1114 1115 1116
 * @txd_ptr_tbl_base: TX descriptor ring base address
 * @rxd_ptr_tbl_base: RX descriptor ring base address
 * @buf_tbl_base: Buffer table base address
 * @evq_ptr_tbl_base: Event queue pointer table base address
 * @evq_rptr_tbl_base: Event queue read-pointer table base address
 * @max_dma_mask: Maximum possible DMA mask
1117 1118
 * @rx_prefix_size: Size of RX prefix before packet data
 * @rx_hash_offset: Offset of RX flow hash within prefix
1119
 * @rx_ts_offset: Offset of timestamp within prefix
1120
 * @rx_buffer_padding: Size of padding at end of RX packet
J
Jon Cooper 已提交
1121 1122
 * @can_rx_scatter: NIC is able to scatter packets to multiple buffers
 * @always_rx_scatter: NIC will always scatter packets to multiple buffers
E
Edward Cree 已提交
1123
 * @option_descriptors: NIC supports TX option descriptors
1124 1125
 * @max_interrupt_mode: Highest capability interrupt mode supported
 *	from &enum efx_init_mode.
1126
 * @timer_period_max: Maximum period of interrupt timer (in ticks)
1127 1128
 * @offload_features: net_device feature flags for protocol offload
 *	features implemented in hardware
B
Ben Hutchings 已提交
1129
 * @mcdi_max_ver: Maximum MCDI version supported
1130
 * @hwtstamp_filters: Mask of hardware timestamp filter types supported
1131 1132
 */
struct efx_nic_type {
1133
	bool is_vf;
1134
	unsigned int mem_bar;
1135
	unsigned int (*mem_map_size)(struct efx_nic *efx);
1136 1137 1138
	int (*probe)(struct efx_nic *efx);
	void (*remove)(struct efx_nic *efx);
	int (*init)(struct efx_nic *efx);
1139
	int (*dimension_resources)(struct efx_nic *efx);
1140 1141
	void (*fini)(struct efx_nic *efx);
	void (*monitor)(struct efx_nic *efx);
1142 1143
	enum reset_type (*map_reset_reason)(enum reset_type reason);
	int (*map_reset_flags)(u32 *flags);
1144 1145 1146
	int (*reset)(struct efx_nic *efx, enum reset_type method);
	int (*probe_port)(struct efx_nic *efx);
	void (*remove_port)(struct efx_nic *efx);
1147
	bool (*handle_global_event)(struct efx_channel *channel, efx_qword_t *);
1148
	int (*fini_dmaq)(struct efx_nic *efx);
1149
	void (*prepare_flush)(struct efx_nic *efx);
1150
	void (*finish_flush)(struct efx_nic *efx);
1151 1152
	void (*prepare_flr)(struct efx_nic *efx);
	void (*finish_flr)(struct efx_nic *efx);
1153 1154 1155
	size_t (*describe_stats)(struct efx_nic *efx, u8 *names);
	size_t (*update_stats)(struct efx_nic *efx, u64 *full_stats,
			       struct rtnl_link_stats64 *core_stats);
1156
	void (*start_stats)(struct efx_nic *efx);
1157
	void (*pull_stats)(struct efx_nic *efx);
1158
	void (*stop_stats)(struct efx_nic *efx);
1159
	void (*set_id_led)(struct efx_nic *efx, enum efx_led_mode mode);
1160
	void (*push_irq_moderation)(struct efx_channel *channel);
B
Ben Hutchings 已提交
1161
	int (*reconfigure_port)(struct efx_nic *efx);
1162
	void (*prepare_enable_fc_tx)(struct efx_nic *efx);
1163 1164
	int (*reconfigure_mac)(struct efx_nic *efx);
	bool (*check_mac_fault)(struct efx_nic *efx);
1165 1166 1167
	void (*get_wol)(struct efx_nic *efx, struct ethtool_wolinfo *wol);
	int (*set_wol)(struct efx_nic *efx, u32 type);
	void (*resume_wol)(struct efx_nic *efx);
1168
	int (*test_chip)(struct efx_nic *efx, struct efx_self_tests *tests);
1169
	int (*test_nvram)(struct efx_nic *efx);
1170 1171 1172 1173 1174 1175 1176
	void (*mcdi_request)(struct efx_nic *efx,
			     const efx_dword_t *hdr, size_t hdr_len,
			     const efx_dword_t *sdu, size_t sdu_len);
	bool (*mcdi_poll_response)(struct efx_nic *efx);
	void (*mcdi_read_response)(struct efx_nic *efx, efx_dword_t *pdu,
				   size_t pdu_offset, size_t pdu_len);
	int (*mcdi_poll_reboot)(struct efx_nic *efx);
1177
	void (*mcdi_reboot_detected)(struct efx_nic *efx);
1178
	void (*irq_enable_master)(struct efx_nic *efx);
1179
	int (*irq_test_generate)(struct efx_nic *efx);
1180 1181 1182 1183 1184 1185 1186
	void (*irq_disable_non_ev)(struct efx_nic *efx);
	irqreturn_t (*irq_handle_msi)(int irq, void *dev_id);
	irqreturn_t (*irq_handle_legacy)(int irq, void *dev_id);
	int (*tx_probe)(struct efx_tx_queue *tx_queue);
	void (*tx_init)(struct efx_tx_queue *tx_queue);
	void (*tx_remove)(struct efx_tx_queue *tx_queue);
	void (*tx_write)(struct efx_tx_queue *tx_queue);
1187 1188
	unsigned int (*tx_limit_len)(struct efx_tx_queue *tx_queue,
				     dma_addr_t dma_addr, unsigned int len);
1189
	int (*rx_push_rss_config)(struct efx_nic *efx, bool user,
1190
				  const u32 *rx_indir_table, const u8 *key);
1191
	int (*rx_pull_rss_config)(struct efx_nic *efx);
1192 1193 1194 1195 1196 1197
	int (*rx_probe)(struct efx_rx_queue *rx_queue);
	void (*rx_init)(struct efx_rx_queue *rx_queue);
	void (*rx_remove)(struct efx_rx_queue *rx_queue);
	void (*rx_write)(struct efx_rx_queue *rx_queue);
	void (*rx_defer_refill)(struct efx_rx_queue *rx_queue);
	int (*ev_probe)(struct efx_channel *channel);
1198
	int (*ev_init)(struct efx_channel *channel);
1199 1200 1201 1202 1203
	void (*ev_fini)(struct efx_channel *channel);
	void (*ev_remove)(struct efx_channel *channel);
	int (*ev_process)(struct efx_channel *channel, int quota);
	void (*ev_read_ack)(struct efx_channel *channel);
	void (*ev_test_generate)(struct efx_channel *channel);
1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215
	int (*filter_table_probe)(struct efx_nic *efx);
	void (*filter_table_restore)(struct efx_nic *efx);
	void (*filter_table_remove)(struct efx_nic *efx);
	void (*filter_update_rx_scatter)(struct efx_nic *efx);
	s32 (*filter_insert)(struct efx_nic *efx,
			     struct efx_filter_spec *spec, bool replace);
	int (*filter_remove_safe)(struct efx_nic *efx,
				  enum efx_filter_priority priority,
				  u32 filter_id);
	int (*filter_get_safe)(struct efx_nic *efx,
			       enum efx_filter_priority priority,
			       u32 filter_id, struct efx_filter_spec *);
1216 1217
	int (*filter_clear_rx)(struct efx_nic *efx,
			       enum efx_filter_priority priority);
1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229
	u32 (*filter_count_rx_used)(struct efx_nic *efx,
				    enum efx_filter_priority priority);
	u32 (*filter_get_rx_id_limit)(struct efx_nic *efx);
	s32 (*filter_get_rx_ids)(struct efx_nic *efx,
				 enum efx_filter_priority priority,
				 u32 *buf, u32 size);
#ifdef CONFIG_RFS_ACCEL
	s32 (*filter_rfs_insert)(struct efx_nic *efx,
				 struct efx_filter_spec *spec);
	bool (*filter_rfs_expire_one)(struct efx_nic *efx, u32 flow_id,
				      unsigned int index);
#endif
1230 1231 1232 1233 1234 1235 1236 1237 1238 1239
#ifdef CONFIG_SFC_MTD
	int (*mtd_probe)(struct efx_nic *efx);
	void (*mtd_rename)(struct efx_mtd_partition *part);
	int (*mtd_read)(struct mtd_info *mtd, loff_t start, size_t len,
			size_t *retlen, u8 *buffer);
	int (*mtd_erase)(struct mtd_info *mtd, loff_t start, size_t len);
	int (*mtd_write)(struct mtd_info *mtd, loff_t start, size_t len,
			 size_t *retlen, const u8 *buffer);
	int (*mtd_sync)(struct mtd_info *mtd);
#endif
1240
	void (*ptp_write_host_time)(struct efx_nic *efx, u32 host_time);
1241
	int (*ptp_set_ts_sync_events)(struct efx_nic *efx, bool en, bool temp);
1242 1243
	int (*ptp_set_ts_config)(struct efx_nic *efx,
				 struct hwtstamp_config *init);
1244
	int (*sriov_configure)(struct efx_nic *efx, int num_vfs);
1245 1246
	int (*vlan_rx_add_vid)(struct efx_nic *efx, __be16 proto, u16 vid);
	int (*vlan_rx_kill_vid)(struct efx_nic *efx, __be16 proto, u16 vid);
1247 1248
	int (*get_phys_port_id)(struct efx_nic *efx,
				struct netdev_phys_item_id *ppid);
1249 1250 1251 1252
	int (*sriov_init)(struct efx_nic *efx);
	void (*sriov_fini)(struct efx_nic *efx);
	bool (*sriov_wanted)(struct efx_nic *efx);
	void (*sriov_reset)(struct efx_nic *efx);
1253 1254 1255 1256 1257 1258 1259 1260
	void (*sriov_flr)(struct efx_nic *efx, unsigned vf_i);
	int (*sriov_set_vf_mac)(struct efx_nic *efx, int vf_i, u8 *mac);
	int (*sriov_set_vf_vlan)(struct efx_nic *efx, int vf_i, u16 vlan,
				 u8 qos);
	int (*sriov_set_vf_spoofchk)(struct efx_nic *efx, int vf_i,
				     bool spoofchk);
	int (*sriov_get_vf_config)(struct efx_nic *efx, int vf_i,
				   struct ifla_vf_info *ivi);
1261 1262
	int (*sriov_set_vf_link_state)(struct efx_nic *efx, int vf_i,
				       int link_state);
1263 1264 1265
	int (*vswitching_probe)(struct efx_nic *efx);
	int (*vswitching_restore)(struct efx_nic *efx);
	void (*vswitching_remove)(struct efx_nic *efx);
1266
	int (*get_mac_address)(struct efx_nic *efx, unsigned char *perm_addr);
1267
	int (*set_mac_address)(struct efx_nic *efx);
E
Edward Cree 已提交
1268
	u32 (*tso_versions)(struct efx_nic *efx);
1269

1270
	int revision;
1271 1272 1273 1274 1275
	unsigned int txd_ptr_tbl_base;
	unsigned int rxd_ptr_tbl_base;
	unsigned int buf_tbl_base;
	unsigned int evq_ptr_tbl_base;
	unsigned int evq_rptr_tbl_base;
1276
	u64 max_dma_mask;
1277 1278
	unsigned int rx_prefix_size;
	unsigned int rx_hash_offset;
1279
	unsigned int rx_ts_offset;
1280
	unsigned int rx_buffer_padding;
1281
	bool can_rx_scatter;
J
Jon Cooper 已提交
1282
	bool always_rx_scatter;
E
Edward Cree 已提交
1283
	bool option_descriptors;
1284
	unsigned int max_interrupt_mode;
1285
	unsigned int timer_period_max;
1286
	netdev_features_t offload_features;
B
Ben Hutchings 已提交
1287
	int mcdi_max_ver;
1288
	unsigned int max_rx_ip_filters;
1289
	u32 hwtstamp_filters;
1290
	unsigned int rx_hash_key_size;
1291 1292 1293 1294 1295 1296 1297 1298
};

/**************************************************************************
 *
 * Prototypes and inline functions
 *
 *************************************************************************/

1299 1300 1301
static inline struct efx_channel *
efx_get_channel(struct efx_nic *efx, unsigned index)
{
1302
	EFX_WARN_ON_ONCE_PARANOID(index >= efx->n_channels);
1303
	return efx->channel[index];
1304 1305
}

1306 1307
/* Iterate over all used channels */
#define efx_for_each_channel(_channel, _efx)				\
1308 1309 1310 1311
	for (_channel = (_efx)->channel[0];				\
	     _channel;							\
	     _channel = (_channel->channel + 1 < (_efx)->n_channels) ?	\
		     (_efx)->channel[_channel->channel + 1] : NULL)
1312

1313 1314 1315 1316 1317 1318 1319
/* Iterate over all used channels in reverse */
#define efx_for_each_channel_rev(_channel, _efx)			\
	for (_channel = (_efx)->channel[(_efx)->n_channels - 1];	\
	     _channel;							\
	     _channel = _channel->channel ?				\
		     (_efx)->channel[_channel->channel - 1] : NULL)

1320 1321 1322
static inline struct efx_tx_queue *
efx_get_tx_queue(struct efx_nic *efx, unsigned index, unsigned type)
{
1323 1324
	EFX_WARN_ON_ONCE_PARANOID(index >= efx->n_tx_channels ||
				  type >= EFX_TXQ_TYPES);
1325 1326
	return &efx->channel[efx->tx_channel_offset + index]->tx_queue[type];
}
1327

1328 1329 1330 1331 1332 1333
static inline bool efx_channel_has_tx_queues(struct efx_channel *channel)
{
	return channel->channel - channel->efx->tx_channel_offset <
		channel->efx->n_tx_channels;
}

1334 1335 1336
static inline struct efx_tx_queue *
efx_channel_get_tx_queue(struct efx_channel *channel, unsigned type)
{
1337 1338
	EFX_WARN_ON_ONCE_PARANOID(!efx_channel_has_tx_queues(channel) ||
				  type >= EFX_TXQ_TYPES);
1339
	return &channel->tx_queue[type];
1340
}
1341

1342 1343 1344 1345 1346 1347
static inline bool efx_tx_queue_used(struct efx_tx_queue *tx_queue)
{
	return !(tx_queue->efx->net_dev->num_tc < 2 &&
		 tx_queue->queue & EFX_TXQ_TYPE_HIGHPRI);
}

1348 1349
/* Iterate over all TX queues belonging to a channel */
#define efx_for_each_channel_tx_queue(_tx_queue, _channel)		\
1350 1351 1352 1353
	if (!efx_channel_has_tx_queues(_channel))			\
		;							\
	else								\
		for (_tx_queue = (_channel)->tx_queue;			\
1354 1355
		     _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES && \
			     efx_tx_queue_used(_tx_queue);		\
1356
		     _tx_queue++)
1357

1358 1359
/* Iterate over all possible TX queues belonging to a channel */
#define efx_for_each_possible_channel_tx_queue(_tx_queue, _channel)	\
1360 1361 1362 1363 1364 1365
	if (!efx_channel_has_tx_queues(_channel))			\
		;							\
	else								\
		for (_tx_queue = (_channel)->tx_queue;			\
		     _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES;	\
		     _tx_queue++)
1366

1367 1368
static inline bool efx_channel_has_rx_queue(struct efx_channel *channel)
{
1369
	return channel->rx_queue.core_index >= 0;
1370 1371
}

1372 1373 1374
static inline struct efx_rx_queue *
efx_channel_get_rx_queue(struct efx_channel *channel)
{
1375
	EFX_WARN_ON_ONCE_PARANOID(!efx_channel_has_rx_queue(channel));
1376
	return &channel->rx_queue;
1377 1378
}

1379 1380
/* Iterate over all RX queues belonging to a channel */
#define efx_for_each_channel_rx_queue(_rx_queue, _channel)		\
1381 1382 1383 1384 1385 1386
	if (!efx_channel_has_rx_queue(_channel))			\
		;							\
	else								\
		for (_rx_queue = &(_channel)->rx_queue;			\
		     _rx_queue;						\
		     _rx_queue = NULL)
1387

1388 1389 1390
static inline struct efx_channel *
efx_rx_queue_channel(struct efx_rx_queue *rx_queue)
{
1391
	return container_of(rx_queue, struct efx_channel, rx_queue);
1392 1393 1394 1395
}

static inline int efx_rx_queue_index(struct efx_rx_queue *rx_queue)
{
1396
	return efx_rx_queue_channel(rx_queue)->channel;
1397 1398
}

1399 1400 1401 1402 1403 1404
/* Returns a pointer to the specified receive buffer in the RX
 * descriptor queue.
 */
static inline struct efx_rx_buffer *efx_rx_buffer(struct efx_rx_queue *rx_queue,
						  unsigned int index)
{
1405
	return &rx_queue->buffer[index];
1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416
}

/**
 * EFX_MAX_FRAME_LEN - calculate maximum frame length
 *
 * This calculates the maximum frame length that will be used for a
 * given MTU.  The frame length will be equal to the MTU plus a
 * constant amount of header space and padding.  This is the quantity
 * that the net driver will program into the MAC as the maximum frame
 * length.
 *
1417
 * The 10G MAC requires 8-byte alignment on the frame
1418
 * length, so we round up to the nearest 8.
1419 1420 1421 1422 1423
 *
 * Re-clocking by the XGXS on RX can reduce an IPG to 32 bits (half an
 * XGMII cycle).  If the frame length reaches the maximum value in the
 * same cycle, the XMAC can miss the IPG altogether.  We work around
 * this by adding a further 16 bytes.
1424
 */
1425
#define EFX_FRAME_PAD	16
1426
#define EFX_MAX_FRAME_LEN(mtu) \
1427
	(ALIGN(((mtu) + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN + EFX_FRAME_PAD), 8))
1428

1429 1430 1431 1432 1433 1434 1435 1436
static inline bool efx_xmit_with_hwtstamp(struct sk_buff *skb)
{
	return skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP;
}
static inline void efx_xmit_hwtstamp_pending(struct sk_buff *skb)
{
	skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
}
1437

1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449
/* Get all supported features.
 * If a feature is not fixed, it is present in hw_features.
 * If a feature is fixed, it does not present in hw_features, but
 * always in features.
 */
static inline netdev_features_t efx_supported_features(const struct efx_nic *efx)
{
	const struct net_device *net_dev = efx->net_dev;

	return net_dev->features | net_dev->hw_features;
}

1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470
/* Get the current TX queue insert index. */
static inline unsigned int
efx_tx_queue_get_insert_index(const struct efx_tx_queue *tx_queue)
{
	return tx_queue->insert_count & tx_queue->ptr_mask;
}

/* Get a TX buffer. */
static inline struct efx_tx_buffer *
__efx_tx_queue_get_insert_buffer(const struct efx_tx_queue *tx_queue)
{
	return &tx_queue->buffer[efx_tx_queue_get_insert_index(tx_queue)];
}

/* Get a TX buffer, checking it's not currently in use. */
static inline struct efx_tx_buffer *
efx_tx_queue_get_insert_buffer(const struct efx_tx_queue *tx_queue)
{
	struct efx_tx_buffer *buffer =
		__efx_tx_queue_get_insert_buffer(tx_queue);

1471 1472 1473
	EFX_WARN_ON_ONCE_PARANOID(buffer->len);
	EFX_WARN_ON_ONCE_PARANOID(buffer->flags);
	EFX_WARN_ON_ONCE_PARANOID(buffer->unmap_len);
1474 1475 1476 1477

	return buffer;
}

1478
#endif /* EFX_NET_DRIVER_H */