irq.c 1.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22
/*
 * Copyright (C) 2007 Lemote Inc. & Insititute of Computing Technology
 * Author: Fuxin Zhang, zhangfx@lemote.com
 *
 *  This program is free software; you can redistribute  it and/or modify it
 *  under  the terms of  the GNU General  Public License as published by the
 *  Free Software Foundation;  either version 2 of the  License, or (at your
 *  option) any later version.
 */
#include <linux/delay.h>
#include <linux/interrupt.h>

#include <loongson.h>
/*
 * the first level int-handler will jump here if it is a bonito irq
 */
void bonito_irqdispatch(void)
{
	u32 int_status;
	int i;

	/* workaround the IO dma problem: let cpu looping to allow DMA finish */
23
	int_status = LOONGSON_INTISR;
24 25 26
	if (int_status & (1 << 10)) {
		while (int_status & (1 << 10)) {
			udelay(1);
27
			int_status = LOONGSON_INTISR;
28 29 30 31
		}
	}

	/* Get pending sources, masked by current enables */
32
	int_status = LOONGSON_INTISR & LOONGSON_INTEN;
33 34 35 36

	if (int_status != 0) {
		i = __ffs(int_status);
		int_status &= ~(1 << i);
37
		do_IRQ(LOONGSON_IRQ_BASE + i);
38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62
	}
}

asmlinkage void plat_irq_dispatch(void)
{
	unsigned int pending;

	pending = read_c0_cause() & read_c0_status() & ST0_IM;

	/* machine-specific plat_irq_dispatch */
	mach_irq_dispatch(pending);
}

void __init arch_init_irq(void)
{
	/*
	 * Clear all of the interrupts while we change the able around a bit.
	 * int-handler is not on bootstrap
	 */
	clear_c0_status(ST0_IM | ST0_BEV);

	/* setting irq trigger mode */
	set_irq_trigger_mode();

	/* no steer */
63
	LOONGSON_INTSTEER = 0;
64 65 66 67 68

	/*
	 * Mask out all interrupt by writing "1" to all bit position in
	 * the interrupt reset reg.
	 */
69
	LOONGSON_INTENCLR = ~0;
70 71 72 73

	/* machine specific irq init */
	mach_init_irq();
}