pcie-designware.c 20.8 KB
Newer Older
1
/*
2
 * Synopsys Designware PCIe host controller driver
3 4 5 6 7 8 9 10 11 12 13
 *
 * Copyright (C) 2013 Samsung Electronics Co., Ltd.
 *		http://www.samsung.com
 *
 * Author: Jingoo Han <jg1.han@samsung.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

J
Jingoo Han 已提交
14 15
#include <linux/irq.h>
#include <linux/irqdomain.h>
16 17
#include <linux/kernel.h>
#include <linux/module.h>
J
Jingoo Han 已提交
18
#include <linux/msi.h>
19
#include <linux/of_address.h>
20
#include <linux/of_pci.h>
21 22
#include <linux/pci.h>
#include <linux/pci_regs.h>
23
#include <linux/platform_device.h>
24
#include <linux/types.h>
25
#include <linux/delay.h>
26

27
#include "pcie-designware.h"
28

29 30 31 32 33
/* Parameters for the waiting for link up routine */
#define LINK_WAIT_MAX_RETRIES		10
#define LINK_WAIT_USLEEP_MIN		90000
#define LINK_WAIT_USLEEP_MAX		100000

34 35 36 37 38 39
/* Parameters for the waiting for iATU enabled routine */
#define LINK_WAIT_MAX_IATU_RETRIES	5
#define LINK_WAIT_IATU_MIN		9000
#define LINK_WAIT_IATU_MAX		10000

/* Synopsys-specific PCIe configuration registers */
40 41
#define PCIE_PORT_LINK_CONTROL		0x710
#define PORT_LINK_MODE_MASK		(0x3f << 16)
42 43
#define PORT_LINK_MODE_1_LANES		(0x1 << 16)
#define PORT_LINK_MODE_2_LANES		(0x3 << 16)
44
#define PORT_LINK_MODE_4_LANES		(0x7 << 16)
45
#define PORT_LINK_MODE_8_LANES		(0xf << 16)
46 47 48

#define PCIE_LINK_WIDTH_SPEED_CONTROL	0x80C
#define PORT_LOGIC_SPEED_CHANGE		(0x1 << 17)
49
#define PORT_LOGIC_LINK_WIDTH_MASK	(0x1f << 8)
50 51 52
#define PORT_LOGIC_LINK_WIDTH_1_LANES	(0x1 << 8)
#define PORT_LOGIC_LINK_WIDTH_2_LANES	(0x2 << 8)
#define PORT_LOGIC_LINK_WIDTH_4_LANES	(0x4 << 8)
53
#define PORT_LOGIC_LINK_WIDTH_8_LANES	(0x8 << 8)
54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82

#define PCIE_MSI_ADDR_LO		0x820
#define PCIE_MSI_ADDR_HI		0x824
#define PCIE_MSI_INTR0_ENABLE		0x828
#define PCIE_MSI_INTR0_MASK		0x82C
#define PCIE_MSI_INTR0_STATUS		0x830

#define PCIE_ATU_VIEWPORT		0x900
#define PCIE_ATU_REGION_INBOUND		(0x1 << 31)
#define PCIE_ATU_REGION_OUTBOUND	(0x0 << 31)
#define PCIE_ATU_REGION_INDEX1		(0x1 << 0)
#define PCIE_ATU_REGION_INDEX0		(0x0 << 0)
#define PCIE_ATU_CR1			0x904
#define PCIE_ATU_TYPE_MEM		(0x0 << 0)
#define PCIE_ATU_TYPE_IO		(0x2 << 0)
#define PCIE_ATU_TYPE_CFG0		(0x4 << 0)
#define PCIE_ATU_TYPE_CFG1		(0x5 << 0)
#define PCIE_ATU_CR2			0x908
#define PCIE_ATU_ENABLE			(0x1 << 31)
#define PCIE_ATU_BAR_MODE_ENABLE	(0x1 << 30)
#define PCIE_ATU_LOWER_BASE		0x90C
#define PCIE_ATU_UPPER_BASE		0x910
#define PCIE_ATU_LIMIT			0x914
#define PCIE_ATU_LOWER_TARGET		0x918
#define PCIE_ATU_BUS(x)			(((x) & 0xff) << 24)
#define PCIE_ATU_DEV(x)			(((x) & 0x1f) << 19)
#define PCIE_ATU_FUNC(x)		(((x) & 0x7) << 16)
#define PCIE_ATU_UPPER_TARGET		0x91C

83 84 85 86 87
/* PCIe Port Logic registers */
#define PLR_OFFSET			0x700
#define PCIE_PHY_DEBUG_R1		(PLR_OFFSET + 0x2c)
#define PCIE_PHY_DEBUG_R1_LINK_UP	0x00000010

88
static struct pci_ops dw_pcie_ops;
89

90
int dw_pcie_cfg_read(void __iomem *addr, int size, u32 *val)
91
{
92 93 94 95 96
	if ((uintptr_t)addr & (size - 1)) {
		*val = 0;
		return PCIBIOS_BAD_REGISTER_NUMBER;
	}

97 98
	if (size == 4)
		*val = readl(addr);
99
	else if (size == 2)
100
		*val = readw(addr);
101
	else if (size == 1)
102
		*val = readb(addr);
103 104
	else {
		*val = 0;
105
		return PCIBIOS_BAD_REGISTER_NUMBER;
106
	}
107 108 109 110

	return PCIBIOS_SUCCESSFUL;
}

111
int dw_pcie_cfg_write(void __iomem *addr, int size, u32 val)
112
{
113 114 115
	if ((uintptr_t)addr & (size - 1))
		return PCIBIOS_BAD_REGISTER_NUMBER;

116 117 118
	if (size == 4)
		writel(val, addr);
	else if (size == 2)
119
		writew(val, addr);
120
	else if (size == 1)
121
		writeb(val, addr);
122 123 124 125 126 127
	else
		return PCIBIOS_BAD_REGISTER_NUMBER;

	return PCIBIOS_SUCCESSFUL;
}

128
static inline u32 dw_pcie_readl_rc(struct pcie_port *pp, u32 reg)
129
{
130
	if (pp->ops->readl_rc)
131 132 133
		return pp->ops->readl_rc(pp, pp->dbi_base + reg);

	return readl(pp->dbi_base + reg);
134 135
}

136
static inline void dw_pcie_writel_rc(struct pcie_port *pp, u32 val, u32 reg)
137
{
138
	if (pp->ops->writel_rc)
139
		pp->ops->writel_rc(pp, val, pp->dbi_base + reg);
140
	else
141
		writel(val, pp->dbi_base + reg);
142 143
}

144 145
static int dw_pcie_rd_own_conf(struct pcie_port *pp, int where, int size,
			       u32 *val)
146
{
147
	if (pp->ops->rd_own_conf)
148
		return pp->ops->rd_own_conf(pp, where, size, val);
149

150
	return dw_pcie_cfg_read(pp->dbi_base + where, size, val);
151 152
}

153 154
static int dw_pcie_wr_own_conf(struct pcie_port *pp, int where, int size,
			       u32 val)
155
{
156
	if (pp->ops->wr_own_conf)
157
		return pp->ops->wr_own_conf(pp, where, size, val);
158

159
	return dw_pcie_cfg_write(pp->dbi_base + where, size, val);
160 161
}

162 163 164
static void dw_pcie_prog_outbound_atu(struct pcie_port *pp, int index,
		int type, u64 cpu_addr, u64 pci_addr, u32 size)
{
165
	u32 retries, val;
166

167 168 169 170 171 172 173 174 175 176
	dw_pcie_writel_rc(pp, PCIE_ATU_REGION_OUTBOUND | index,
			  PCIE_ATU_VIEWPORT);
	dw_pcie_writel_rc(pp, lower_32_bits(cpu_addr), PCIE_ATU_LOWER_BASE);
	dw_pcie_writel_rc(pp, upper_32_bits(cpu_addr), PCIE_ATU_UPPER_BASE);
	dw_pcie_writel_rc(pp, lower_32_bits(cpu_addr + size - 1),
			  PCIE_ATU_LIMIT);
	dw_pcie_writel_rc(pp, lower_32_bits(pci_addr), PCIE_ATU_LOWER_TARGET);
	dw_pcie_writel_rc(pp, upper_32_bits(pci_addr), PCIE_ATU_UPPER_TARGET);
	dw_pcie_writel_rc(pp, type, PCIE_ATU_CR1);
	dw_pcie_writel_rc(pp, PCIE_ATU_ENABLE, PCIE_ATU_CR2);
177 178 179 180 181

	/*
	 * Make sure ATU enable takes effect before any subsequent config
	 * and I/O accesses.
	 */
182 183 184 185 186 187 188 189
	for (retries = 0; retries < LINK_WAIT_MAX_IATU_RETRIES; retries++) {
		val = dw_pcie_readl_rc(pp, PCIE_ATU_CR2);
		if (val == PCIE_ATU_ENABLE)
			return;

		usleep_range(LINK_WAIT_IATU_MIN, LINK_WAIT_IATU_MAX);
	}
	dev_err(pp->dev, "iATU is not being enabled\n");
190 191
}

J
Jingoo Han 已提交
192 193
static struct irq_chip dw_msi_irq_chip = {
	.name = "PCI-MSI",
194 195 196 197
	.irq_enable = pci_msi_unmask_irq,
	.irq_disable = pci_msi_mask_irq,
	.irq_mask = pci_msi_mask_irq,
	.irq_unmask = pci_msi_unmask_irq,
J
Jingoo Han 已提交
198 199 200
};

/* MSI int handler */
201
irqreturn_t dw_handle_msi_irq(struct pcie_port *pp)
J
Jingoo Han 已提交
202 203
{
	unsigned long val;
204
	int i, pos, irq;
205
	irqreturn_t ret = IRQ_NONE;
J
Jingoo Han 已提交
206 207 208 209 210

	for (i = 0; i < MAX_MSI_CTRLS; i++) {
		dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_STATUS + i * 12, 4,
				(u32 *)&val);
		if (val) {
211
			ret = IRQ_HANDLED;
J
Jingoo Han 已提交
212 213
			pos = 0;
			while ((pos = find_next_bit(&val, 32, pos)) != 32) {
214 215
				irq = irq_find_mapping(pp->irq_domain,
						i * 32 + pos);
H
Harro Haan 已提交
216 217 218
				dw_pcie_wr_own_conf(pp,
						PCIE_MSI_INTR0_STATUS + i * 12,
						4, 1 << pos);
219
				generic_handle_irq(irq);
J
Jingoo Han 已提交
220 221 222 223
				pos++;
			}
		}
	}
224 225

	return ret;
J
Jingoo Han 已提交
226 227 228 229
}

void dw_pcie_msi_init(struct pcie_port *pp)
{
230 231
	u64 msi_target;

J
Jingoo Han 已提交
232
	pp->msi_data = __get_free_pages(GFP_KERNEL, 0);
233
	msi_target = virt_to_phys((void *)pp->msi_data);
J
Jingoo Han 已提交
234 235 236

	/* program the msi_data */
	dw_pcie_wr_own_conf(pp, PCIE_MSI_ADDR_LO, 4,
237 238 239
			    (u32)(msi_target & 0xffffffff));
	dw_pcie_wr_own_conf(pp, PCIE_MSI_ADDR_HI, 4,
			    (u32)(msi_target >> 32 & 0xffffffff));
J
Jingoo Han 已提交
240 241
}

242 243 244 245 246 247 248 249 250 251 252
static void dw_pcie_msi_clear_irq(struct pcie_port *pp, int irq)
{
	unsigned int res, bit, val;

	res = (irq / 32) * 12;
	bit = irq % 32;
	dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, &val);
	val &= ~(1 << bit);
	dw_pcie_wr_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, val);
}

253
static void clear_irq_range(struct pcie_port *pp, unsigned int irq_base,
254
			    unsigned int nvec, unsigned int pos)
255
{
256
	unsigned int i;
257

258
	for (i = 0; i < nvec; i++) {
259
		irq_set_msi_desc_off(irq_base, i, NULL);
260
		/* Disable corresponding interrupt on MSI controller */
261 262 263 264
		if (pp->ops->msi_clear_irq)
			pp->ops->msi_clear_irq(pp, pos + i);
		else
			dw_pcie_msi_clear_irq(pp, pos + i);
265
	}
266 267

	bitmap_release_region(pp->msi_irq_in_use, pos, order_base_2(nvec));
268 269
}

270 271 272 273 274 275 276 277 278 279 280
static void dw_pcie_msi_set_irq(struct pcie_port *pp, int irq)
{
	unsigned int res, bit, val;

	res = (irq / 32) * 12;
	bit = irq % 32;
	dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, &val);
	val |= 1 << bit;
	dw_pcie_wr_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, val);
}

J
Jingoo Han 已提交
281 282
static int assign_irq(int no_irqs, struct msi_desc *desc, int *pos)
{
283
	int irq, pos0, i;
284
	struct pcie_port *pp = (struct pcie_port *) msi_desc_to_pci_sysdata(desc);
J
Jingoo Han 已提交
285

286 287 288 289
	pos0 = bitmap_find_free_region(pp->msi_irq_in_use, MAX_MSI_IRQS,
				       order_base_2(no_irqs));
	if (pos0 < 0)
		goto no_valid_irq;
J
Jingoo Han 已提交
290

291 292
	irq = irq_find_mapping(pp->irq_domain, pos0);
	if (!irq)
J
Jingoo Han 已提交
293 294
		goto no_valid_irq;

295 296 297 298 299 300 301
	/*
	 * irq_create_mapping (called from dw_pcie_host_init) pre-allocates
	 * descs so there is no need to allocate descs here. We can therefore
	 * assume that if irq_find_mapping above returns non-zero, then the
	 * descs are also successfully allocated.
	 */

302
	for (i = 0; i < no_irqs; i++) {
303 304 305 306
		if (irq_set_msi_desc_off(irq, i, desc) != 0) {
			clear_irq_range(pp, irq, i, pos0);
			goto no_valid_irq;
		}
J
Jingoo Han 已提交
307
		/*Enable corresponding interrupt in MSI interrupt controller */
308 309 310 311
		if (pp->ops->msi_set_irq)
			pp->ops->msi_set_irq(pp, pos0 + i);
		else
			dw_pcie_msi_set_irq(pp, pos0 + i);
J
Jingoo Han 已提交
312 313 314
	}

	*pos = pos0;
315 316 317
	desc->nvec_used = no_irqs;
	desc->msi_attrib.multiple = order_base_2(no_irqs);

J
Jingoo Han 已提交
318 319 320 321 322 323 324
	return irq;

no_valid_irq:
	*pos = pos0;
	return -ENOSPC;
}

325
static void dw_msi_setup_msg(struct pcie_port *pp, unsigned int irq, u32 pos)
J
Jingoo Han 已提交
326 327
{
	struct msi_msg msg;
328
	u64 msi_target;
J
Jingoo Han 已提交
329

330
	if (pp->ops->get_msi_addr)
331
		msi_target = pp->ops->get_msi_addr(pp);
332
	else
333 334 335 336
		msi_target = virt_to_phys((void *)pp->msi_data);

	msg.address_lo = (u32)(msi_target & 0xffffffff);
	msg.address_hi = (u32)(msi_target >> 32 & 0xffffffff);
337 338 339 340 341 342

	if (pp->ops->get_msi_data)
		msg.data = pp->ops->get_msi_data(pp, pos);
	else
		msg.data = pos;

343
	pci_write_msi_msg(irq, &msg);
344 345 346 347 348 349
}

static int dw_msi_setup_irq(struct msi_controller *chip, struct pci_dev *pdev,
			struct msi_desc *desc)
{
	int irq, pos;
350
	struct pcie_port *pp = pdev->bus->sysdata;
351 352 353 354 355 356 357 358 359

	if (desc->msi_attrib.is_msix)
		return -EINVAL;

	irq = assign_irq(1, desc, &pos);
	if (irq < 0)
		return irq;

	dw_msi_setup_msg(pp, irq, pos);
J
Jingoo Han 已提交
360 361 362 363

	return 0;
}

364 365 366 367 368 369
static int dw_msi_setup_irqs(struct msi_controller *chip, struct pci_dev *pdev,
			     int nvec, int type)
{
#ifdef CONFIG_PCI_MSI
	int irq, pos;
	struct msi_desc *desc;
370
	struct pcie_port *pp = pdev->bus->sysdata;
371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390

	/* MSI-X interrupts are not supported */
	if (type == PCI_CAP_ID_MSIX)
		return -EINVAL;

	WARN_ON(!list_is_singular(&pdev->dev.msi_list));
	desc = list_entry(pdev->dev.msi_list.next, struct msi_desc, list);

	irq = assign_irq(nvec, desc, &pos);
	if (irq < 0)
		return irq;

	dw_msi_setup_msg(pp, irq, pos);

	return 0;
#else
	return -EINVAL;
#endif
}

391
static void dw_msi_teardown_irq(struct msi_controller *chip, unsigned int irq)
J
Jingoo Han 已提交
392
{
393
	struct irq_data *data = irq_get_irq_data(irq);
394
	struct msi_desc *msi = irq_data_get_msi_desc(data);
395
	struct pcie_port *pp = (struct pcie_port *) msi_desc_to_pci_sysdata(msi);
396 397

	clear_irq_range(pp, irq, 1, data->hwirq);
J
Jingoo Han 已提交
398 399
}

400
static struct msi_controller dw_pcie_msi_chip = {
J
Jingoo Han 已提交
401
	.setup_irq = dw_msi_setup_irq,
402
	.setup_irqs = dw_msi_setup_irqs,
J
Jingoo Han 已提交
403 404 405
	.teardown_irq = dw_msi_teardown_irq,
};

406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423
int dw_pcie_wait_for_link(struct pcie_port *pp)
{
	int retries;

	/* check if the link is up or not */
	for (retries = 0; retries < LINK_WAIT_MAX_RETRIES; retries++) {
		if (dw_pcie_link_up(pp)) {
			dev_info(pp->dev, "link up\n");
			return 0;
		}
		usleep_range(LINK_WAIT_USLEEP_MIN, LINK_WAIT_USLEEP_MAX);
	}

	dev_err(pp->dev, "phy link never came up\n");

	return -ETIMEDOUT;
}

424 425
int dw_pcie_link_up(struct pcie_port *pp)
{
426 427
	u32 val;

428 429
	if (pp->ops->link_up)
		return pp->ops->link_up(pp);
430

431 432
	val = readl(pp->dbi_base + PCIE_PHY_DEBUG_R1);
	return val & PCIE_PHY_DEBUG_R1_LINK_UP;
433 434
}

J
Jingoo Han 已提交
435 436 437 438 439 440 441 442 443 444 445 446 447
static int dw_pcie_msi_map(struct irq_domain *domain, unsigned int irq,
			irq_hw_number_t hwirq)
{
	irq_set_chip_and_handler(irq, &dw_msi_irq_chip, handle_simple_irq);
	irq_set_chip_data(irq, domain->host_data);

	return 0;
}

static const struct irq_domain_ops msi_domain_ops = {
	.map = dw_pcie_msi_map,
};

448
int dw_pcie_host_init(struct pcie_port *pp)
449 450
{
	struct device_node *np = pp->dev->of_node;
451
	struct platform_device *pdev = to_platform_device(pp->dev);
452
	struct pci_bus *bus, *child;
453
	struct resource *cfg_res;
454
	int i, ret;
455 456
	LIST_HEAD(res);
	struct resource_entry *win;
J
Jingoo Han 已提交
457

458 459
	cfg_res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "config");
	if (cfg_res) {
460 461
		pp->cfg0_size = resource_size(cfg_res)/2;
		pp->cfg1_size = resource_size(cfg_res)/2;
462
		pp->cfg0_base = cfg_res->start;
463
		pp->cfg1_base = cfg_res->start + pp->cfg0_size;
464
	} else if (!pp->va_cfg0_base) {
465 466 467
		dev_err(pp->dev, "missing *config* reg space\n");
	}

468 469 470
	ret = of_pci_get_host_bridge_resources(np, 0, 0xff, &res, &pp->io_base);
	if (ret)
		return ret;
471

472 473 474 475
	ret = devm_request_pci_bus_resources(&pdev->dev, &res);
	if (ret)
		goto error;

476
	/* Get the I/O and memory ranges from DT */
477 478 479 480 481 482 483
	resource_list_for_each_entry(win, &res) {
		switch (resource_type(win->res)) {
		case IORESOURCE_IO:
			pp->io = win->res;
			pp->io->name = "I/O";
			pp->io_size = resource_size(pp->io);
			pp->io_bus_addr = pp->io->start - win->offset;
484
			ret = pci_remap_iospace(pp->io, pp->io_base);
485
			if (ret)
486 487
				dev_warn(pp->dev, "error %d: failed to map resource %pR\n",
					 ret, pp->io);
488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504
			break;
		case IORESOURCE_MEM:
			pp->mem = win->res;
			pp->mem->name = "MEM";
			pp->mem_size = resource_size(pp->mem);
			pp->mem_bus_addr = pp->mem->start - win->offset;
			break;
		case 0:
			pp->cfg = win->res;
			pp->cfg0_size = resource_size(pp->cfg)/2;
			pp->cfg1_size = resource_size(pp->cfg)/2;
			pp->cfg0_base = pp->cfg->start;
			pp->cfg1_base = pp->cfg->start + pp->cfg0_size;
			break;
		case IORESOURCE_BUS:
			pp->busn = win->res;
			break;
505
		}
506 507
	}

508
	if (!pp->dbi_base) {
509 510
		pp->dbi_base = devm_ioremap(pp->dev, pp->cfg->start,
					resource_size(pp->cfg));
511 512
		if (!pp->dbi_base) {
			dev_err(pp->dev, "error with ioremap\n");
513 514
			ret = -ENOMEM;
			goto error;
515 516 517
		}
	}

518
	pp->mem_base = pp->mem->start;
519 520

	if (!pp->va_cfg0_base) {
521
		pp->va_cfg0_base = devm_ioremap(pp->dev, pp->cfg0_base,
522
						pp->cfg0_size);
523 524
		if (!pp->va_cfg0_base) {
			dev_err(pp->dev, "error with ioremap in function\n");
525 526
			ret = -ENOMEM;
			goto error;
527
		}
528
	}
529

530
	if (!pp->va_cfg1_base) {
531
		pp->va_cfg1_base = devm_ioremap(pp->dev, pp->cfg1_base,
532
						pp->cfg1_size);
533 534
		if (!pp->va_cfg1_base) {
			dev_err(pp->dev, "error with ioremap\n");
535 536
			ret = -ENOMEM;
			goto error;
537
		}
538 539
	}

540 541 542
	ret = of_property_read_u32(np, "num-lanes", &pp->lanes);
	if (ret)
		pp->lanes = 0;
543

J
Jingoo Han 已提交
544
	if (IS_ENABLED(CONFIG_PCI_MSI)) {
545 546 547 548 549 550
		if (!pp->ops->msi_host_init) {
			pp->irq_domain = irq_domain_add_linear(pp->dev->of_node,
						MAX_MSI_IRQS, &msi_domain_ops,
						&dw_pcie_msi_chip);
			if (!pp->irq_domain) {
				dev_err(pp->dev, "irq domain init failed\n");
551 552
				ret = -ENXIO;
				goto error;
553
			}
J
Jingoo Han 已提交
554

555 556 557 558 559
			for (i = 0; i < MAX_MSI_IRQS; i++)
				irq_create_mapping(pp->irq_domain, i);
		} else {
			ret = pp->ops->msi_host_init(pp, &dw_pcie_msi_chip);
			if (ret < 0)
560
				goto error;
561
		}
J
Jingoo Han 已提交
562 563
	}

564 565 566
	if (pp->ops->host_init)
		pp->ops->host_init(pp);

567 568 569 570 571 572 573 574 575
	pp->root_bus_nr = pp->busn->start;
	if (IS_ENABLED(CONFIG_PCI_MSI)) {
		bus = pci_scan_root_bus_msi(pp->dev, pp->root_bus_nr,
					    &dw_pcie_ops, pp, &res,
					    &dw_pcie_msi_chip);
		dw_pcie_msi_chip.dev = pp->dev;
	} else
		bus = pci_scan_root_bus(pp->dev, pp->root_bus_nr, &dw_pcie_ops,
					pp, &res);
576 577 578 579
	if (!bus) {
		ret = -ENOMEM;
		goto error;
	}
580 581 582 583 584 585 586

	if (pp->ops->scan_bus)
		pp->ops->scan_bus(pp);

#ifdef CONFIG_ARM
	/* support old dtbs that incorrectly describe IRQs */
	pci_fixup_irqs(pci_common_swizzle, of_irq_parse_and_map_pci);
587 588
#endif

589 590
	pci_bus_size_bridges(bus);
	pci_bus_assign_resources(bus);
591

592 593
	list_for_each_entry(child, &bus->children, node)
		pcie_bus_configure_settings(child);
594

595
	pci_bus_add_devices(bus);
596
	return 0;
597 598 599 600

error:
	pci_free_resource_list(&res);
	return ret;
601 602 603
}

static int dw_pcie_rd_other_conf(struct pcie_port *pp, struct pci_bus *bus,
604 605
		u32 devfn, int where, int size, u32 *val)
{
606
	int ret, type;
607
	u32 busdev, cfg_size;
608 609
	u64 cpu_addr;
	void __iomem *va_cfg_base;
610

611 612 613
	if (pp->ops->rd_other_conf)
		return pp->ops->rd_other_conf(pp, bus, devfn, where, size, val);

614 615 616 617
	busdev = PCIE_ATU_BUS(bus->number) | PCIE_ATU_DEV(PCI_SLOT(devfn)) |
		 PCIE_ATU_FUNC(PCI_FUNC(devfn));

	if (bus->parent->number == pp->root_bus_nr) {
618
		type = PCIE_ATU_TYPE_CFG0;
619
		cpu_addr = pp->cfg0_base;
620 621
		cfg_size = pp->cfg0_size;
		va_cfg_base = pp->va_cfg0_base;
622
	} else {
623
		type = PCIE_ATU_TYPE_CFG1;
624
		cpu_addr = pp->cfg1_base;
625 626
		cfg_size = pp->cfg1_size;
		va_cfg_base = pp->va_cfg1_base;
627 628
	}

629 630 631
	dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX0,
				  type, cpu_addr,
				  busdev, cfg_size);
632
	ret = dw_pcie_cfg_read(va_cfg_base + where, size, val);
633
	dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX0,
634
				  PCIE_ATU_TYPE_IO, pp->io_base,
635 636
				  pp->io_bus_addr, pp->io_size);

637 638 639
	return ret;
}

640
static int dw_pcie_wr_other_conf(struct pcie_port *pp, struct pci_bus *bus,
641 642
		u32 devfn, int where, int size, u32 val)
{
643
	int ret, type;
644
	u32 busdev, cfg_size;
645 646
	u64 cpu_addr;
	void __iomem *va_cfg_base;
647

648 649 650
	if (pp->ops->wr_other_conf)
		return pp->ops->wr_other_conf(pp, bus, devfn, where, size, val);

651 652 653 654
	busdev = PCIE_ATU_BUS(bus->number) | PCIE_ATU_DEV(PCI_SLOT(devfn)) |
		 PCIE_ATU_FUNC(PCI_FUNC(devfn));

	if (bus->parent->number == pp->root_bus_nr) {
655
		type = PCIE_ATU_TYPE_CFG0;
656
		cpu_addr = pp->cfg0_base;
657 658
		cfg_size = pp->cfg0_size;
		va_cfg_base = pp->va_cfg0_base;
659
	} else {
660
		type = PCIE_ATU_TYPE_CFG1;
661
		cpu_addr = pp->cfg1_base;
662 663
		cfg_size = pp->cfg1_size;
		va_cfg_base = pp->va_cfg1_base;
664 665
	}

666 667 668
	dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX0,
				  type, cpu_addr,
				  busdev, cfg_size);
669
	ret = dw_pcie_cfg_write(va_cfg_base + where, size, val);
670
	dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX0,
671
				  PCIE_ATU_TYPE_IO, pp->io_base,
672 673
				  pp->io_bus_addr, pp->io_size);

674 675 676
	return ret;
}

677
static int dw_pcie_valid_config(struct pcie_port *pp,
678 679 680 681
				struct pci_bus *bus, int dev)
{
	/* If there is no link, then there is no device */
	if (bus->number != pp->root_bus_nr) {
682
		if (!dw_pcie_link_up(pp))
683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699
			return 0;
	}

	/* access only one slot on each root port */
	if (bus->number == pp->root_bus_nr && dev > 0)
		return 0;

	/*
	 * do not read more than one device on the bus directly attached
	 * to RC's (Virtual Bridge's) DS side.
	 */
	if (bus->primary == pp->root_bus_nr && dev > 0)
		return 0;

	return 1;
}

700
static int dw_pcie_rd_conf(struct pci_bus *bus, u32 devfn, int where,
701 702
			int size, u32 *val)
{
703
	struct pcie_port *pp = bus->sysdata;
704

705
	if (dw_pcie_valid_config(pp, bus, PCI_SLOT(devfn)) == 0) {
706 707 708 709
		*val = 0xffffffff;
		return PCIBIOS_DEVICE_NOT_FOUND;
	}

710 711
	if (bus->number == pp->root_bus_nr)
		return dw_pcie_rd_own_conf(pp, where, size, val);
712

713
	return dw_pcie_rd_other_conf(pp, bus, devfn, where, size, val);
714 715
}

716
static int dw_pcie_wr_conf(struct pci_bus *bus, u32 devfn,
717 718
			int where, int size, u32 val)
{
719
	struct pcie_port *pp = bus->sysdata;
720

721
	if (dw_pcie_valid_config(pp, bus, PCI_SLOT(devfn)) == 0)
722 723
		return PCIBIOS_DEVICE_NOT_FOUND;

724 725
	if (bus->number == pp->root_bus_nr)
		return dw_pcie_wr_own_conf(pp, where, size, val);
726

727
	return dw_pcie_wr_other_conf(pp, bus, devfn, where, size, val);
728 729
}

730 731 732
static struct pci_ops dw_pcie_ops = {
	.read = dw_pcie_rd_conf,
	.write = dw_pcie_wr_conf,
733 734
};

735
void dw_pcie_setup_rc(struct pcie_port *pp)
736 737 738
{
	u32 val;

739
	/* set the number of lanes */
740
	val = dw_pcie_readl_rc(pp, PCIE_PORT_LINK_CONTROL);
741
	val &= ~PORT_LINK_MODE_MASK;
742 743 744 745 746 747 748 749 750 751
	switch (pp->lanes) {
	case 1:
		val |= PORT_LINK_MODE_1_LANES;
		break;
	case 2:
		val |= PORT_LINK_MODE_2_LANES;
		break;
	case 4:
		val |= PORT_LINK_MODE_4_LANES;
		break;
752 753 754
	case 8:
		val |= PORT_LINK_MODE_8_LANES;
		break;
755 756 757
	default:
		dev_err(pp->dev, "num-lanes %u: invalid value\n", pp->lanes);
		return;
758
	}
759
	dw_pcie_writel_rc(pp, val, PCIE_PORT_LINK_CONTROL);
760 761

	/* set link width speed control register */
762
	val = dw_pcie_readl_rc(pp, PCIE_LINK_WIDTH_SPEED_CONTROL);
763
	val &= ~PORT_LOGIC_LINK_WIDTH_MASK;
764 765 766 767 768 769 770 771 772 773
	switch (pp->lanes) {
	case 1:
		val |= PORT_LOGIC_LINK_WIDTH_1_LANES;
		break;
	case 2:
		val |= PORT_LOGIC_LINK_WIDTH_2_LANES;
		break;
	case 4:
		val |= PORT_LOGIC_LINK_WIDTH_4_LANES;
		break;
774 775 776
	case 8:
		val |= PORT_LOGIC_LINK_WIDTH_8_LANES;
		break;
777
	}
778
	dw_pcie_writel_rc(pp, val, PCIE_LINK_WIDTH_SPEED_CONTROL);
779 780

	/* setup RC BARs */
781
	dw_pcie_writel_rc(pp, 0x00000004, PCI_BASE_ADDRESS_0);
782
	dw_pcie_writel_rc(pp, 0x00000000, PCI_BASE_ADDRESS_1);
783 784

	/* setup interrupt pins */
785
	val = dw_pcie_readl_rc(pp, PCI_INTERRUPT_LINE);
786 787
	val &= 0xffff00ff;
	val |= 0x00000100;
788
	dw_pcie_writel_rc(pp, val, PCI_INTERRUPT_LINE);
789 790

	/* setup bus numbers */
791
	val = dw_pcie_readl_rc(pp, PCI_PRIMARY_BUS);
792 793
	val &= 0xff000000;
	val |= 0x00010100;
794
	dw_pcie_writel_rc(pp, val, PCI_PRIMARY_BUS);
795 796

	/* setup command register */
797
	val = dw_pcie_readl_rc(pp, PCI_COMMAND);
798 799 800
	val &= 0xffff0000;
	val |= PCI_COMMAND_IO | PCI_COMMAND_MEMORY |
		PCI_COMMAND_MASTER | PCI_COMMAND_SERR;
801
	dw_pcie_writel_rc(pp, val, PCI_COMMAND);
802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820

	/*
	 * If the platform provides ->rd_other_conf, it means the platform
	 * uses its own address translation component rather than ATU, so
	 * we should not program the ATU here.
	 */
	if (!pp->ops->rd_other_conf)
		dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX1,
					  PCIE_ATU_TYPE_MEM, pp->mem_base,
					  pp->mem_bus_addr, pp->mem_size);

	dw_pcie_wr_own_conf(pp, PCI_BASE_ADDRESS_0, 4, 0);

	/* program correct class for RC */
	dw_pcie_wr_own_conf(pp, PCI_CLASS_DEVICE, 2, PCI_CLASS_BRIDGE_PCI);

	dw_pcie_rd_own_conf(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, 4, &val);
	val |= PORT_LOGIC_SPEED_CHANGE;
	dw_pcie_wr_own_conf(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, 4, val);
821 822 823
}

MODULE_AUTHOR("Jingoo Han <jg1.han@samsung.com>");
824
MODULE_DESCRIPTION("Designware PCIe host controller driver");
825
MODULE_LICENSE("GPL v2");