i915_cmd_parser.c 38.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
/*
 * Copyright © 2013 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Brad Volkin <bradley.d.volkin@intel.com>
 *
 */

#include "i915_drv.h"

/**
31
 * DOC: batch buffer command parser
32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64
 *
 * Motivation:
 * Certain OpenGL features (e.g. transform feedback, performance monitoring)
 * require userspace code to submit batches containing commands such as
 * MI_LOAD_REGISTER_IMM to access various registers. Unfortunately, some
 * generations of the hardware will noop these commands in "unsecure" batches
 * (which includes all userspace batches submitted via i915) even though the
 * commands may be safe and represent the intended programming model of the
 * device.
 *
 * The software command parser is similar in operation to the command parsing
 * done in hardware for unsecure batches. However, the software parser allows
 * some operations that would be noop'd by hardware, if the parser determines
 * the operation is safe, and submits the batch as "secure" to prevent hardware
 * parsing.
 *
 * Threats:
 * At a high level, the hardware (and software) checks attempt to prevent
 * granting userspace undue privileges. There are three categories of privilege.
 *
 * First, commands which are explicitly defined as privileged or which should
 * only be used by the kernel driver. The parser generally rejects such
 * commands, though it may allow some from the drm master process.
 *
 * Second, commands which access registers. To support correct/enhanced
 * userspace functionality, particularly certain OpenGL extensions, the parser
 * provides a whitelist of registers which userspace may safely access (for both
 * normal and drm master processes).
 *
 * Third, commands which access privileged memory (i.e. GGTT, HWS page, etc).
 * The parser always rejects such commands.
 *
 * The majority of the problematic commands fall in the MI_* range, with only a
65
 * few specific commands on each engine (e.g. PIPE_CONTROL and MI_FLUSH_DW).
66 67
 *
 * Implementation:
68 69
 * Each engine maintains tables of commands and registers which the parser
 * uses in scanning batch buffers submitted to that engine.
70 71 72 73 74 75
 *
 * Since the set of commands that the parser must check for is significantly
 * smaller than the number of commands supported, the parser tables contain only
 * those commands required by the parser. This generally works because command
 * opcode ranges have standard command length encodings. So for commands that
 * the parser does not need to check, it can easily skip them. This is
76
 * implemented via a per-engine length decoding vfunc.
77 78 79 80
 *
 * Unfortunately, there are a number of commands that do not follow the standard
 * length encoding for their opcode range, primarily amongst the MI_* commands.
 * To handle this, the parser provides a way to define explicit "skip" entries
81
 * in the per-engine command tables.
82 83 84 85 86 87 88
 *
 * Other command table entries map fairly directly to high level categories
 * mentioned above: rejected, master-only, register whitelist. The parser
 * implements a number of checks, including the privileged memory checks, via a
 * general bitmasking mechanism.
 */

89 90 91 92
#define STD_MI_OPCODE_SHIFT  (32 - 9)
#define STD_3D_OPCODE_SHIFT  (32 - 16)
#define STD_2D_OPCODE_SHIFT  (32 - 10)
#define STD_MFX_OPCODE_SHIFT (32 - 16)
93 94 95 96

#define CMD(op, opm, f, lm, fl, ...)				\
	{							\
		.flags = (fl) | ((f) ? CMD_DESC_FIXED : 0),	\
97
		.cmd = { (op), ~0u << (opm) },			\
98 99 100 101 102
		.length = { (lm) },				\
		__VA_ARGS__					\
	}

/* Convenience macros to compress the tables */
103 104 105 106
#define SMI STD_MI_OPCODE_SHIFT
#define S3D STD_3D_OPCODE_SHIFT
#define S2D STD_2D_OPCODE_SHIFT
#define SMFX STD_MFX_OPCODE_SHIFT
107 108 109 110 111 112 113 114 115 116 117
#define F true
#define S CMD_DESC_SKIP
#define R CMD_DESC_REJECT
#define W CMD_DESC_REGISTER
#define B CMD_DESC_BITMASK
#define M CMD_DESC_MASTER

/*            Command                          Mask   Fixed Len   Action
	      ---------------------------------------------------------- */
static const struct drm_i915_cmd_descriptor common_cmds[] = {
	CMD(  MI_NOOP,                          SMI,    F,  1,      S  ),
118
	CMD(  MI_USER_INTERRUPT,                SMI,    F,  1,      R  ),
119
	CMD(  MI_WAIT_FOR_EVENT,                SMI,    F,  1,      M  ),
120 121 122
	CMD(  MI_ARB_CHECK,                     SMI,    F,  1,      S  ),
	CMD(  MI_REPORT_HEAD,                   SMI,    F,  1,      S  ),
	CMD(  MI_SUSPEND_FLUSH,                 SMI,    F,  1,      S  ),
123 124
	CMD(  MI_SEMAPHORE_MBOX,                SMI,   !F,  0xFF,   R  ),
	CMD(  MI_STORE_DWORD_INDEX,             SMI,   !F,  0xFF,   R  ),
125
	CMD(  MI_LOAD_REGISTER_IMM(1),          SMI,   !F,  0xFF,   W,
126
	      .reg = { .offset = 1, .mask = 0x007FFFFC, .step = 2 }    ),
127
	CMD(  MI_STORE_REGISTER_MEM,            SMI,    F,  3,     W | B,
128 129 130 131 132 133
	      .reg = { .offset = 1, .mask = 0x007FFFFC },
	      .bits = {{
			.offset = 0,
			.mask = MI_GLOBAL_GTT,
			.expected = 0,
	      }},						       ),
134
	CMD(  MI_LOAD_REGISTER_MEM,             SMI,    F,  3,     W | B,
135 136 137 138 139 140
	      .reg = { .offset = 1, .mask = 0x007FFFFC },
	      .bits = {{
			.offset = 0,
			.mask = MI_GLOBAL_GTT,
			.expected = 0,
	      }},						       ),
141 142 143 144 145
	/*
	 * MI_BATCH_BUFFER_START requires some special handling. It's not
	 * really a 'skip' action but it doesn't seem like it's worth adding
	 * a new action. See i915_parse_cmds().
	 */
146 147 148 149 150
	CMD(  MI_BATCH_BUFFER_START,            SMI,   !F,  0xFF,   S  ),
};

static const struct drm_i915_cmd_descriptor render_cmds[] = {
	CMD(  MI_FLUSH,                         SMI,    F,  1,      S  ),
151
	CMD(  MI_ARB_ON_OFF,                    SMI,    F,  1,      R  ),
152 153
	CMD(  MI_PREDICATE,                     SMI,    F,  1,      S  ),
	CMD(  MI_TOPOLOGY_FILTER,               SMI,    F,  1,      S  ),
154
	CMD(  MI_SET_APPID,                     SMI,    F,  1,      S  ),
155
	CMD(  MI_DISPLAY_FLIP,                  SMI,   !F,  0xFF,   R  ),
156
	CMD(  MI_SET_CONTEXT,                   SMI,   !F,  0xFF,   R  ),
157
	CMD(  MI_URB_CLEAR,                     SMI,   !F,  0xFF,   S  ),
158 159 160 161 162 163
	CMD(  MI_STORE_DWORD_IMM,               SMI,   !F,  0x3F,   B,
	      .bits = {{
			.offset = 0,
			.mask = MI_GLOBAL_GTT,
			.expected = 0,
	      }},						       ),
164
	CMD(  MI_UPDATE_GTT,                    SMI,   !F,  0xFF,   R  ),
165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182
	CMD(  MI_CLFLUSH,                       SMI,   !F,  0x3FF,  B,
	      .bits = {{
			.offset = 0,
			.mask = MI_GLOBAL_GTT,
			.expected = 0,
	      }},						       ),
	CMD(  MI_REPORT_PERF_COUNT,             SMI,   !F,  0x3F,   B,
	      .bits = {{
			.offset = 1,
			.mask = MI_REPORT_PERF_COUNT_GGTT,
			.expected = 0,
	      }},						       ),
	CMD(  MI_CONDITIONAL_BATCH_BUFFER_END,  SMI,   !F,  0xFF,   B,
	      .bits = {{
			.offset = 0,
			.mask = MI_GLOBAL_GTT,
			.expected = 0,
	      }},						       ),
183 184
	CMD(  GFX_OP_3DSTATE_VF_STATISTICS,     S3D,    F,  1,      S  ),
	CMD(  PIPELINE_SELECT,                  S3D,    F,  1,      S  ),
185 186 187 188 189 190
	CMD(  MEDIA_VFE_STATE,			S3D,   !F,  0xFFFF, B,
	      .bits = {{
			.offset = 2,
			.mask = MEDIA_VFE_STATE_MMIO_ACCESS_MASK,
			.expected = 0,
	      }},						       ),
191 192 193
	CMD(  GPGPU_OBJECT,                     S3D,   !F,  0xFF,   S  ),
	CMD(  GPGPU_WALKER,                     S3D,   !F,  0xFF,   S  ),
	CMD(  GFX_OP_3DSTATE_SO_DECL_LIST,      S3D,   !F,  0x1FF,  S  ),
194 195 196
	CMD(  GFX_OP_PIPE_CONTROL(5),           S3D,   !F,  0xFF,   B,
	      .bits = {{
			.offset = 1,
197
			.mask = (PIPE_CONTROL_MMIO_WRITE | PIPE_CONTROL_NOTIFY),
198
			.expected = 0,
199 200 201
	      },
	      {
			.offset = 1,
202 203
		        .mask = (PIPE_CONTROL_GLOBAL_GTT_IVB |
				 PIPE_CONTROL_STORE_DATA_INDEX),
204 205 206
			.expected = 0,
			.condition_offset = 1,
			.condition_mask = PIPE_CONTROL_POST_SYNC_OP_MASK,
207
	      }},						       ),
208 209 210 211 212 213
};

static const struct drm_i915_cmd_descriptor hsw_render_cmds[] = {
	CMD(  MI_SET_PREDICATE,                 SMI,    F,  1,      S  ),
	CMD(  MI_RS_CONTROL,                    SMI,    F,  1,      S  ),
	CMD(  MI_URB_ATOMIC_ALLOC,              SMI,    F,  1,      S  ),
214
	CMD(  MI_SET_APPID,                     SMI,    F,  1,      S  ),
215
	CMD(  MI_RS_CONTEXT,                    SMI,    F,  1,      S  ),
216
	CMD(  MI_LOAD_SCAN_LINES_INCL,          SMI,   !F,  0x3F,   M  ),
217
	CMD(  MI_LOAD_SCAN_LINES_EXCL,          SMI,   !F,  0x3F,   R  ),
218 219
	CMD(  MI_LOAD_REGISTER_REG,             SMI,   !F,  0xFF,   W,
	      .reg = { .offset = 1, .mask = 0x007FFFFC, .step = 1 }    ),
220 221 222 223 224 225 226 227 228 229 230 231 232 233
	CMD(  MI_RS_STORE_DATA_IMM,             SMI,   !F,  0xFF,   S  ),
	CMD(  MI_LOAD_URB_MEM,                  SMI,   !F,  0xFF,   S  ),
	CMD(  MI_STORE_URB_MEM,                 SMI,   !F,  0xFF,   S  ),
	CMD(  GFX_OP_3DSTATE_DX9_CONSTANTF_VS,  S3D,   !F,  0x7FF,  S  ),
	CMD(  GFX_OP_3DSTATE_DX9_CONSTANTF_PS,  S3D,   !F,  0x7FF,  S  ),

	CMD(  GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS,  S3D,   !F,  0x1FF,  S  ),
	CMD(  GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS,  S3D,   !F,  0x1FF,  S  ),
	CMD(  GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS,  S3D,   !F,  0x1FF,  S  ),
	CMD(  GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS,  S3D,   !F,  0x1FF,  S  ),
	CMD(  GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS,  S3D,   !F,  0x1FF,  S  ),
};

static const struct drm_i915_cmd_descriptor video_cmds[] = {
234
	CMD(  MI_ARB_ON_OFF,                    SMI,    F,  1,      R  ),
235
	CMD(  MI_SET_APPID,                     SMI,    F,  1,      S  ),
236 237 238 239 240 241
	CMD(  MI_STORE_DWORD_IMM,               SMI,   !F,  0xFF,   B,
	      .bits = {{
			.offset = 0,
			.mask = MI_GLOBAL_GTT,
			.expected = 0,
	      }},						       ),
242
	CMD(  MI_UPDATE_GTT,                    SMI,   !F,  0x3F,   R  ),
243 244 245 246 247
	CMD(  MI_FLUSH_DW,                      SMI,   !F,  0x3F,   B,
	      .bits = {{
			.offset = 0,
			.mask = MI_FLUSH_DW_NOTIFY,
			.expected = 0,
248 249 250 251 252 253 254
	      },
	      {
			.offset = 1,
			.mask = MI_FLUSH_DW_USE_GTT,
			.expected = 0,
			.condition_offset = 0,
			.condition_mask = MI_FLUSH_DW_OP_MASK,
255 256 257 258 259 260 261
	      },
	      {
			.offset = 0,
			.mask = MI_FLUSH_DW_STORE_INDEX,
			.expected = 0,
			.condition_offset = 0,
			.condition_mask = MI_FLUSH_DW_OP_MASK,
262 263 264 265 266 267
	      }},						       ),
	CMD(  MI_CONDITIONAL_BATCH_BUFFER_END,  SMI,   !F,  0xFF,   B,
	      .bits = {{
			.offset = 0,
			.mask = MI_GLOBAL_GTT,
			.expected = 0,
268
	      }},						       ),
269 270 271 272 273 274 275 276 277
	/*
	 * MFX_WAIT doesn't fit the way we handle length for most commands.
	 * It has a length field but it uses a non-standard length bias.
	 * It is always 1 dword though, so just treat it as fixed length.
	 */
	CMD(  MFX_WAIT,                         SMFX,   F,  1,      S  ),
};

static const struct drm_i915_cmd_descriptor vecs_cmds[] = {
278
	CMD(  MI_ARB_ON_OFF,                    SMI,    F,  1,      R  ),
279
	CMD(  MI_SET_APPID,                     SMI,    F,  1,      S  ),
280 281 282 283 284 285
	CMD(  MI_STORE_DWORD_IMM,               SMI,   !F,  0xFF,   B,
	      .bits = {{
			.offset = 0,
			.mask = MI_GLOBAL_GTT,
			.expected = 0,
	      }},						       ),
286
	CMD(  MI_UPDATE_GTT,                    SMI,   !F,  0x3F,   R  ),
287 288 289 290 291
	CMD(  MI_FLUSH_DW,                      SMI,   !F,  0x3F,   B,
	      .bits = {{
			.offset = 0,
			.mask = MI_FLUSH_DW_NOTIFY,
			.expected = 0,
292 293 294 295 296 297 298
	      },
	      {
			.offset = 1,
			.mask = MI_FLUSH_DW_USE_GTT,
			.expected = 0,
			.condition_offset = 0,
			.condition_mask = MI_FLUSH_DW_OP_MASK,
299 300 301 302 303 304 305
	      },
	      {
			.offset = 0,
			.mask = MI_FLUSH_DW_STORE_INDEX,
			.expected = 0,
			.condition_offset = 0,
			.condition_mask = MI_FLUSH_DW_OP_MASK,
306 307 308 309 310 311
	      }},						       ),
	CMD(  MI_CONDITIONAL_BATCH_BUFFER_END,  SMI,   !F,  0xFF,   B,
	      .bits = {{
			.offset = 0,
			.mask = MI_GLOBAL_GTT,
			.expected = 0,
312
	      }},						       ),
313 314 315
};

static const struct drm_i915_cmd_descriptor blt_cmds[] = {
316
	CMD(  MI_DISPLAY_FLIP,                  SMI,   !F,  0xFF,   R  ),
317 318 319 320 321 322
	CMD(  MI_STORE_DWORD_IMM,               SMI,   !F,  0x3FF,  B,
	      .bits = {{
			.offset = 0,
			.mask = MI_GLOBAL_GTT,
			.expected = 0,
	      }},						       ),
323
	CMD(  MI_UPDATE_GTT,                    SMI,   !F,  0x3F,   R  ),
324 325 326 327 328
	CMD(  MI_FLUSH_DW,                      SMI,   !F,  0x3F,   B,
	      .bits = {{
			.offset = 0,
			.mask = MI_FLUSH_DW_NOTIFY,
			.expected = 0,
329 330 331 332 333 334 335
	      },
	      {
			.offset = 1,
			.mask = MI_FLUSH_DW_USE_GTT,
			.expected = 0,
			.condition_offset = 0,
			.condition_mask = MI_FLUSH_DW_OP_MASK,
336 337 338 339 340 341 342
	      },
	      {
			.offset = 0,
			.mask = MI_FLUSH_DW_STORE_INDEX,
			.expected = 0,
			.condition_offset = 0,
			.condition_mask = MI_FLUSH_DW_OP_MASK,
343
	      }},						       ),
344 345 346 347
	CMD(  COLOR_BLT,                        S2D,   !F,  0x3F,   S  ),
	CMD(  SRC_COPY_BLT,                     S2D,   !F,  0x3F,   S  ),
};

348
static const struct drm_i915_cmd_descriptor hsw_blt_cmds[] = {
349
	CMD(  MI_LOAD_SCAN_LINES_INCL,          SMI,   !F,  0x3F,   M  ),
350 351 352
	CMD(  MI_LOAD_SCAN_LINES_EXCL,          SMI,   !F,  0x3F,   R  ),
};

353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390
#undef CMD
#undef SMI
#undef S3D
#undef S2D
#undef SMFX
#undef F
#undef S
#undef R
#undef W
#undef B
#undef M

static const struct drm_i915_cmd_table gen7_render_cmds[] = {
	{ common_cmds, ARRAY_SIZE(common_cmds) },
	{ render_cmds, ARRAY_SIZE(render_cmds) },
};

static const struct drm_i915_cmd_table hsw_render_ring_cmds[] = {
	{ common_cmds, ARRAY_SIZE(common_cmds) },
	{ render_cmds, ARRAY_SIZE(render_cmds) },
	{ hsw_render_cmds, ARRAY_SIZE(hsw_render_cmds) },
};

static const struct drm_i915_cmd_table gen7_video_cmds[] = {
	{ common_cmds, ARRAY_SIZE(common_cmds) },
	{ video_cmds, ARRAY_SIZE(video_cmds) },
};

static const struct drm_i915_cmd_table hsw_vebox_cmds[] = {
	{ common_cmds, ARRAY_SIZE(common_cmds) },
	{ vecs_cmds, ARRAY_SIZE(vecs_cmds) },
};

static const struct drm_i915_cmd_table gen7_blt_cmds[] = {
	{ common_cmds, ARRAY_SIZE(common_cmds) },
	{ blt_cmds, ARRAY_SIZE(blt_cmds) },
};

391 392 393 394 395 396
static const struct drm_i915_cmd_table hsw_blt_ring_cmds[] = {
	{ common_cmds, ARRAY_SIZE(common_cmds) },
	{ blt_cmds, ARRAY_SIZE(blt_cmds) },
	{ hsw_blt_cmds, ARRAY_SIZE(hsw_blt_cmds) },
};

397 398
/*
 * Register whitelists, sorted by increasing register offset.
399 400 401 402 403 404 405 406 407 408 409 410
 */

/*
 * An individual whitelist entry granting access to register addr.  If
 * mask is non-zero the argument of immediate register writes will be
 * AND-ed with mask, and the command will be rejected if the result
 * doesn't match value.
 *
 * Registers with non-zero mask are only allowed to be written using
 * LRI.
 */
struct drm_i915_reg_descriptor {
411
	i915_reg_t addr;
412 413 414 415 416
	u32 mask;
	u32 value;
};

/* Convenience macro for adding 32-bit registers. */
417 418
#define REG32(_reg, ...) \
	{ .addr = (_reg), __VA_ARGS__ }
419 420 421

/*
 * Convenience macro for adding 64-bit registers.
422 423 424 425 426
 *
 * Some registers that userspace accesses are 64 bits. The register
 * access commands only allow 32-bit accesses. Hence, we have to include
 * entries for both halves of the 64-bit registers.
 */
427 428 429 430 431 432 433
#define REG64(_reg) \
	{ .addr = _reg }, \
	{ .addr = _reg ## _UDW }

#define REG64_IDX(_reg, idx) \
	{ .addr = _reg(idx) }, \
	{ .addr = _reg ## _UDW(idx) }
434

435
static const struct drm_i915_reg_descriptor gen7_render_regs[] = {
436
	REG64(GPGPU_THREADS_DISPATCHED),
437 438 439 440 441 442 443 444 445 446 447
	REG64(HS_INVOCATION_COUNT),
	REG64(DS_INVOCATION_COUNT),
	REG64(IA_VERTICES_COUNT),
	REG64(IA_PRIMITIVES_COUNT),
	REG64(VS_INVOCATION_COUNT),
	REG64(GS_INVOCATION_COUNT),
	REG64(GS_PRIMITIVES_COUNT),
	REG64(CL_INVOCATION_COUNT),
	REG64(CL_PRIMITIVES_COUNT),
	REG64(PS_INVOCATION_COUNT),
	REG64(PS_DEPTH_COUNT),
448
	REG64_IDX(RING_TIMESTAMP, RENDER_RING_BASE),
449
	REG32(OACONTROL), /* Only allowed for LRI and SRM. See below. */
450 451
	REG64(MI_PREDICATE_SRC0),
	REG64(MI_PREDICATE_SRC1),
452 453 454 455 456 457
	REG32(GEN7_3DPRIM_END_OFFSET),
	REG32(GEN7_3DPRIM_START_VERTEX),
	REG32(GEN7_3DPRIM_VERTEX_COUNT),
	REG32(GEN7_3DPRIM_INSTANCE_COUNT),
	REG32(GEN7_3DPRIM_START_INSTANCE),
	REG32(GEN7_3DPRIM_BASE_VERTEX),
458 459 460
	REG32(GEN7_GPGPU_DISPATCHDIMX),
	REG32(GEN7_GPGPU_DISPATCHDIMY),
	REG32(GEN7_GPGPU_DISPATCHDIMZ),
461
	REG64_IDX(RING_TIMESTAMP, BSD_RING_BASE),
462 463 464 465 466 467 468 469
	REG64_IDX(GEN7_SO_NUM_PRIMS_WRITTEN, 0),
	REG64_IDX(GEN7_SO_NUM_PRIMS_WRITTEN, 1),
	REG64_IDX(GEN7_SO_NUM_PRIMS_WRITTEN, 2),
	REG64_IDX(GEN7_SO_NUM_PRIMS_WRITTEN, 3),
	REG64_IDX(GEN7_SO_PRIM_STORAGE_NEEDED, 0),
	REG64_IDX(GEN7_SO_PRIM_STORAGE_NEEDED, 1),
	REG64_IDX(GEN7_SO_PRIM_STORAGE_NEEDED, 2),
	REG64_IDX(GEN7_SO_PRIM_STORAGE_NEEDED, 3),
470 471 472 473 474 475 476
	REG32(GEN7_SO_WRITE_OFFSET(0)),
	REG32(GEN7_SO_WRITE_OFFSET(1)),
	REG32(GEN7_SO_WRITE_OFFSET(2)),
	REG32(GEN7_SO_WRITE_OFFSET(3)),
	REG32(GEN7_L3SQCREG1),
	REG32(GEN7_L3CNTLREG2),
	REG32(GEN7_L3CNTLREG3),
477
	REG64_IDX(RING_TIMESTAMP, BLT_RING_BASE),
478 479 480
};

static const struct drm_i915_reg_descriptor hsw_render_regs[] = {
481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496
	REG64_IDX(HSW_CS_GPR, 0),
	REG64_IDX(HSW_CS_GPR, 1),
	REG64_IDX(HSW_CS_GPR, 2),
	REG64_IDX(HSW_CS_GPR, 3),
	REG64_IDX(HSW_CS_GPR, 4),
	REG64_IDX(HSW_CS_GPR, 5),
	REG64_IDX(HSW_CS_GPR, 6),
	REG64_IDX(HSW_CS_GPR, 7),
	REG64_IDX(HSW_CS_GPR, 8),
	REG64_IDX(HSW_CS_GPR, 9),
	REG64_IDX(HSW_CS_GPR, 10),
	REG64_IDX(HSW_CS_GPR, 11),
	REG64_IDX(HSW_CS_GPR, 12),
	REG64_IDX(HSW_CS_GPR, 13),
	REG64_IDX(HSW_CS_GPR, 14),
	REG64_IDX(HSW_CS_GPR, 15),
497 498 499 500 501 502 503
	REG32(HSW_SCRATCH1,
	      .mask = ~HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE,
	      .value = 0),
	REG32(HSW_ROW_CHICKEN3,
	      .mask = ~(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE << 16 |
                        HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE),
	      .value = 0),
504 505
};

506
static const struct drm_i915_reg_descriptor gen7_blt_regs[] = {
507 508
	REG64_IDX(RING_TIMESTAMP, RENDER_RING_BASE),
	REG64_IDX(RING_TIMESTAMP, BSD_RING_BASE),
509
	REG32(BCS_SWCTRL),
510
	REG64_IDX(RING_TIMESTAMP, BLT_RING_BASE),
511 512
};

513 514 515 516 517 518
static const struct drm_i915_reg_descriptor ivb_master_regs[] = {
	REG32(FORCEWAKE_MT),
	REG32(DERRMR),
	REG32(GEN7_PIPE_DE_LOAD_SL(PIPE_A)),
	REG32(GEN7_PIPE_DE_LOAD_SL(PIPE_B)),
	REG32(GEN7_PIPE_DE_LOAD_SL(PIPE_C)),
519 520
};

521 522 523
static const struct drm_i915_reg_descriptor hsw_master_regs[] = {
	REG32(FORCEWAKE_MT),
	REG32(DERRMR),
524 525
};

526
#undef REG64
527
#undef REG32
528

529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546
struct drm_i915_reg_table {
	const struct drm_i915_reg_descriptor *regs;
	int num_regs;
	bool master;
};

static const struct drm_i915_reg_table ivb_render_reg_tables[] = {
	{ gen7_render_regs, ARRAY_SIZE(gen7_render_regs), false },
	{ ivb_master_regs, ARRAY_SIZE(ivb_master_regs), true },
};

static const struct drm_i915_reg_table ivb_blt_reg_tables[] = {
	{ gen7_blt_regs, ARRAY_SIZE(gen7_blt_regs), false },
	{ ivb_master_regs, ARRAY_SIZE(ivb_master_regs), true },
};

static const struct drm_i915_reg_table hsw_render_reg_tables[] = {
	{ gen7_render_regs, ARRAY_SIZE(gen7_render_regs), false },
547
	{ hsw_render_regs, ARRAY_SIZE(hsw_render_regs), false },
548 549 550 551 552 553 554 555
	{ hsw_master_regs, ARRAY_SIZE(hsw_master_regs), true },
};

static const struct drm_i915_reg_table hsw_blt_reg_tables[] = {
	{ gen7_blt_regs, ARRAY_SIZE(gen7_blt_regs), false },
	{ hsw_master_regs, ARRAY_SIZE(hsw_master_regs), true },
};

556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579
static u32 gen7_render_get_cmd_length_mask(u32 cmd_header)
{
	u32 client = (cmd_header & INSTR_CLIENT_MASK) >> INSTR_CLIENT_SHIFT;
	u32 subclient =
		(cmd_header & INSTR_SUBCLIENT_MASK) >> INSTR_SUBCLIENT_SHIFT;

	if (client == INSTR_MI_CLIENT)
		return 0x3F;
	else if (client == INSTR_RC_CLIENT) {
		if (subclient == INSTR_MEDIA_SUBCLIENT)
			return 0xFFFF;
		else
			return 0xFF;
	}

	DRM_DEBUG_DRIVER("CMD: Abnormal rcs cmd length! 0x%08X\n", cmd_header);
	return 0;
}

static u32 gen7_bsd_get_cmd_length_mask(u32 cmd_header)
{
	u32 client = (cmd_header & INSTR_CLIENT_MASK) >> INSTR_CLIENT_SHIFT;
	u32 subclient =
		(cmd_header & INSTR_SUBCLIENT_MASK) >> INSTR_SUBCLIENT_SHIFT;
580
	u32 op = (cmd_header & INSTR_26_TO_24_MASK) >> INSTR_26_TO_24_SHIFT;
581 582 583 584

	if (client == INSTR_MI_CLIENT)
		return 0x3F;
	else if (client == INSTR_RC_CLIENT) {
585 586 587 588 589 590
		if (subclient == INSTR_MEDIA_SUBCLIENT) {
			if (op == 6)
				return 0xFFFF;
			else
				return 0xFFF;
		} else
591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610
			return 0xFF;
	}

	DRM_DEBUG_DRIVER("CMD: Abnormal bsd cmd length! 0x%08X\n", cmd_header);
	return 0;
}

static u32 gen7_blt_get_cmd_length_mask(u32 cmd_header)
{
	u32 client = (cmd_header & INSTR_CLIENT_MASK) >> INSTR_CLIENT_SHIFT;

	if (client == INSTR_MI_CLIENT)
		return 0x3F;
	else if (client == INSTR_BC_CLIENT)
		return 0xFF;

	DRM_DEBUG_DRIVER("CMD: Abnormal blt cmd length! 0x%08X\n", cmd_header);
	return 0;
}

611
static bool validate_cmds_sorted(const struct intel_engine_cs *engine,
612 613
				 const struct drm_i915_cmd_table *cmd_tables,
				 int cmd_table_count)
614 615
{
	int i;
616
	bool ret = true;
617

618
	if (!cmd_tables || cmd_table_count == 0)
619
		return true;
620

621 622
	for (i = 0; i < cmd_table_count; i++) {
		const struct drm_i915_cmd_table *table = &cmd_tables[i];
623 624 625 626 627
		u32 previous = 0;
		int j;

		for (j = 0; j < table->count; j++) {
			const struct drm_i915_cmd_descriptor *desc =
628
				&table->table[j];
629 630
			u32 curr = desc->cmd.value & desc->cmd.mask;

631
			if (curr < previous) {
632 633 634 635
				DRM_ERROR("CMD: %s [%d] command table not sorted: "
					  "table=%d entry=%d cmd=0x%08X prev=0x%08X\n",
					  engine->name, engine->id,
					  i, j, curr, previous);
636 637
				ret = false;
			}
638 639 640 641

			previous = curr;
		}
	}
642 643

	return ret;
644 645
}

646
static bool check_sorted(const struct intel_engine_cs *engine,
647 648
			 const struct drm_i915_reg_descriptor *reg_table,
			 int reg_count)
649 650 651
{
	int i;
	u32 previous = 0;
652
	bool ret = true;
653 654

	for (i = 0; i < reg_count; i++) {
655
		u32 curr = i915_mmio_reg_offset(reg_table[i].addr);
656

657
		if (curr < previous) {
658 659 660 661
			DRM_ERROR("CMD: %s [%d] register table not sorted: "
				  "entry=%d reg=0x%08X prev=0x%08X\n",
				  engine->name, engine->id,
				  i, curr, previous);
662 663
			ret = false;
		}
664 665 666

		previous = curr;
	}
667 668

	return ret;
669 670
}

671
static bool validate_regs_sorted(struct intel_engine_cs *engine)
672
{
673 674 675 676 677
	int i;
	const struct drm_i915_reg_table *table;

	for (i = 0; i < engine->reg_table_count; i++) {
		table = &engine->reg_tables[i];
678
		if (!check_sorted(engine, table->regs, table->num_regs))
679 680 681 682
			return false;
	}

	return true;
683 684
}

685 686 687 688 689 690 691 692 693 694 695 696 697 698 699
struct cmd_node {
	const struct drm_i915_cmd_descriptor *desc;
	struct hlist_node node;
};

/*
 * Different command ranges have different numbers of bits for the opcode. For
 * example, MI commands use bits 31:23 while 3D commands use bits 31:16. The
 * problem is that, for example, MI commands use bits 22:16 for other fields
 * such as GGTT vs PPGTT bits. If we include those bits in the mask then when
 * we mask a command from a batch it could hash to the wrong bucket due to
 * non-opcode bits being set. But if we don't include those bits, some 3D
 * commands may hash to the same bucket due to not including opcode bits that
 * make the command unique. For now, we will risk hashing to the same bucket.
 */
700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718
static inline u32 cmd_header_key(u32 x)
{
	u32 shift;

	switch (x >> INSTR_CLIENT_SHIFT) {
	default:
	case INSTR_MI_CLIENT:
		shift = STD_MI_OPCODE_SHIFT;
		break;
	case INSTR_RC_CLIENT:
		shift = STD_3D_OPCODE_SHIFT;
		break;
	case INSTR_BC_CLIENT:
		shift = STD_2D_OPCODE_SHIFT;
		break;
	}

	return x >> shift;
}
719

720
static int init_hash_table(struct intel_engine_cs *engine,
721 722 723 724 725
			   const struct drm_i915_cmd_table *cmd_tables,
			   int cmd_table_count)
{
	int i, j;

726
	hash_init(engine->cmd_hash);
727 728 729 730 731 732 733 734 735 736 737 738 739 740

	for (i = 0; i < cmd_table_count; i++) {
		const struct drm_i915_cmd_table *table = &cmd_tables[i];

		for (j = 0; j < table->count; j++) {
			const struct drm_i915_cmd_descriptor *desc =
				&table->table[j];
			struct cmd_node *desc_node =
				kmalloc(sizeof(*desc_node), GFP_KERNEL);

			if (!desc_node)
				return -ENOMEM;

			desc_node->desc = desc;
741
			hash_add(engine->cmd_hash, &desc_node->node,
742
				 cmd_header_key(desc->cmd.value));
743 744 745 746 747 748
		}
	}

	return 0;
}

749
static void fini_hash_table(struct intel_engine_cs *engine)
750 751 752 753 754
{
	struct hlist_node *tmp;
	struct cmd_node *desc_node;
	int i;

755
	hash_for_each_safe(engine->cmd_hash, i, tmp, desc_node, node) {
756 757 758 759 760
		hash_del(&desc_node->node);
		kfree(desc_node);
	}
}

761
/**
762
 * intel_engine_init_cmd_parser() - set cmd parser related fields for an engine
763
 * @engine: the engine to initialize
764 765
 *
 * Optionally initializes fields related to batch buffer command parsing in the
766
 * struct intel_engine_cs based on whether the platform requires software
767 768
 * command parsing.
 */
769
void intel_engine_init_cmd_parser(struct intel_engine_cs *engine)
770
{
771 772 773 774
	const struct drm_i915_cmd_table *cmd_tables;
	int cmd_table_count;
	int ret;

775
	if (!IS_GEN7(engine->i915))
776
		return;
777

778
	switch (engine->id) {
779
	case RCS:
780
		if (IS_HASWELL(engine->i915)) {
781 782
			cmd_tables = hsw_render_ring_cmds;
			cmd_table_count =
783 784
				ARRAY_SIZE(hsw_render_ring_cmds);
		} else {
785 786
			cmd_tables = gen7_render_cmds;
			cmd_table_count = ARRAY_SIZE(gen7_render_cmds);
787 788
		}

789
		if (IS_HASWELL(engine->i915)) {
790 791
			engine->reg_tables = hsw_render_reg_tables;
			engine->reg_table_count = ARRAY_SIZE(hsw_render_reg_tables);
792
		} else {
793 794
			engine->reg_tables = ivb_render_reg_tables;
			engine->reg_table_count = ARRAY_SIZE(ivb_render_reg_tables);
795 796
		}

797
		engine->get_cmd_length_mask = gen7_render_get_cmd_length_mask;
798 799
		break;
	case VCS:
800 801
		cmd_tables = gen7_video_cmds;
		cmd_table_count = ARRAY_SIZE(gen7_video_cmds);
802
		engine->get_cmd_length_mask = gen7_bsd_get_cmd_length_mask;
803 804
		break;
	case BCS:
805
		if (IS_HASWELL(engine->i915)) {
806 807
			cmd_tables = hsw_blt_ring_cmds;
			cmd_table_count = ARRAY_SIZE(hsw_blt_ring_cmds);
808
		} else {
809 810
			cmd_tables = gen7_blt_cmds;
			cmd_table_count = ARRAY_SIZE(gen7_blt_cmds);
811 812
		}

813
		if (IS_HASWELL(engine->i915)) {
814 815
			engine->reg_tables = hsw_blt_reg_tables;
			engine->reg_table_count = ARRAY_SIZE(hsw_blt_reg_tables);
816
		} else {
817 818
			engine->reg_tables = ivb_blt_reg_tables;
			engine->reg_table_count = ARRAY_SIZE(ivb_blt_reg_tables);
819 820
		}

821
		engine->get_cmd_length_mask = gen7_blt_get_cmd_length_mask;
822 823
		break;
	case VECS:
824 825
		cmd_tables = hsw_vebox_cmds;
		cmd_table_count = ARRAY_SIZE(hsw_vebox_cmds);
826
		/* VECS can use the same length_mask function as VCS */
827
		engine->get_cmd_length_mask = gen7_bsd_get_cmd_length_mask;
828 829
		break;
	default:
830
		MISSING_CASE(engine->id);
831
		return;
832 833
	}

834 835 836 837 838 839 840 841 842
	if (!validate_cmds_sorted(engine, cmd_tables, cmd_table_count)) {
		DRM_ERROR("%s: command descriptions are not sorted\n",
			  engine->name);
		return;
	}
	if (!validate_regs_sorted(engine)) {
		DRM_ERROR("%s: registers are not sorted\n", engine->name);
		return;
	}
843

844
	ret = init_hash_table(engine, cmd_tables, cmd_table_count);
845
	if (ret) {
846
		DRM_ERROR("%s: initialised failed!\n", engine->name);
847
		fini_hash_table(engine);
848
		return;
849 850
	}

851
	engine->needs_cmd_parser = true;
852 853 854
}

/**
855
 * intel_engine_cleanup_cmd_parser() - clean up cmd parser related fields
856
 * @engine: the engine to clean up
857 858
 *
 * Releases any resources related to command parsing that may have been
859
 * initialized for the specified engine.
860
 */
861
void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine)
862
{
863
	if (!engine->needs_cmd_parser)
864 865
		return;

866
	fini_hash_table(engine);
867 868 869
}

static const struct drm_i915_cmd_descriptor*
870
find_cmd_in_table(struct intel_engine_cs *engine,
871 872
		  u32 cmd_header)
{
873
	struct cmd_node *desc_node;
874

875
	hash_for_each_possible(engine->cmd_hash, desc_node, node,
876
			       cmd_header_key(cmd_header)) {
877
		const struct drm_i915_cmd_descriptor *desc = desc_node->desc;
878
		if (((cmd_header ^ desc->cmd.value) & desc->cmd.mask) == 0)
879 880 881 882 883 884 885 886 887 888
			return desc;
	}

	return NULL;
}

/*
 * Returns a pointer to a descriptor for the command specified by cmd_header.
 *
 * The caller must supply space for a default descriptor via the default_desc
889
 * parameter. If no descriptor for the specified command exists in the engine's
890
 * command parser tables, this function fills in default_desc based on the
891
 * engine's default length encoding and returns default_desc.
892 893
 */
static const struct drm_i915_cmd_descriptor*
894
find_cmd(struct intel_engine_cs *engine,
895 896 897
	 u32 cmd_header,
	 struct drm_i915_cmd_descriptor *default_desc)
{
898
	const struct drm_i915_cmd_descriptor *desc;
899 900
	u32 mask;

901
	desc = find_cmd_in_table(engine, cmd_header);
902 903
	if (desc)
		return desc;
904

905
	mask = engine->get_cmd_length_mask(cmd_header);
906 907 908 909 910 911 912 913 914 915
	if (!mask)
		return NULL;

	BUG_ON(!default_desc);
	default_desc->flags = CMD_DESC_SKIP;
	default_desc->length.mask = mask;

	return default_desc;
}

916 917 918
static const struct drm_i915_reg_descriptor *
find_reg(const struct drm_i915_reg_descriptor *table,
	 int count, u32 addr)
919
{
920
	int i;
921

922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944
	for (i = 0; i < count; i++) {
		if (i915_mmio_reg_offset(table[i].addr) == addr)
			return &table[i];
	}

	return NULL;
}

static const struct drm_i915_reg_descriptor *
find_reg_in_tables(const struct drm_i915_reg_table *tables,
		   int count, bool is_master, u32 addr)
{
	int i;
	const struct drm_i915_reg_table *table;
	const struct drm_i915_reg_descriptor *reg;

	for (i = 0; i < count; i++) {
		table = &tables[i];
		if (!table->master || is_master) {
			reg = find_reg(table->regs, table->num_regs,
				       addr);
			if (reg != NULL)
				return reg;
945 946 947
		}
	}

948
	return NULL;
949 950
}

951 952
/* Returns a vmap'd pointer to dst_obj, which the caller must unmap */
static u32 *copy_batch(struct drm_i915_gem_object *dst_obj,
953 954
		       struct drm_i915_gem_object *src_obj,
		       u32 batch_start_offset,
955 956
		       u32 batch_len,
		       bool *needs_clflush_after)
957
{
958 959
	unsigned int src_needs_clflush;
	unsigned int dst_needs_clflush;
960 961
	void *dst, *ptr;
	int offset, n;
962
	int ret;
963

964 965
	ret = i915_gem_obj_prepare_shmem_read(src_obj, &src_needs_clflush);
	if (ret)
966 967
		return ERR_PTR(ret);

968 969 970
	ret = i915_gem_obj_prepare_shmem_write(dst_obj, &dst_needs_clflush);
	if (ret) {
		dst = ERR_PTR(ret);
971 972 973
		goto unpin_src;
	}

974 975
	dst = i915_gem_object_pin_map(dst_obj, I915_MAP_WB);
	if (IS_ERR(dst))
976
		goto unpin_dst;
977

978 979
	ptr = dst;
	offset = offset_in_page(batch_start_offset);
980

981 982 983 984 985 986 987 988 989
	/* We can avoid clflushing partial cachelines before the write if we
	 * only every write full cache-lines. Since we know that both the
	 * source and destination are in multiples of PAGE_SIZE, we can simply
	 * round up to the next cacheline. We don't care about copying too much
	 * here as we only validate up to the end of the batch.
	 */
	if (dst_needs_clflush & CLFLUSH_BEFORE)
		batch_len = roundup(batch_len, boot_cpu_data.x86_clflush_size);

990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003
	for (n = batch_start_offset >> PAGE_SHIFT; batch_len; n++) {
		int len = min_t(int, batch_len, PAGE_SIZE - offset);
		void *vaddr;

		vaddr = kmap_atomic(i915_gem_object_get_page(src_obj, n));
		if (src_needs_clflush)
			drm_clflush_virt_range(vaddr + offset, len);
		memcpy(ptr, vaddr + offset, len);
		kunmap_atomic(vaddr);

		ptr += len;
		batch_len -= len;
		offset = 0;
	}
1004

1005 1006 1007 1008 1009
	/* dst_obj is returned with vmap pinned */
	*needs_clflush_after = dst_needs_clflush & CLFLUSH_AFTER;

unpin_dst:
	i915_gem_obj_finish_shmem_access(dst_obj);
1010
unpin_src:
1011
	i915_gem_obj_finish_shmem_access(src_obj);
1012
	return dst;
1013 1014
}

1015
/**
1016 1017
 * intel_engine_needs_cmd_parser() - should a given engine use software
 *                                   command parsing?
1018
 * @engine: the engine in question
1019 1020
 *
 * Only certain platforms require software batch buffer command parsing, and
1021
 * only when enabled via module parameter.
1022
 *
1023
 * Return: true if the engine requires software command parsing
1024
 */
1025
bool intel_engine_needs_cmd_parser(struct intel_engine_cs *engine)
1026
{
1027
	if (!engine->needs_cmd_parser)
1028 1029
		return false;

1030
	if (!USES_PPGTT(engine->i915))
1031 1032
		return false;

1033 1034 1035
	return (i915.enable_cmd_parser == 1);
}

1036
static bool check_cmd(const struct intel_engine_cs *engine,
1037
		      const struct drm_i915_cmd_descriptor *desc,
1038
		      const u32 *cmd, u32 length,
1039 1040
		      const bool is_master,
		      bool *oacontrol_set)
1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053
{
	if (desc->flags & CMD_DESC_REJECT) {
		DRM_DEBUG_DRIVER("CMD: Rejected command: 0x%08X\n", *cmd);
		return false;
	}

	if ((desc->flags & CMD_DESC_MASTER) && !is_master) {
		DRM_DEBUG_DRIVER("CMD: Rejected master-only command: 0x%08X\n",
				 *cmd);
		return false;
	}

	if (desc->flags & CMD_DESC_REGISTER) {
1054
		/*
1055 1056 1057
		 * Get the distance between individual register offset
		 * fields if the command can perform more than one
		 * access at a time.
1058
		 */
1059 1060 1061 1062 1063 1064
		const u32 step = desc->reg.step ? desc->reg.step : length;
		u32 offset;

		for (offset = desc->reg.offset; offset < length;
		     offset += step) {
			const u32 reg_addr = cmd[offset] & desc->reg.mask;
1065
			const struct drm_i915_reg_descriptor *reg =
1066 1067 1068 1069
				find_reg_in_tables(engine->reg_tables,
						   engine->reg_table_count,
						   is_master,
						   reg_addr);
1070 1071

			if (!reg) {
1072 1073
				DRM_DEBUG_DRIVER("CMD: Rejected register 0x%08X in command: 0x%08X (exec_id=%d)\n",
						 reg_addr, *cmd, engine->exec_id);
1074 1075
				return false;
			}
1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086

			/*
			 * OACONTROL requires some special handling for
			 * writes. We want to make sure that any batch which
			 * enables OA also disables it before the end of the
			 * batch. The goal is to prevent one process from
			 * snooping on the perf data from another process. To do
			 * that, we need to check the value that will be written
			 * to the register. Hence, limit OACONTROL writes to
			 * only MI_LOAD_REGISTER_IMM commands.
			 */
1087
			if (reg_addr == i915_mmio_reg_offset(OACONTROL)) {
1088
				if (desc->cmd.value == MI_LOAD_REGISTER_MEM) {
1089 1090 1091 1092
					DRM_DEBUG_DRIVER("CMD: Rejected LRM to OACONTROL\n");
					return false;
				}

1093 1094 1095 1096 1097
				if (desc->cmd.value == MI_LOAD_REGISTER_REG) {
					DRM_DEBUG_DRIVER("CMD: Rejected LRR to OACONTROL\n");
					return false;
				}

1098 1099
				if (desc->cmd.value == MI_LOAD_REGISTER_IMM(1))
					*oacontrol_set = (cmd[offset + 1] != 0);
1100
			}
1101

1102 1103 1104 1105 1106
			/*
			 * Check the value written to the register against the
			 * allowed mask/value pair given in the whitelist entry.
			 */
			if (reg->mask) {
1107
				if (desc->cmd.value == MI_LOAD_REGISTER_MEM) {
1108 1109 1110 1111 1112
					DRM_DEBUG_DRIVER("CMD: Rejected LRM to masked register 0x%08X\n",
							 reg_addr);
					return false;
				}

1113 1114 1115 1116 1117 1118
				if (desc->cmd.value == MI_LOAD_REGISTER_REG) {
					DRM_DEBUG_DRIVER("CMD: Rejected LRR to masked register 0x%08X\n",
							 reg_addr);
					return false;
				}

1119 1120 1121 1122 1123
				if (desc->cmd.value == MI_LOAD_REGISTER_IMM(1) &&
				    (offset + 2 > length ||
				     (cmd[offset + 1] & reg->mask) != reg->value)) {
					DRM_DEBUG_DRIVER("CMD: Rejected LRI to masked register 0x%08X\n",
							 reg_addr);
1124 1125
					return false;
				}
1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152
			}
		}
	}

	if (desc->flags & CMD_DESC_BITMASK) {
		int i;

		for (i = 0; i < MAX_CMD_DESC_BITMASKS; i++) {
			u32 dword;

			if (desc->bits[i].mask == 0)
				break;

			if (desc->bits[i].condition_mask != 0) {
				u32 offset =
					desc->bits[i].condition_offset;
				u32 condition = cmd[offset] &
					desc->bits[i].condition_mask;

				if (condition == 0)
					continue;
			}

			dword = cmd[desc->bits[i].offset] &
				desc->bits[i].mask;

			if (dword != desc->bits[i].expected) {
1153
				DRM_DEBUG_DRIVER("CMD: Rejected command 0x%08X for bitmask 0x%08X (exp=0x%08X act=0x%08X) (exec_id=%d)\n",
1154 1155 1156
						 *cmd,
						 desc->bits[i].mask,
						 desc->bits[i].expected,
1157
						 dword, engine->exec_id);
1158 1159 1160 1161 1162 1163 1164 1165
				return false;
			}
		}
	}

	return true;
}

1166 1167 1168 1169
#define LENGTH_BIAS 2

/**
 * i915_parse_cmds() - parse a submitted batch buffer for privilege violations
1170
 * @engine: the engine on which the batch is to execute
1171
 * @batch_obj: the batch buffer in question
1172
 * @shadow_batch_obj: copy of the batch buffer in question
1173
 * @batch_start_offset: byte offset in the batch at which execution starts
1174
 * @batch_len: length of the commands in batch_obj
1175 1176 1177 1178 1179
 * @is_master: is the submitting process the drm master?
 *
 * Parses the specified batch buffer looking for privilege violations as
 * described in the overview.
 *
1180 1181
 * Return: non-zero if the parser finds violations or otherwise fails; -EACCES
 * if the batch appears legal but should use hardware parsing
1182
 */
1183 1184 1185 1186 1187 1188
int intel_engine_cmd_parser(struct intel_engine_cs *engine,
			    struct drm_i915_gem_object *batch_obj,
			    struct drm_i915_gem_object *shadow_batch_obj,
			    u32 batch_start_offset,
			    u32 batch_len,
			    bool is_master)
1189
{
1190
	u32 *cmd, *batch_end;
1191
	struct drm_i915_cmd_descriptor default_desc = { 0 };
1192
	bool oacontrol_set = false; /* OACONTROL tracking. See check_cmd() */
1193
	bool needs_clflush_after = false;
1194
	int ret = 0;
1195

1196 1197 1198 1199
	cmd = copy_batch(shadow_batch_obj, batch_obj,
			 batch_start_offset, batch_len,
			 &needs_clflush_after);
	if (IS_ERR(cmd)) {
1200
		DRM_DEBUG_DRIVER("CMD: Failed to copy batch\n");
1201
		return PTR_ERR(cmd);
1202 1203
	}

1204
	/*
1205
	 * We use the batch length as size because the shadow object is as
1206 1207 1208
	 * large or larger and copy_batch() will write MI_NOPs to the extra
	 * space. Parsing should be faster in some cases this way.
	 */
1209
	batch_end = cmd + (batch_len / sizeof(*batch_end));
1210 1211 1212 1213 1214 1215 1216
	while (cmd < batch_end) {
		const struct drm_i915_cmd_descriptor *desc;
		u32 length;

		if (*cmd == MI_BATCH_BUFFER_END)
			break;

1217
		desc = find_cmd(engine, *cmd, &default_desc);
1218 1219 1220 1221 1222 1223 1224
		if (!desc) {
			DRM_DEBUG_DRIVER("CMD: Unrecognized command: 0x%08X\n",
					 *cmd);
			ret = -EINVAL;
			break;
		}

1225 1226 1227 1228 1229 1230 1231 1232 1233 1234
		/*
		 * If the batch buffer contains a chained batch, return an
		 * error that tells the caller to abort and dispatch the
		 * workload as a non-secure batch.
		 */
		if (desc->cmd.value == MI_BATCH_BUFFER_START) {
			ret = -EACCES;
			break;
		}

1235 1236 1237 1238 1239 1240
		if (desc->flags & CMD_DESC_FIXED)
			length = desc->length.fixed;
		else
			length = ((*cmd & desc->length.mask) + LENGTH_BIAS);

		if ((batch_end - cmd) < length) {
1241
			DRM_DEBUG_DRIVER("CMD: Command length exceeds batch length: 0x%08X length=%u batchlen=%td\n",
1242 1243
					 *cmd,
					 length,
1244
					 batch_end - cmd);
1245 1246 1247 1248
			ret = -EINVAL;
			break;
		}

1249
		if (!check_cmd(engine, desc, cmd, length, is_master,
1250
			       &oacontrol_set)) {
1251 1252 1253 1254 1255 1256 1257
			ret = -EINVAL;
			break;
		}

		cmd += length;
	}

1258 1259 1260 1261 1262
	if (oacontrol_set) {
		DRM_DEBUG_DRIVER("CMD: batch set OACONTROL but did not clear it\n");
		ret = -EINVAL;
	}

1263 1264 1265 1266 1267
	if (cmd >= batch_end) {
		DRM_DEBUG_DRIVER("CMD: Got to the end of the buffer w/o a BBE cmd!\n");
		ret = -EINVAL;
	}

1268 1269 1270
	if (ret == 0 && needs_clflush_after)
		drm_clflush_virt_range(shadow_batch_obj->mapping, batch_len);
	i915_gem_object_unpin_map(shadow_batch_obj);
1271 1272 1273

	return ret;
}
1274 1275 1276

/**
 * i915_cmd_parser_get_version() - get the cmd parser version number
1277
 * @dev_priv: i915 device private
1278 1279 1280 1281 1282 1283
 *
 * The cmd parser maintains a simple increasing integer version number suitable
 * for passing to userspace clients to determine what operations are permitted.
 *
 * Return: the current version number of the cmd parser
 */
1284
int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv)
1285
{
1286 1287 1288 1289 1290
	struct intel_engine_cs *engine;
	bool active = false;

	/* If the command parser is not enabled, report 0 - unsupported */
	for_each_engine(engine, dev_priv) {
1291
		if (intel_engine_needs_cmd_parser(engine)) {
1292 1293 1294 1295 1296 1297 1298
			active = true;
			break;
		}
	}
	if (!active)
		return 0;

1299 1300 1301 1302 1303
	/*
	 * Command parser version history
	 *
	 * 1. Initial version. Checks batches and reports violations, but leaves
	 *    hardware parsing enabled (so does not allow new use cases).
1304 1305
	 * 2. Allow access to the MI_PREDICATE_SRC0 and
	 *    MI_PREDICATE_SRC1 registers.
1306
	 * 3. Allow access to the GPGPU_THREADS_DISPATCHED register.
1307
	 * 4. L3 atomic chicken bits of HSW_SCRATCH1 and HSW_ROW_CHICKEN3.
1308
	 * 5. GPGPU dispatch compute indirect registers.
1309
	 * 6. TIMESTAMP register and Haswell CS GPR registers
1310
	 * 7. Allow MI_LOAD_REGISTER_REG between whitelisted registers.
1311
	 */
1312
	return 7;
1313
}